RV32M1

Data Sheet: Advance Information

### **RV32M1**

72 MHz ARM® Cortex®-M0+/M4F RISC-V RI5CY/ZERO RISCY Quad Core Microcontroller with up to 1280 KB Flash and 384 **KB SRAM** 

The RV32M1 is an ultra-low-power, quad core solution ideal for applications that require a high performance Cortex-M4F/RI5CY processor to run the application and an efficient Cortex-M0+/ ZERO-RISCY to run radio and connectivity stack operations. Applications include portable health care devices, wearable sports and fitness devices, appliances, access control, climate control, energy management, lighting, safety and security systems.

### **RV32M1**



#### **Core Processor**

- ARM® Cortex®-M4F/RISC-V RI5CY core up to 48 MHz (high-speed run up to 72 MHz) for application code
- ARM® Cortex®-M0+/RISC-V ZERO-RISCY core up to 48 MHz (high-speed run up to 72 MHz) for connectivity stacks

#### **Memories**

- 1.25 MB program flash memory, 1 MB on the M4F domain and 256 KB on the M0+ domain
- 384 KB SRAM, 256 KB on the M4F domain and 128 KB on the M0+ domain
- 48 KB ROM with built-in bootloader
- 32 B system register file and 32 B RTC register file
- External bus interface (FlexBUS) for off-chip memory expansion

#### Clocks

- Low-Power Frequency-Locked Loop (LPFLL)
  - Range 1: 48 MHz
  - Range 2: 72 MHz
- Internal Resistance-Capacitance Oscillators (IRCs)
  - Fast-Speed IRC (48, 52, 56, 60 MHz)
  - Slow-Speed IRC (8 MHz or 2 MHz)
  - Low Power Oscillator (LPO 1 kHz)
- Real Time Clock Oscillator (RTCOSC)
- System Clock Generation
- Radio Oscillator 26 or 32 MHz crystal oscillator

#### System

 Dual Direct Memory Access (DMA) controllers with asynchronous capability

#### **Timers**

- 2 x 6 ch., 2 x 2 ch. Timer PWM Modules (TPM)
- 2 x 4 ch. Low Power Programmable Interrupt Timer (LPIT)
- 3 Low Power Timer (LPTMR)
- Real Time Clock (RTC)
- · One 56-bit Time stamp

#### Security and Integrity

- 80-bit unique identification number per chip
- · 40-bit unique MAC address field for link layers
- · Advanced Flash security and access control
- 16-bit or 32-bit Hardware CRC with programmable generator polynomial
- Low-power Cryptographic Acceleration Unit (CAU3) supporting AES128/196/256, DES/ 3DES, SHA 256, RSA and ECC PK-256/ Curve25519
- · True Random Number Generator
- Up to 4 active anti-tamper detection pins

- 1 x 12-bit single ended low-power ADC
- 2 x Low power comparator (LPCMP) each containing a 6-bit DAC and programmable reference input
- 1 x 12-bit low power digital-to-analog converter (LPDAC)
- 1 x 1.2V/2.1V dual-range VREF

#### **Peripherals**



- M4F: 16 channels, 64 inputs per channel
- M0+: 8 channels, 32 inputs per channel
- Two internal Watchdog and one external Watchdog Monitor
- · Low-leakage wakeup unit
- JTAG and Serial Wire Debug, version 2.0, programming and debug interface with multi-drop capability
- · Trace Features for M4F
  - · Cross Trigger Interface
  - Embedded Trace Macrocell
  - Trace Port Interface Unit
- Trace Features for M0+
  - · Cross Trigger Interface
  - · Micro Trace Buffer
  - · Breakpoint and Watchpoint Unit
- Nested Vectored Interrupt Controller
- · Memory Protection Unit
- Extended Resource Domain Controller

#### **Multi-Standard Radio**

- 2.4 GHz Bluetooth Low Energy version 5.0 compliant with support for up to 8 connections
- IEEE Standard 802.15.4 compliant
- · Generic FSK modulation
  - GFSK mode supports up to 2000 kbps
  - Modulations: GFSK BT = 0.3, 0.5, 0.7; FSK/MSK
  - Modulation Index: 0.32, 0.5, 0.7 or 1.0
- Typical Receiver Sensitivity (BLE) = -96 dBm
- Typical Receiver Sensitivity (802.15.4) = -100 dBm
- Typical Receiver Sensitivity (250 kbps GFSK-BT=0.5, h=0.5)
   = -99 dBm
- Programmable Transmitter Output Power: -30 dBm to 3.5 dBm
- Wake-on-Radio allows MCU to sleep longer by processing packets in radio
- Low external component counts for low cost application
- · On-chip balun with single ended bidirectional RF port

- 1 x Universal Serial Bus (USB) 2.0 Full Speed (FS) controller with integrated hardware transceiver, 5 V regulator and 2 KB USB RAM
- 1 x 32 ch. FlexIO supporting emulation of UART, I2C, SPI, I2S, Camera IF, LCD RGB, PWM/Waveform generation
- 4 x low power UART (LPUART)
- 4 x low power I2C (LPI2C) modules supporting up to 1 Mbps
- 4 x 16-bit low power SPI (LPSPI) supporting up to 24 Mbps
- 1 x EMVSIM module supporting supporting ISO-7816 protocol
- 1 x Serial Audio Interface (SAI) with support for I2S and AC'97
- 1 x Secure Digital Hardware Controller (uSDHC)

#### I/O

• 104 General-purpose input/output pins (GPIO)

#### **Power Management**

- Bypass mode: 1.71 V to 3.6 V
- Buck DC-DC converter: 2.1 V to 3.6 V
- Core voltage bypass: 1.14 V to 1.45 V direct supply to core, bypassing internal regulator
- Independent VDDIO1 and VDDIO2 supply: 1.71 V to 3.6 V
- Independent VBAT(RTC): 1.71 V to 3.6 V

#### **Packages**

 176 VFBGA 9mm x 9mm x 0.86mm, 0.5mm pitch, -40 °C to 105 °C

#### **Related resources**

| Туре             | Description                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------|
| Selector Guide   | The NXP Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. |
| Reference Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.           |
| Data Sheet       | The Data Sheet includes electrical characteristics and signal connections.                                                 |
| Chip Errata      | The chip mask set Errata provides additional or corrective information for a particular device mask set.                   |
| Package drawing  | Package dimensions are provided in package drawings.                                                                       |

# **Table of Contents**

| 1 C | rdering info | ormation               | 5  | 2.3    | Memory     | map                                        | 46  |
|-----|--------------|------------------------|----|--------|------------|--------------------------------------------|-----|
| 2 C | verview      |                        | 5  | 3 Pine | outs       |                                            | 49  |
| 2   | 1 System     | features               | 6  | 3.1    | RV32M1     | 1 subfamily Pinout                         | 49  |
|     | 2.1.1        | ARM Cortex-M0+ core    | 7  | 3.2    | Pin prop   | perties                                    | 57  |
|     | 2.1.2        | ARM Cortex-M4 core     | 7  | 3.3    | Module     | Signal Description Tables                  | 67  |
|     | 2.1.3        | RISC-V ZERO-RISCY core | 7  |        | 3.3.1      | Core Modules                               | 67  |
|     | 2.1.4        | RISC-V RI5CY core      | 7  |        | 3.3.2      | System Modules                             | 68  |
|     | 2.1.5        | NVIC                   | 8  |        | 3.3.3      | Memories and Memory Interfaces             | 69  |
|     | 2.1.6        | AWIC                   | 8  |        | 3.3.4      | Clock Modules                              | 70  |
|     | 2.1.7        | Memory                 | 10 |        | 3.3.5      | Communication Interfaces                   | 71  |
|     | 2.1.8        | Reset and boot         | 11 |        | 3.3.6      | Analog                                     | 77  |
|     | 2.1.9        | ROM bootloader         | 13 |        | 3.3.7      | Human-Machine Interfaces (HMI)             | 78  |
|     | 2.1.10       | Clock options          | 14 |        | 3.3.8      | Timer Modules                              | 78  |
|     | 2.1.11       | Security               |    |        | 3.3.9      | Security Modules                           | 80  |
|     | 2.1.12       | Power management       |    | 3.4    | Pinouts    | diagram                                    | 80  |
|     | 2.1.13       | LLWU                   |    |        |            | e dimensions                               |     |
|     | 2.1.14       | Debug controller       |    |        | _          | aracteristics                              |     |
|     | 2.1.15       | INTMUX                 |    |        |            | logy and guidelines                        |     |
|     | 2.1.16       | FlexBus                |    |        | 4.1.1      | Definitions                                |     |
|     | 2.1.17       | Watch dog              |    |        | 4.1.2      | Examples                                   |     |
|     | 2.1.18       | EWM                    |    |        | 4.1.3      | Typical-value conditions                   |     |
|     | 2.1.19       | XRDC                   |    |        | 4.1.4      | Relationship between ratings and operating | • . |
|     | 2.1.20       | MU                     |    |        |            | requirements                               | 84  |
|     | 2.1.21       | SEMA42                 |    |        | 4.1.5      | Guidelines for ratings and operating       |     |
|     | 2.1.22       | TRGMUX                 |    |        | 4.1.0      | requirements                               | 85  |
| 2   |              | ral features           |    | 42     | Ratings    | requirements                               |     |
| _   | 2.2.1        | MSMC                   |    | 4.2    | 4.2.1      | Thermal handling ratings                   |     |
|     | 2.2.2        | CRC                    |    |        | 4.2.2      | Moisture handling ratings                  |     |
|     | 2.2.3        | LPDAC                  |    |        | 4.2.3      |                                            |     |
|     | 2.2.3        | eDMA and DMAMUX        |    |        | 4.2.4      | ESD handling ratings                       |     |
|     |              | EMV SIM                |    | 4.0    |            | Voltage and current operating ratings      |     |
|     | 2.2.5        |                        |    | 4.3    |            |                                            |     |
|     | 2.2.6        | FlexIO                 |    |        | 4.3.1      | AC electrical characteristics              |     |
|     | 2.2.7        | ADC                    |    |        | 4.3.2      | Nonswitching electrical specifications     |     |
|     | 2.2.8        | LPCMP                  |    |        | 4.3.3      | Switching specifications                   |     |
|     | 2.2.9        | LPI2C                  |    |        | 4.3.4      | Thermal specifications                     |     |
|     | 2.2.10       | LPIT                   |    | 4.4    |            | ral operating requirements and behaviors   |     |
|     | 2.2.11       | LPSPI                  |    |        | 4.4.1      | Core modules                               |     |
|     |              | LPTMR                  |    |        | 4.4.2      | System modules                             |     |
|     | 2.2.13       | LPUART                 |    |        | 4.4.3      | Clock modules                              |     |
|     | 2.2.14       | RTC                    |    |        | 4.4.4      | Memories and memory interfaces             |     |
|     | 2.2.15       | I2S                    |    |        | 4.4.5      | Security and integrity modules             |     |
|     | 2.2.16       | uSDHC                  | 38 |        | 4.4.6      | Analog                                     |     |
|     | 2.2.17       | TPM                    | 39 |        | 4.4.7      | Timers                                     |     |
|     | 2.2.18       | TRNG                   | 39 |        | 4.4.8      | Communication interfaces                   | 142 |
|     | 2.2.19       | USB                    | 39 |        | 4.4.9      | DC-DC Converter Recommended Electrical     |     |
|     | 2.2.20       | VREF                   | 40 |        |            | Characteristics                            | 158 |
|     | 2.2.21       | TSTMR                  | 40 |        | 4.4.10     | Transceiver Electrical Characteristics     | 159 |
|     | 2.2.22       | CAU3                   | 40 | 5 Des  | sign consi | iderations                                 | 165 |
|     | 2.2.23       | Radio                  | 41 | 5.1    | Hardwai    | re design considerations                   | 166 |
|     | 2.2.24       | Transceiver            | 42 |        | 5.1.1      | Printed circuit board recommendations      | 166 |

| 5.1.2 | Power delivery system | 5.1.5 Crystal oscillator170 |
|-------|-----------------------|-----------------------------|
| 5.1.3 | Analog design         | 5.2 Software considerations |
| 5.1.4 | Digital design 167    | 6 Revision History          |

# 1 Ordering information

The following table summarizes the part numbers of the devices covered by this document.

**Table 1. Ordering information** 

| Product     |         | Memory        |              | Radio |            |          | Package      |             |
|-------------|---------|---------------|--------------|-------|------------|----------|--------------|-------------|
| Part Number | Marking | Flash<br>(MB) | SRAM<br>(KB) | BLE   | GENFS<br>K | 802.15.4 | Pin<br>Count | Packag<br>e |
| RV32M1      | RV32M1  | 1.25          | 384          | Yes   | Yes        | Yes      | 176          | VFBGA       |

## 2 Overview

The following figure shows the system diagram of this device



Note: When a core needs access the other AXBS domain resources, the corresponding MUx\_CCR[CLKE] bit must be set. AXBS keeps active even if another core enters low power mode (and CPO).

Figure 1. System diagram

The crossbar switch connects bus masters and slaves using a crossbar switch structure. This structure allows up to four bus masters to access different bus slaves simultaneously for AXBS1 and up to six for AXBS0, while providing arbitration among the bus masters when they access the same slave.

## 2.1 System features

The following sections describe the high-level system features.

#### 2.1.1 ARM Cortex-M0+ core

The enhanced ARM Cortex M0+ is the member of the Cortex-M series of processors targeting microcontroller cores focused on very cost sensitive, low power applications. It has a single 32-bit AMBA AHB-Lite interface and includes an NVIC component. It also has hardware debug functionality including support for simple program trace capability. The processor supports the ARMv6-M instruction set (Thumb) architecture including all but three 16-bit Thumb opcodes (52 total) plus seven 32-bit instructions. It is upward compatible with other Cortex-M profile processors.

This device supports hardware divider (MMDVSQ) when CM0+ core is working.

#### 2.1.2 ARM Cortex-M4 core

The Cortex M4 processor is based on the ARMv7 Architecture and Thumb®-2 ISA and is upward compatible with the Cortex M3, Cortex M1, and Cortex M0 architectures. Cortex M4 improvements include an ARMv7 Thumb-2 DSP (ported from the ARMv7-A/R profile architectures) providing 32-bit instructions with SIMD (single instruction multiple data) DSP style multiply-accumulates and saturating arithmetic.

#### 2.1.3 RISC-V ZERO-RISCY core

ZERO-RISCY is a 2-stage in-order 32b RISC-V processor core. ZERO-RISCY has been designed to be small and efficient.

#### 2.1.4 RISC-V RI5CY core

RI5CY is a 4-stage in-order 32b RISC-V processor core. The ISA of RI5CY was extended to support multiple additional instructions including hardware loops, postincrement load and store instructions and additional ALU instructions that are not part of the standard RISC-V ISA.

#### 2.1.5 **NVIC**

The ARMv7-M exception model and nested-vectored interrupt controller (NVIC) implement a relocatable vector table supporting many external interrupts, a single non-maskable interrupt (NMI), and priority levels.

The NVIC replaces shadow registers with equivalent system and simplified programmability. The NVIC contains the address of the function to execute for a particular handler. The address is fetched via the instruction port allowing parallel register stacking and look-up. The first sixteen entries are allocated to ARM internal sources with the others mapping to MCU-defined interrupts.

#### 2.1.6 AWIC

The primary function of the Asynchronous Wake-up Interrupt Controller (AWIC) is to detect asynchronous wake-up events in stop modes and signal to clock control logic to resume system clocking. After clock restart, the NVIC observes the pending interrupt and performs the normal interrupt or event processing.

The device uses the following internal and external inputs to the AWIC module. AWIC0 is AWIC in CM4F domain while AWIC1 is AWIC in CM0+ domain.

Table 2. AWICO Stop and VLPS wakeup sources

| Wake-up source                            | Description                                                                                                                |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| System resets                             | All available system resets sources are describted in SMC0 under MSMC chapter                                              |
| SPM                                       | All available interrupt in SPM, such as low/high voltage detect interrupt, low voltage detect/warnning interrupt, and etc. |
| Pin                                       | PTA, PTB, PTC, PTD, PTE pin interrupts                                                                                     |
| LPUART0~3                                 | Functional when using clock source which is active in Stop and VLPS modes                                                  |
| LPI2C0~3                                  | Address match wakeup                                                                                                       |
| LPSPI0~3                                  | Slave mode interrupt                                                                                                       |
| I2S                                       | Functional when using an external bit clock or external master clock                                                       |
| EMVSIM                                    | Any enabled interrupt can be a source as long as the module remains clocked.                                               |
| USB Controller                            | Wakeup                                                                                                                     |
| Secure Digital Hardware Controller (SDHC) | Wakeup                                                                                                                     |

Table 2. AWIC0 Stop and VLPS wakeup sources (continued)

| Wake-up source | Description                                                                         |
|----------------|-------------------------------------------------------------------------------------|
| FlexIO         | Functional when using clock source which is active in Stop and VLPS modes           |
| LPTMR0~2       | Functional when using clock source which is active in Stop, VLPS and LLS/VLLS modes |
| TPM0~3         | Functional when using clock source which is active in Stop and VLPS modes           |
| RTC            | Functional in Stop, VLPS, LLS and VLLSx modes                                       |
| LPIT0/1        | Any enabled interrupt can be a source as long as the module remains clocked.        |
| Tamper detect  | Interrupt                                                                           |
| NMI            | NMI is routed to CM4F or CM0+ automatically, only boot core has NMI                 |
| LPCMP0/1       | Interrupt in normal or trigger mode                                                 |
| LPDAC          | Any enabled interrupt can be a source as long as the module remains clocked.        |
| LPADC          | The LPADC is functional when using internal clock source                            |
| LLWU0          | Any enabled interrupt can be a source as long as the module remains clocked.        |
| MUA            | Any enabled interrupt can be a source as long as the module remains clocked.        |
| WDOG0          | Watchdog0 Interrupt                                                                 |

Table 3. AWIC1 Stop and VLPS wakeup sources

| Wake-up source | Description                                                                         |
|----------------|-------------------------------------------------------------------------------------|
| System resets  | All available system resets sources are describted in SMC1 under MSMC chapter       |
| PortE          | PTE pin interrupts                                                                  |
| LPUART3        | Functional when using clock source which is active in Stop and VLPS modes           |
| LPI2C03        | Address match wakeup                                                                |
| LPSPI3         | Any enabled interrupt can be a source as long as the module remains clocked.        |
| 2.4GHz Radio   | RF Programmable Interrupt 0                                                         |
| 2.4GHz Radio   | RF Programmable Interrupt 1                                                         |
| LPTMR2         | Functional when using clock source which is active in Stop, VLPS and LLS/VLLS modes |
| ТРМ3           | Functional when using clock source which is active in Stop and VLPS modes           |
| RTC            | Functional in Stop, VLPS, LLS and VLLSx modes                                       |
| LPIT1          | Any enabled interrupt can be a source as long as the module remains clocked.        |

Table 3. AWIC1 Stop and VLPS wakeup sources (continued)

| Wake-up source | Description                                                                                                          |
|----------------|----------------------------------------------------------------------------------------------------------------------|
| NMI            | NMI is routed to CM4F or CM0+ automatically, only boot core has NMI                                                  |
| LPCMP1         | Interrupt in normal or trigger mode                                                                                  |
| TRNG           | TRNG has no stop wakeup capability                                                                                   |
| LLWU1          | Any enabled interrupt can be a source as long as the module remains clocked.                                         |
| MUB            | Any enabled interrupt can be a source as long as the module remains clocked.                                         |
| WDOG1          | Watchdog1 Interrupt                                                                                                  |
| INTMUX0~7      | All other wakeup sources availabe in AWIC0 can be selected through INTMUXn. Please refer to the INTMUXn description. |

### **2.1.7 Memory**

This device has the following features:

- 384 KB of embedded RAM accessible (read/write) at CPU clock speed with 0 wait states.
- 4 KB of embedded RAM used for flash programming acceleration RAM
- The non-volatile memory is divided into two arrays
  - 2 blocks of program flash, providing 1 MB consisting of 4 KB sectors for CM4
  - 1 block of program flash, providing 256 KB consisting of 2 KB sectors for CM0+

The primary program flash memory contains an IFR space that stores default protection settings and security information.

The protection setting can protect 64 regions of the primary program flash memory and 16 regions of the secondary program flash memory from unintended erase or program operations.

The security circuitry prevents unauthorized access to RAM or flash contents from debug port.

• System register file

This device contains a 32-byte register file that is powered in all power modes.

Also, it retains contents during low power modes and is reset only during a power-on reset.

### • VBAT register file

This device includes a 32-byte register file. The register file is powered by the VBAT domain and is powered in all modes as long as power is applied to the VBAT supply.

The VBAT register file is only reset during the VBAT Power-on Reset (PORVBAT) sequence.

### 2.1.8 Reset and boot

The following table lists all the reset sources supported by this device.

#### NOTE

In the following table, Y means the specific module, except for the registers, bits or conditions mentioned in the footnote, is reset by the corresponding Reset source. N means the specific module is not reset by the corresponding Reset source.

Table 4. Reset source

| Reset        | Descriptions                                     | Modules        |                |                |      |                            |                  |       |                |                |
|--------------|--------------------------------------------------|----------------|----------------|----------------|------|----------------------------|------------------|-------|----------------|----------------|
| sources      |                                                  | SPM            | SIM            | MSM<br>C       | LLWU | Reset<br>pin is<br>negated | RTC <sup>1</sup> | LPTMR | Radio          | Other<br>s     |
| POR reset    | Power-on reset (POR)                             | Υ              | Υ              | Υ              | Υ    | Υ                          | N                | Υ     | Y <sup>2</sup> | Υ              |
| System reset | Low leakage wakeup<br>(LLWU) reset               | N <sup>3</sup> | Y <sup>4</sup> | N              | N    | Υ <sup>5</sup>             | N                | N     | Y <sup>2</sup> | Υ <sup>6</sup> |
|              | External pin reset (RESET_b)                     | N <sup>3</sup> | Y <sup>4</sup> | Y <sup>7</sup> | Y    | Y                          | N                | N     | Y <sup>2</sup> | Y              |
|              | Computer operating properly (COP) watchdog reset | N <sup>3</sup> | Υ <sup>4</sup> | Y <sup>7</sup> | Y    | Y                          | N                | N     | Υ <sup>2</sup> | Υ              |
|              | Stop mode acknowledge error (SACKERR)            | N <sup>3</sup> | Y <sup>4</sup> | Y <sup>7</sup> | Y    | Y                          | N                | N     | Υ2             | Υ              |
|              | Software reset (SW)                              | N <sup>3</sup> | Y <sup>4</sup> | Y <sup>7</sup> | Υ    | Υ                          | N                | N     | Y <sup>2</sup> | Υ              |
|              | Lockup reset (LOCKUP)                            | N <sup>3</sup> | Y <sup>4</sup> | Y <sup>7</sup> | Υ    | Y                          | N                | N     | Y <sup>2</sup> | Υ              |
|              | MDM DAP system reset                             | N <sup>3</sup> | Y <sup>4</sup> | Y <sup>7</sup> | Υ    | Υ                          | N                | N     | Y <sup>2</sup> | Υ              |
| Debug reset  | Debug reset                                      | N              | Y <sup>4</sup> | Y <sup>7</sup> | Y    | Υ                          | N                | N     | Y <sup>2</sup> | Υ              |

#### Overview

- 1. The VBAT POR asserts on a VBAT POR reset source. It affects only the modules withinthe VBAT power domain: RTC and VBAT Register File. These modules are not affected by the other reset types.
- 2. Except when RSIM\_SW\_CONFIG[BLOCK\_SOC\_RESETS] = 1 to block most of the SoC system or power on resets.
- 3. Except SPM\_CORESC[ACKISO], SPM\_CORESC[VSEL] and SPM\_CORESC[VSEL\_OFFSET]
- The SIM\_SDID, SIM\_RREPCR1, SIM\_RREPCR2, SIM\_RREPSR1, SIM\_RREPSR2, SIM\_FCFG2, SIM\_UIDH, SIM\_UIDM, SIM\_UIDL, SIM\_RFADDRL, SIM\_RFADDRH registers are not affected by the reset to exit from VLLS2 or VLLS3 modes.
- 5. Only if RESET\_b is used to wake from VLLS mode.
- The FTFE, LPCAC and LPLMEM modules cannot be reset when chip is waken up from VLLS2 or VLLS3 modes by LLWU.
- 7. Except SMCx\_PMCTRL and SMCx\_PMSTAT of the MSMC.

The CM0+ core adds support for a programmable Vector Table Offset Register (VTOR) to relocate the exception vector table after reset. This device supports booting from:

- internal flash
- ROM

The Flash Option (FOPT) register in the Flash Memory module (FTFE\_FOPT) allows the user to customize the operation of the MCU at boot time. The register contains read-only bits that are loaded from the NVM's option byte in the IFR spaces. Below is boot flow chart for this device.



Figure 2. Boot sequence

Blank chips default to boot from ROM and remap the vector table to ROM base address, otherwise, it remaps to flash address.

If booting from ROM, the device executes in boot loader mode.

### 2.1.9 ROM bootloader

The Kinetis bootloader is the program residing in the on-chip read-only memory (ROM) of a Kinetis microcontroller device. There is hardware logic in place at boot time that either starts execution of an embedded image available on the internal flash memory, or starts the execution of the Kinetis Bootloader from on-chip ROM.

Features supported by the Kinetis Bootloader in Kinetis ROM:

• Supports USB, LPI2C, LPSPI, and LPUART peripheral interfaces

- Automatic detection of the active peripheral
- Ability to disable any peripheral
- LPUART peripheral implements autobaud
- Common packet-based protocol for all peripherals
- Packet error detection and retransmission
- Flash-resident configuration options
- Fully supports internal flash security, including ability to mass erase or unlock security via the backdoor key
- Protection of RAM used by the bootloader while it is running
- Provides command to read properties of the device, such as flash and RAM size
- Multiple options for executing the bootloader either at system start-up or under application control at runtime
- Supports internal flash
- Supports encrypted image download
- ROM boots from either M4 (Default) or M0+ by configuring to FOPT IFR (record Index 0x84)

### 2.1.10 Clock options

This chip provides a wide range of sources to generate the internal clocks. These sources include internal reference clock (IRC) oscillators, external oscillators, external clock sources, ceramic resonators, and frequency-locked loop (FLL). These sources can be configured to provide the required performance and optimize the power consumption.

The IRC oscillators include the fast internal reference clock (FIRC) oscillator, the slow internal reference clock (SIRC) oscillator, and the low power oscillator (LPO).

The fast internal resistor capacitor (FIRC) oscillator generates a clock ranging between 48 MHz and 60 MHz.

The slow internal resistor capacitor (SIRC) oscillator generates a 8/2 MHz clock. It can serve as the low power, low speed system clock under very low power run (VLPR) mode or very low power wait (VLPW) mode. It can also be provided as clock source for other on-chip modules. The SIRC cannot be used in any VLLS modes.

The LPO generates a 1 kHz clock and default to be off in VLLS0 but can be enabled by configuring bits of SPM\_CORELPCNFG[LPOEN] and SPM\_CORELPCNFG[ALLREFEN].

The radio oscillator supports high frequency crystals (26 or 32 MHz). It provides clock source not only for RF part but also for other on-chip modules. It serves as the system oscillator as well.

The frequency-locked loop (FLL) can generate a clock with the frequency of 48 MHz or 72 MHz without the need of a reference (a reference clock may only be needed to trim this clock). The FLL can be used as the system clock or clock source for other on-chip modules.

The RTC oscillator supports a low speed crystals (32.768 kHz) and can also support external clock on the EXTAL32 pin for use with the RTC.

For more details on the clock operations and configurations, see Reference Manual.



Figure 3. Generic clocking architecture diagram

In order to provide flexibility, many peripherals can select from multiple clock sources for operation. This enables the peripheral to select a clock that will always be available during operation in various operational modes.

The following table summarizes the clocks associated with each module.

Table 5. Clock assignments

| Module Name            | Bus Interface<br>Clock | PCC Clock Gate | Peripherial<br>Functional Clock                                                  | Clock Domain <sup>1</sup> | I/O Interface<br>Clocks |
|------------------------|------------------------|----------------|----------------------------------------------------------------------------------|---------------------------|-------------------------|
|                        |                        | Core N         | nodules                                                                          |                           |                         |
| ARM Cortex-M0+<br>Core | CORE_CLK               | _              | _                                                                                | SCG                       | _                       |
| ARM Cortex-M4<br>Core  | CORE_CLK               | _              | _                                                                                | SCG                       | _                       |
| CM0+ TRACE             | SYS_CLK                | Yes            | SYS_CLK                                                                          | SCG                       | _                       |
| CM4F TRACE SYS_CLK     |                        | Yes            | SYS_CLK,<br>SOSC_DIV1_CLK,<br>SIRC_DIV1_CLK,<br>FIRC_DIV1_CLK,<br>LPFLL_DIV1_CLK | PCC0                      | TRACE_CLK_OUT           |
| JTAG                   | NA                     | _              | TCK                                                                              | _                         | JTAG_TCLK               |
| SWD                    | PLAT_CLK               | _              | SWCK                                                                             | SCG <sup>2</sup>          | SWD_CLK                 |
|                        |                        | Platform       | Modules                                                                          |                           |                         |
| CM0+ Crossbar          | PLAT_CLK               | _              | NA                                                                               | SCG                       | _                       |
| CM4F Crossbar          | PLAT_CLK               | _              | NA                                                                               | SCG                       | _                       |
| xRDC                   | PLAT_CLK               | Yes            | _                                                                                | PCC0,PCC1                 | _                       |
| SEMA42                 | PLAT_CLK               | Yes            | _                                                                                | PCC0,PCC1                 | _                       |
|                        |                        | System         | Modules                                                                          |                           |                         |
| MSMC_SMC0              | SLOW_CLK               | Yes            | _                                                                                | PCC0                      | _                       |
| MSMC_SMC1              | SLOW_CLK               | Yes            | _                                                                                | PCC1                      | _                       |
| INTMUX                 | BUS_CLK                |                | _                                                                                | SCG                       | _                       |
| DMA0                   | SYS_CLK                | Yes            | _                                                                                | PCC0                      | _                       |
| DMA1                   | SYS_CLK                | Yes            | _                                                                                | PCC1                      | _                       |
| DMA MUX0               | BUS CLK                | Yes            | _                                                                                | PCC0                      | _                       |
| DMA MUX1               | BUS CLK                | Yes            | _                                                                                | PCC1                      | _                       |
| EWM                    | SLOW_CLK               | Yes            | LPO clock.                                                                       | PCC0 <sup>2</sup>         | _                       |
| LLWU0                  | SLOW_CLK               | Yes            | LPO                                                                              | SCG <sup>2</sup>          | _                       |
| LLWU1                  | SLOW_CLK               | Yes            | LPO                                                                              | SCG <sup>2</sup>          | _                       |
| MU                     | SLOW_CLK               | Yes            | _                                                                                | PCC0,PCC1                 | _                       |
| SPM                    | SLOW_CLK               | Yes            | _                                                                                |                           | _                       |
| TRGMUX0                | SLOW_CLK               | Yes            | _                                                                                | SCG                       | _                       |
| TRGMUX1                | SLOW_CLK               | Yes            | _                                                                                | SCG                       | _                       |
| WDOG0                  | SLOW_CLK               | Yes            | RFOSC, LIRC, or LPO clock.                                                       | PCC0 <sup>2</sup>         | _                       |
| WDOG1                  | SLOW_CLK               | Yes            | RFOSC, LIRC, or LPO clock.                                                       | PCC1 <sup>2</sup>         | _                       |
|                        |                        | Men            | nories                                                                           |                           |                         |

Table 5. Clock assignments (continued)

| Module Name            | Bus Interface<br>Clock | PCC Clock Gate | Peripherial<br>Functional Clock                                                 | Clock Domain <sup>1</sup> | I/O Interface<br>Clocks |  |
|------------------------|------------------------|----------------|---------------------------------------------------------------------------------|---------------------------|-------------------------|--|
| Flash Controller (FMC) | PLAT_CLK               | _              | _                                                                               | SCG                       | _                       |  |
| Flash Memory<br>(FTFE) | SLOW_CLK               | _              | _                                                                               | SCG                       | _                       |  |
| FlexBus                | PLAT_CLK               | Yes            | _                                                                               | PCC0 <sup>2</sup>         | FB_CLKOUT/<br>CLKOUT    |  |
| CM4F SRAM              | PLAT_CLK               | _              | PLAT_CLK                                                                        | SCG                       | _                       |  |
| CM0+ SRAM              | PLAT_CLK               | _              | PLAT_CLK                                                                        | SCG                       | _                       |  |
|                        |                        | Security a     | nd Integrity                                                                    |                           |                         |  |
| CAU3                   | SYS_CLK                | Yes            | _                                                                               | PCC1                      | _                       |  |
| CRC                    | BUS_CLK                | Yes            | _                                                                               | PCC0                      | _                       |  |
| TRNG                   | BUS_CLK                | Yes            | _                                                                               | PCC1                      | _                       |  |
|                        |                        | Tin            | ners                                                                            |                           |                         |  |
| LPIT0                  | SLOW_CLK               | Yes            | SOSC_DIV3_CLK,<br>SIRC_DIV3_CLK,<br>FIRC_DIV3_CLK,<br>LPFLL_DIV3_CLK            | PCC0                      | _                       |  |
| LPIT1                  | SLOW_CLK               | Yes            | SOSC_DIV3_CLK,<br>SIRC_DIV3_CLK,<br>FIRC_DIV3_CLK,<br>LPFLL_DIV3_CLK            | PCC1                      | _                       |  |
| RTC                    | SLOW_CLK               | Yes            | RTCOSC, LPO                                                                     | SCG <sup>2</sup>          | RTC_CLKOUT              |  |
| LPTMR0/1               | SLOW_CLK               | _              | SIRC_DIV3_CLK,L<br>PO, RTCOSC,<br>RFOSC                                         | SCG <sup>2</sup>          | _                       |  |
| LPTMR2                 | SLOW_CLK               | _              | SIRC_DIV3_CLK,L<br>PO, RTCOSC,<br>RFOSC                                         | SCG <sup>2</sup>          | _                       |  |
| LPTPM0~2               | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK            | PCC0 <sup>2</sup>         | TPM0~32_CLKIN           |  |
| LPTPM3                 | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK            | PCC1 <sup>2</sup>         | TPM3_CLKIN              |  |
| TSTMR                  | SLOW_CLK               | Auto           | SIRC_1MHZ_CLK                                                                   | SCG                       | _                       |  |
|                        |                        | Communicat     | ion Interfaces                                                                  |                           |                         |  |
| EMVSIM                 | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK,<br>RTCOSC | PCC0                      | EMVSIM_CLK              |  |

Table 5. Clock assignments (continued)

| Module Name                    | Bus Interface<br>Clock | PCC Clock Gate | Peripherial<br>Functional Clock                                                    | Clock Domain <sup>1</sup> | I/O Interface<br>Clocks                  |  |
|--------------------------------|------------------------|----------------|------------------------------------------------------------------------------------|---------------------------|------------------------------------------|--|
| FlexIO                         | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK               | PCC0                      | _                                        |  |
| LPI2C0~2                       | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK               |                           | LPI2C0~2_SCL                             |  |
| LPI2C3                         | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK               | PCC1                      | LPI2C3_SCL                               |  |
| RF Analog                      | _                      | _              | RFOSC                                                                              | SCG <sup>2</sup>          | RF_BSM_CLK                               |  |
| RF RSIM                        | SLOW_CLK               | _              | RTC OSC                                                                            | SCG <sup>2</sup>          | RF_BSM_CLK                               |  |
| RF XCVR                        | SYS_CLK                | _              | RFOSC                                                                              | SCG <sup>2</sup>          | RF_BSM_CLK                               |  |
| RF Bluetooth Link<br>Layer     | SYS_CLK                | _              | RTC OSC/RFOSC                                                                      | SCG <sup>2</sup>          | RF_BSM_CLK                               |  |
| RF Generic Link<br>Layer       | SYS_CLK                | _              | RFOSC                                                                              | SCG <sup>2</sup>          | RF_BSM_CLK                               |  |
| RF IEEE 802.15.4<br>Link Layer | SYS_CLK                | _              | RFOSC                                                                              | SCG <sup>2</sup>          | RF_BSM_CLK                               |  |
| 128                            | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK,<br>SAI_MCLK  | PCC0 <sup>3</sup>         | SAI_TX_BCLK,<br>SAI_RX_BCLK,<br>SAI_MCLK |  |
| uSDHC                          | SYS_CLK                | Yes            | SOSC_DIV1_CLK,<br>SIRC_DIV1_CLK,<br>FIRC_DIV1_CLK,<br>LPFLL_DIV1_CLK,<br>SDHC_DCLK | PCC0                      | SDHC_DCLK                                |  |
| LPSPI0~2                       | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK               | PCC0                      | LPSPI0~2_SCK                             |  |
| LPSPI3                         | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK               | PCC1                      | LPSPI3_SCK                               |  |
| LPUART0~2                      | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK               | PCC0                      | _                                        |  |
| LPUART3                        | BUS_CLK                | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK               | PCC1                      | _                                        |  |

Table 5. Clock assignments (continued)

| Module Name | Bus Interface<br>Clock                                                           | PCC Clock Gate | Peripherial<br>Functional Clock                                                                   | Clock Domain <sup>1</sup> | I/O Interface<br>Clocks |
|-------------|----------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------|---------------------------|-------------------------|
| USB         | SYS_CLK                                                                          | Yes            | SOSC_DIV1_CLK,<br>SIRC_DIV1_CLK,<br>FIRC_DIV1_CLK,<br>LPFLL_DIV1_CLK<br>add note on IRC48         | PCC0 <sup>2</sup>         | _                       |
| USB SRAM    | SOSC_DIV1_CLK,<br>SIRC_DIV1_CLK,<br>FIRC_DIV1_CLK,<br>LPFLL_DIV1_CLK,<br>SYS_CLK | Yes            | _                                                                                                 | PCC0 <sup>2</sup>         | _                       |
|             |                                                                                  | Human-Mach     | ine Interfaces                                                                                    |                           |                         |
| PORTA~D     | SLOW_CLK                                                                         | Yes            | SLOW_CLK, LPO                                                                                     | PCC0                      | _                       |
| PORTE       | SLOW_CLK                                                                         | Yes            | SLOW_CLK, LPO                                                                                     | PCC1                      | _                       |
| RGPIOA~D    | PLAT_CLK                                                                         | Yes            | _                                                                                                 | PCC0                      | _                       |
| RGPIOE      | PLAT_CLK                                                                         | Yes            | _                                                                                                 | PCC1                      | _                       |
|             |                                                                                  | Ana            | alog                                                                                              |                           |                         |
| LPADC       | BUS_CLK                                                                          | Yes            | SOSC_DIV2_CLK,<br>SIRC_DIV2_CLK,<br>FIRC_DIV2_CLK,<br>LPFLL_DIV2_CLK,<br>LPADC Internal<br>Clock. | PCC0                      | _                       |
| LPCMP0      | SLOW_CLK                                                                         | _              | _                                                                                                 | SCG                       | _                       |
| LPCMP1      | SLOW_CLK                                                                         | _              | _                                                                                                 | SCG                       | _                       |
| LPDAC       | BUS_CLK                                                                          | Yes            | _                                                                                                 | PCC0                      | _                       |
| VREF        | SLOW_CLK                                                                         | Yes            | _                                                                                                 | PCC0                      | _                       |

<sup>1.</sup> PPC0 controls CM4F domain, and PPC1 controls CM0+ domain.

## 2.1.11 Security

Security state can be enabled via programming Flash IFR SEC0 (index 0x80). After enabling device security, the SWJ (SWD and JTAG) port cannot access the memory resources of the MCU, and ROM boot loader is also limited to access flash and not allowed to read out flash information via ROM boot loader commands.

| Access interface        | Secure state  | Unsecure operation                                                                                             |  |
|-------------------------|---------------|----------------------------------------------------------------------------------------------------------------|--|
| SWJ (SWD and JTAG) port | SWD interface | The debugger can write 1 to the<br>System Reset Request field and Flash<br>Mass Erase in Progress field of the |  |

<sup>2.</sup> It is bus interface clock domain.

<sup>3.</sup> SAI\_MCLK doesn't blong to PCC clock domain.

| Access interface                                       | Secure state                                             | Unsecure operation                                                                              |
|--------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------|
|                                                        |                                                          | MDM-AP Control register to trigger a<br>mass erase (Erase All Blocks<br>Unsecure) command       |
| ROM boot loader Interface (LPUART/<br>LPI2C/LPSPI/USB) | Limit access to the flash, cannot read out flash content | Send "FlashEraseAllUnsecure" command or attempt to unlock flash security using the backdoor key |

This device features 80-bit unique identification number, which is programmed in factory and loaded to SIM register after power-on reset.

### 2.1.12 Power management

These devices include on-chip LDO regulators and an on-chip DCDC converter to condition the main power supply voltage and allow for flexibility in power configurations. Three operating modes are supported: Bypass, LDO only, and DCDC (buck mode).

The SPM provides Stop (STOP), Very Low Power Stop (VLPS), Low Leakage Stop (LLS), and Very Low Leakage Stop (VLLS) configurations in ARM®'s Deep Sleep operational mode. In these modes, the MCU core and most of the peripherals are disabled. Depending on the requirements of the application, different portions of the analog, logic, and memory can be retained or disabled to conserve power.

The Nested Vectored Interrupt Controller (NVIC), the Asynchronous Wake-up Interrupt Controller (AWIC), and the Low Leakage Wake-Up Controller (LLWU) are used to wake up the MCU from low power states. The NVIC is used to wake up the MCU core from WAIT and VLPW modes. The AWIC is used to wake up the MCU core from STOP and VLPS modes. The LLWU is used to wake up the MCU core from LLS and VLLS modes.

For additional information regarding operational modes, power management, the NVIC, AWIC, or the LLWU, please refer to the Reference Manual.

The following table shows module operations in different low power modes:

Table 7. Module operation in low power modes

| Modules        | VLPR | VLPW | STOP | VLPS | LLS | VLLS2/3 | VLLS0/1 |  |
|----------------|------|------|------|------|-----|---------|---------|--|
| Core modules   |      |      |      |      |     |         |         |  |
| NVIC           | FF   | FF   | SR   | SR   | SR  | OFF     | OFF     |  |
| System modules |      |      |      |      |     |         |         |  |

Table 7. Module operation in low power modes (continued)

| Modules                | VLPR                          | VLPW                          | STOP                                         | VLPS                                    | LLS                   | VLLS2/3                    | VLLS0/1               |
|------------------------|-------------------------------|-------------------------------|----------------------------------------------|-----------------------------------------|-----------------------|----------------------------|-----------------------|
| MSMC                   | FF                            | FF                            | FF                                           | FF                                      | SR/FF <sup>1</sup>    | OFF/FF <sup>2</sup>        | OFF/FF <sup>2</sup>   |
| LLWUx                  | FF                            | FF                            | FF                                           | FF                                      | FF                    | FF                         | FF                    |
| Core regulator (1.2 V) | Optional <sup>3</sup>         | Optional <sup>3</sup>         | Optional <sup>3</sup>                        | Optional <sup>3</sup>                   | Optional <sup>3</sup> | Optional <sup>3</sup>      | Optional <sup>3</sup> |
| IOREG 1.8 V            | Optional <sup>3</sup>         | Optional <sup>3</sup>         | Optional <sup>3</sup>                        | Optional <sup>3</sup>                   | Optional <sup>3</sup> | Optional <sup>3</sup>      | Optional <sup>3</sup> |
| HVD/LVD                | Optional <sup>4</sup>         | Optional <sup>4</sup>         | Optional <sup>4</sup>                        | Optional <sup>4</sup>                   | Optional <sup>4</sup> | Optional <sup>4</sup>      | Optional <sup>4</sup> |
| POR (Brown-Out)        | FF                            | FF                            | FF                                           | FF                                      | FF                    | FF                         | Optional <sup>5</sup> |
| DMA                    | FF                            | FF                            | Async                                        | Async                                   | SR                    | OFF                        | OFF                   |
| Watchdog               | FF                            | FF                            | Optional on with available clock source      | Optional on with available clock source | SR                    | OFF                        | OFF                   |
|                        |                               | •                             | Clocks                                       |                                         | •                     |                            |                       |
| 1 kHz LPO              | FF                            | FF                            | FF                                           | FF                                      | FF                    | FF                         | Optional <sup>6</sup> |
| Radio OSC              | Optional <sup>7</sup>         | Optional <sup>7</sup>         | Optional <sup>7</sup>                        | Optional <sup>7</sup>                   | Optional <sup>7</sup> | Optional <sup>7</sup>      | Optional <sup>7</sup> |
| SCG                    | 8 MHz SIRC                    | 8 MHz SIRC                    | static –<br>SIRC, FIRC,<br>LPFLL<br>optional | static – SIRC<br>optional               | static                | OFF                        | OFF                   |
| Core clock             | FF                            | OFF                           | OFF                                          | OFF                                     | OFF                   | OFF                        | OFF                   |
| Plat clock             | FF                            | FF                            | OFF                                          | OFF                                     | OFF                   | OFF                        | OFF                   |
| Bus clock              | FF                            | FF                            | OFF                                          | OFF                                     | OFF                   | OFF                        | OFF                   |
| Slow clock             | FF                            | FF                            | OFF                                          | OFF                                     | OFF                   | OFF                        | OFF                   |
|                        | •                             | •                             | Memor                                        | y                                       | •                     |                            |                       |
| Flash                  | 1 MHz No<br>program           | LP                            | LP                                           | LP                                      | SR                    | The registers are retained | OFF                   |
| SRAM                   | LP                            | LP                            | SR                                           | Optional <sup>8</sup>                   | Optional <sup>8</sup> | Optional <sup>8</sup>      | OFF                   |
| LPLMEM (Cache)         | FF                            | FF                            | SR                                           | SR                                      | Optional retention    | Optional <sup>8</sup>      | OFF                   |
| LPCAC (Cache)          | FF                            | FF                            | SR                                           | SR                                      | Optional retention    | Optional <sup>8</sup>      | OFF                   |
| System Register File   | FF                            | FF                            | FF                                           | FF                                      | FF                    | FF                         | FF                    |
| VBAT Register File     | Optional <sup>9</sup>         | Optional <sup>9</sup>         | Optional <sup>9</sup>                        | Optional <sup>9</sup>                   | Optional <sup>9</sup> | Optional <sup>9</sup>      | Optional <sup>9</sup> |
|                        |                               | C                             | communication                                | Interface                               | •                     | •                          | •                     |
| USB                    | static                        | static                        | static                                       | static                                  | static                | OFF                        | OFF                   |
| USB Reg                | Optional                      | Optional                      | Optional                                     | Optional                                | Optional              | Optional                   | Optional              |
| LPUARTx                | 1 Mbit/s                      | 1 Mbit/s                      | Async                                        | Async                                   | static                | OFF                        | OFF                   |
| LPSPIx                 | Master 2<br>Mbit/s<br>Slave 1 | Master 2<br>Mbit/s<br>Slave 1 | Static, slave<br>mode<br>receive             | Static, slave<br>mode<br>receive        | static                | OFF                        | OFF                   |
|                        | Mbit/s                        | Mbit/s                        |                                              |                                         |                       |                            |                       |

Table 7. Module operation in low power modes (continued)

| Modules        | VLPR     | VLPW     | STOP                               | VLPS                                       | LLS                                        | VLLS2/3                | VLLS0/1                |
|----------------|----------|----------|------------------------------------|--------------------------------------------|--------------------------------------------|------------------------|------------------------|
| LPI2Cx         | 1 Mbit/s | 1 Mbit/s | Async                              | Async                                      | static                                     | OFF                    | OFF                    |
| I2S            | FF       | FF       | Async                              | Async                                      | static                                     | OFF                    | OFF                    |
| EMVSIM         | FF       | FF       | Static, card<br>detect<br>wakeup   | Static, card<br>detect<br>wakeup           | static                                     | OFF                    | OFF                    |
|                | •        |          | Timer mod                          | ules                                       | •                                          |                        |                        |
| LPTPMx         | FF       | FF       | Async                              | Async                                      | static                                     | OFF                    | OFF                    |
| LPIT           | FF       | FF       | Async                              | Async                                      | static                                     | OFF                    | OFF                    |
| LPTMRx         | FF       | FF       | Async                              | Async                                      | Async                                      | FF                     | FF                     |
| RTC            | FF       | FF       | Async                              | Async                                      | Async                                      | Optional <sup>9</sup>  | Optional <sup>9</sup>  |
| TSTMR          | FF       | FF       | static                             | static                                     | static                                     | OFF                    | OFF                    |
|                |          |          | Security mo                        | dules                                      | •                                          |                        |                        |
| CAU3           | FF       | FF       | static                             | static                                     | static                                     | OFF                    | OFF                    |
| CRC            | FF       | FF       | static                             | static                                     | static                                     | OFF                    | OFF                    |
| Digital Tamper | FF       | FF       | Async                              | Async                                      | Async                                      | Optional <sup>9</sup>  | Optional <sup>9</sup>  |
| TRNG           | FF       | FF       | static                             | static                                     | static                                     | OFF                    | OFF                    |
|                | -        | !        | Analog                             |                                            | !                                          | ·                      | •                      |
| LPADC          | FF       | FF       | LPADC internal clock               | LPADC internal clock                       | SR                                         | OFF                    | OFF                    |
| LPCMP0         | FF       | FF       | FF                                 | FF or Low<br>power Nano<br>mode<br>Compare | FF or Low<br>power Nano<br>mode<br>Compare | FF                     | FF <sup>10</sup>       |
| LPCMP1         | FF       | FF       | FF                                 | FF or Low<br>power Nano<br>mode<br>Compare | FF or Low<br>power Nano<br>mode<br>Compare | Optional <sup>11</sup> | Optional <sup>11</sup> |
| 6-bit DAC      | FF       | FF       | static                             | static                                     | static                                     | OFF                    | OFF                    |
| 12-bit LPDAC   | FF       | FF       | static                             | static                                     | static                                     | OFF                    | OFF                    |
| VREF           | FF       | FF       | static                             | static                                     | static                                     | OFF                    | OFF                    |
|                |          |          | HMI                                | 1                                          |                                            | 1                      |                        |
| GPIO           | FF       | FF       | Static output,<br>wake up<br>input | Static output,<br>wake up<br>input         | Static, pins latched                       | OFF, pins<br>latched   | OFF, pins<br>latched   |
| FlexIO         | FF       | FF       | Async                              | Async                                      | SR                                         | OFF                    | OFF                    |

- 1. SR for reset related control and FF for power model related control
- 2. OFF for reset related control and FF for power model related control
- 3. It depends on MCU/RF arbitration and SPM LPSEL/BGEN bit.
- 4. It depends on MCU/RF arbitration and SPM LVDEN/BGEN/ALLREFN bit
- 5. It depends on MCU/RF arbitration and SPM POREN bit.
- 6. It depends on MCU/RF arbitration and SPM LPOEN/ALLREFN bit.
- 7. It depends on MCU/RF configuration and arbitration.
- 8. It depends on the configurations, see the next table for details.
- 9. Requires the VBAT supply to be properly powered.

- 10. It depends on SPM\_CORELPCNFG[ALLREFEN] =1.
- 11. It depends on SPM\_CORESC[VDDIOOVRIDE] = 1, SPM\_CORELPCNFG[ALLREFEN] =1, and VDDIO2.

The following tables list all power mode combinations and corresponding power behaviors.

Table 8. MCU power mode combinations

| CM4F power mode <sup>1</sup> | CM0+ power mode <sup>2</sup> | Max CM4F core clock frequency | Max CM0+ core clock frequency | MCU power mode <sup>3</sup> |
|------------------------------|------------------------------|-------------------------------|-------------------------------|-----------------------------|
| RUN                          | RUN                          | 48MHz                         | 48MHz                         | RUN                         |
| RUN                          | HSRUN                        | 72MHz                         | 72MHz                         | HSRUN                       |
| RUN                          | VLPR                         | 48MHz                         | 48MHz                         | RUN                         |
| RUN                          | VLPW                         | 48MHz                         | OFF                           | RUN                         |
| RUN                          | VLPS                         | 48MHz                         | OFF                           | RUN                         |
| RUN                          | STOP/PSTOP                   | 48MHz                         | OFF                           | RUN                         |
| RUN                          | LLS                          | 48MHz                         | OFF                           | RUN                         |
| RUN                          | VLLS                         | 48MHz                         | OFF                           | RUN                         |
| HSRUN                        | RUN                          | 72MHz                         | 72MHz                         | HSRUN                       |
| HSRUN                        | HSRUN                        | 72MHz                         | 72MHz                         | HSRUN                       |
| HSRUN                        | VLPR                         | 72MHz                         | 72MHz                         | HSRUN                       |
| HSRUN                        | VLPW                         | 72MHz                         | OFF                           | HSRUN                       |
| HSRUN                        | VLPS                         | 72MHz                         | OFF                           | HSRUN                       |
| HSRUN                        | STOP/PSTOP                   | 72MHz                         | OFF                           | HSRUN                       |
| HSRUN                        | LLS                          | 72MHz                         | OFF                           | HSRUN                       |
| HSRUN                        | VLLS                         | 72MHz                         | OFF                           | HSRUN                       |
| VLPR                         | RUN                          | 48MHz                         | 48MHz                         | RUN                         |
| VLPR                         | HSRUN                        | 72MHz                         | 72MHz                         | HSRUN                       |
| VLPR                         | VLPR                         | 8MHz                          | 8MHz                          | VLP                         |
| VLPR                         | VLPW                         | 8MHz                          | OFF                           | VLP                         |
| VLPR                         | VLPS                         | 8MHz                          | OFF                           | VLP                         |
| VLPR                         | STOP/PSTOP                   | 48MHz                         | OFF                           | RUN                         |
| VLPR                         | LLS                          | 8MHz                          | OFF                           | VLP                         |
| VLPR                         | VLLS                         | 8MHz                          | OFF                           | VLP                         |
| VLPW                         | RUN                          | OFF                           | 48MHz                         | RUN                         |
| VLPW                         | HSRUN                        | OFF                           | 72MHz                         | HSRUN                       |
| VLPW                         | VLPR                         | OFF                           | 8MHz                          | VLP                         |
| VLPW                         | VLPW                         | OFF                           | OFF                           | VLP                         |
| VLPW                         | VLPS                         | OFF                           | OFF                           | VLP                         |
| VLPW                         | STOP/PSTOP                   | OFF                           | OFF                           | RUN                         |
| VLPW                         | LLS                          | OFF                           | OFF                           | VLP                         |
| VLPW                         | VLLS                         | OFF                           | OFF                           | VLP                         |
| VLPS                         | RUN                          | OFF                           | 48MHz                         | RUN                         |

Table 8. MCU power mode combinations (continued)

| CM4F power mode <sup>1</sup> | CM0+ power mode <sup>2</sup> | Max CM4F core clock frequency | Max CM0+ core clock frequency | MCU power mode <sup>3</sup> |
|------------------------------|------------------------------|-------------------------------|-------------------------------|-----------------------------|
| VLPS                         | HSRUN                        | OFF                           | 72MHz                         | HSRUN                       |
| VLPS                         | VLPR                         | OFF                           | 8MHz                          | VLP                         |
| VLPS                         | VLPW                         | OFF                           | OFF                           | VLP                         |
| VLPS                         | VLPS                         | OFF                           | OFF                           | VLP                         |
| VLPS                         | STOP/PSTOP                   | OFF                           | OFF                           | RUN                         |
| VLPS                         | LLS                          | OFF                           | OFF                           | VLP                         |
| VLPS                         | VLLS                         | OFF                           | OFF                           | VLP                         |
| STOP/PSTOP                   | RUN                          | OFF                           | 48MHz                         | RUN                         |
| STOP/PSTOP                   | HSRUN                        | OFF                           | 72MHz                         | HSRUN                       |
| STOP/PSTOP                   | VLPR                         | OFF                           | 8MHz                          | RUN                         |
| STOP/PSTOP                   | VLPW                         | OFF                           | OFF                           | RUN                         |
| STOP/PSTOP                   | VLPS                         | OFF                           | OFF                           | RUN                         |
| STOP/PSTOP                   | STOP/PSTOP                   | OFF                           | OFF                           | RUN                         |
| STOP/PSTOP                   | LLS                          | OFF                           | OFF                           | RUN                         |
| STOP/PSTOP                   | VLLS                         | OFF                           | OFF                           | RUN                         |
| LLS                          | RUN                          | OFF                           | 48MHz                         | RUN                         |
| LLS                          | HSRUN                        | OFF                           | 72MHz                         | HSRUN                       |
| LLS                          | VLPR                         | OFF                           | 8MHz                          | VLP                         |
| LLS                          | VLPW                         | OFF                           | OFF                           | VLP                         |
| LLS                          | VLPS                         | OFF                           | OFF                           | VLP                         |
| LLS                          | STOP/PSTOP                   | OFF                           | OFF                           | RUN                         |
| LLS                          | LLS                          | OFF                           | OFF                           | LLS                         |
| LLS                          | VLLS                         | OFF                           | OFF                           | LLS                         |
| VLLS                         | RUN                          | OFF                           | 48MHz                         | RUN                         |
| VLLS                         | HSRUN                        | OFF                           | 72MHz                         | HSRUN                       |
| VLLS                         | VLPR                         | OFF                           | 8MHz                          | VLP                         |
| VLLS                         | VLPW                         | OFF                           | OFF                           | VLP                         |
| VLLS                         | VLPS                         | OFF                           | OFF                           | VLP                         |
| VLLS                         | STOP/PSTOP                   | OFF                           | OFF                           | RUN                         |
| VLLS                         | LLS                          | OFF                           | OFF                           | LLS                         |
| VLLS                         | VLLS                         | OFF                           | OFF                           | VLLS                        |

<sup>1.</sup> It is configured by SMC0\_PMCTRL register of MSMC.

<sup>2.</sup> It is configured by SMC1\_PMCTRL register of MSMC.

<sup>3.</sup> It can be read out from SMCx\_PMCSTAT register of MSMC. Please note the PMSTAT[7:0] bits in both SMC0\_PMCSTAT and SMC1\_PMCSTAT registers refer to MCU power mode so their value are identical. The STOPSTAT[31:24] bits in SMCx\_PMCSTAT register reflect separate CM4F or CM0+ clock status, so can be different.

Table 9. System power mode

| MCU power mode <sup>1</sup> | RF power mode <sup>2</sup> | System power mode |                 |
|-----------------------------|----------------------------|-------------------|-----------------|
|                             |                            | MCU power status  | RF power status |
| RUN                         | RRUN                       | RUN               | RRUN            |
| RUN                         | RLLS                       | RUN               | RLLS            |
| RUN                         | RVLLS                      | RUN               | RVLLS           |
| HSRUN                       | RRUN                       | HSRUN             | RRUN            |
| HSRUN                       | RLLS                       | HSRUN             | RLLS            |
| HSRUN                       | RVLLS                      | HSRUN             | RVLLS           |
| VLP                         | RRUN                       | RUN               | RRUN            |
| VLP                         | RLLS                       | VLP               | RLLS            |
| VLP                         | RVLLS                      | VLP               | RVLLS           |
| LLS                         | RRUN                       | LLS               | RRUN            |
| LLS                         | RLLS                       | LLS               | RLLS            |
| LLS                         | RVLLS                      | LLS               | RVLLS           |
| VLLS                        | RRUN                       | VLLS              | RRUN            |
| VLLS                        | RLLS                       | VLLS              | RLLS            |
| VLLS                        | RVLLS                      | VLLS              | RVLLS           |

- 1. It can be read out from SMCx\_PMCSTAT register of MSMC. Please note the PMSTAT[7:0] bits in both SMC0\_PMCSTAT and SMC1\_PMCSTAT registers refer to MCU power mode so their value are identical. The STOPSTAT[31:24] bits in SMCx\_PMCSTAT register reflect separate CM4F or CM0+ clock status, so can be different.
- 2. It is configured by RSIM Power Control register. The user can read out relative bit in this register to determine RF power mode status.

Table 10. Note

| FF    | Full functionality. In VLPR and VLPW, the system frequency is limited, but if a module does not have a limitation in its functionality, it is still listed as FF. |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Async | Fully functional with alternate clock source, provided the selected clock source remains enabled                                                                  |
| SR    | Module state is retained but not functional.                                                                                                                      |
| LP    | Module operates in a lower power state.                                                                                                                           |
| Off   | Module is powered off and in reset state upon wake-up                                                                                                             |

The following table provides the modules that can wake MCU from low power modes.

| Modules | VLPW | STOP | VLPS | LLS | VLLS3          | VLLS1 | VLLS0          |
|---------|------|------|------|-----|----------------|-------|----------------|
| RTC     | Υ    | Υ    | Υ    | Υ1  | Y <sup>1</sup> | Υ1    | Y <sup>2</sup> |
| LPTMRx  | Υ    | Υ    | Υ    | Υ1  | Y <sup>1</sup> | Υ1    | Y <sup>3</sup> |
| LPTPMx  | Υ    | Υ    | Υ    | N   | N              | N     | N              |
| LPITx   | Υ    | Υ    | Υ    | N   | N              | N     | N              |

#### Overview

| Modules                   | VLPW | STOP | VLPS | LLS            | VLLS3          | VLLS1          | VLLS0          |
|---------------------------|------|------|------|----------------|----------------|----------------|----------------|
| LLWUx                     | Υ    | Υ    | Υ    | Υ              | Υ              | Υ              | Υ              |
| LPSPIx                    | Υ    | Υ    | Υ    | N              | N              | N              | N              |
| LPI2Cx                    | Υ    | Υ    | Υ    | N              | N              | N              | N              |
| FlexIO                    | Υ    | Υ    | Υ    | N              | N              | N              | N              |
| LPUARTx                   | Υ    | Υ    | Υ    | N              | N              | N              | N              |
| USB                       | Υ    | Υ    | N    | N              | N              | N              | N              |
| ADC                       | Υ    | Υ    | Υ    | N              | N              | N              | N              |
| LPCMPx                    | Υ    | Υ    | Υ    | Y <sup>1</sup> | Y <sup>1</sup> | Y <sup>1</sup> | N              |
| LVD/HVD                   | Υ    | Υ    | Υ    | Υ              | Υ              | Υ              | Υ              |
| GPIO(except<br>NMI,RESET) | Υ    | Υ    | Υ    | Υ <sup>4</sup> | Y <sup>4</sup> | Y <sup>4</sup> | Υ <sup>4</sup> |
| NMI                       | Υ    | Υ    | Υ    | Υ              | Υ              | Υ              | Υ              |
| RESET                     | Υ    | Υ    | Υ    | Υ              | Υ              | Υ              | Υ              |
| Radio                     | Υ    | Υ    | Υ    | Υ              | Υ              | Υ              | Υ              |

- 1. Need to configure this module as wakeup source of LLWU
- 2. Need to set EXTAL32 as RTC clock source and configure this module as wakeup source for LLWU
- 3. LPTMRs use RF OSC, EXTAL32 or LPO in VLLS0.
- 4. Only that pins available to configure to wakeup source of LLWU



Figure 4. Power mode state transition diagram

### 2.1.13 LLWU

The LLWU module is used to wake MCU from low leakage power mode (LLS and VLLSx) and functional only on entry into a low-leakage power mode. After recovery from LLS, the LLWU is immediately disabled. After recovery from VLLSx, the LLWU continues to detect wake-up events until the user has acknowledged the wake-up event.

The following is internal peripheral and external pin inputs as wakeup sources for the Coretex-M4 core (CPU0).

Table 12. Wakeup Sources for LLWU0 inputs

| LLWU0 pin | Module source or pin name                          |
|-----------|----------------------------------------------------|
| LLWU_P0   | PTA1                                               |
| LLWU_P1   | PTA2                                               |
| LLWU_P2   | PTA22                                              |
| LLWU_P3   | PTA30                                              |
| LLWU_P4   | PTB1                                               |
| LLWU_P5   | PTB2                                               |
| LLWU_P6   | PTB4                                               |
| LLWU_P7   | PTB6                                               |
| LLWU_P8   | PTB7                                               |
| LLWU_P9   | PTB8                                               |
| LLWU_P10  | PTB16                                              |
| LLWU_P11  | PTB20                                              |
| LLWU_P12  | PTB22                                              |
| LLWU_P13  | PTB25                                              |
| LLWU_P14  | PTB28                                              |
| LLWU_P15  | PTC7                                               |
| LLWU_P16  | PTC9                                               |
| LLWU_P17  | PTC11                                              |
| LLWU_P18  | PTC12                                              |
| LLWU_P19  | PTD8                                               |
| LLWU_P20  | PTD10                                              |
| LLWU_P21  | PTE1 <sup>1</sup>                                  |
| LLWU_P22  | PTE3 <sup>1</sup>                                  |
| LLWU_P23  | PTE8 <sup>1</sup>                                  |
| LLWU_P24  | PTE9 <sup>1</sup>                                  |
| LLWU_P25  | PTE10 <sup>1</sup>                                 |
| LLWU_P26  | PTE12 <sup>1</sup>                                 |
| LLWU_P27  | Reserved <sup>2</sup>                              |
| LLWU_P28  | Reserved <sup>3</sup>                              |
| LLWU_P29  | USB0 VREGIN                                        |
| LLWU_P30  | USB0_DP <sup>4</sup>                               |
| LLWU_P31  | USB0_DM <sup>4</sup>                               |
| LLWU_M0IF | LPTMR0, LPTMR1, LPTMR2 (sharing M0IF) <sup>5</sup> |
| LLWU_M1IF | LPCMP0 <sup>6</sup>                                |
| LLWU_M2IF | LPCMP1 <sup>7</sup>                                |
| LLWU_M3IF | Reserved <sup>8</sup>                              |
| LLWU_M4IF | Reserved <sup>9</sup>                              |
| LLWU_M5IF | Tamper Detect <sup>10</sup>                        |

Table 12. Wakeup Sources for LLWU0 inputs (continued)

| LLWU0 pin | Module source or pin name |
|-----------|---------------------------|
| LLWU_M6IF | RTC Alarm <sup>10</sup>   |
| LLWU_M7IF | RTC Seconds <sup>10</sup> |
| LLWU_M0DR | LPTMR0 Asynchronous DMA   |
| LLWU_M1DR | LPTMR1 Asynchronous DMA   |
| LLWU_M2DR | LPTMR2 Asynchronous DMA   |
| LLWU_M3DR | Reserved <sup>11</sup>    |
| LLWU_M4DR | LPTMR0 Trigger            |
| LLWU_M5DR | LPTMR1 Trigger            |
| LLWU_M6DR | LPTMR2 Trigger            |
| LLWU_M7DR | Reserved <sup>12</sup>    |

- 1. Set SPM\_CORESC[VDDIOOVRIDE] for all PTE pins to wakeup from VLLS0/1
- 2. The corresponding LLWU0\_PE[23: 22], LLWU0\_PF[27], LLWU0\_PDC2[27], and LLWU0\_PMC[27] are reserved.
- 3. The corresponding LLWU0\_PE[25: 24], LLWU0\_PF[28], LLWU0\_PDC2[28], and LLWU0\_PMC[28] are reserved.
- 4. Set SPM\_CORESC[USBOVRIDE] to wakeup from VLLS0 or VLLS1.
- 5. Requires the peripheral and the peripheral interrupt to be enabled. The LLWU's WUME bit enables the internal module flag as a wakeup input. After wakeup, the flags are cleared based on the peripheral clearing mechanism.
- 6. Set SPM\_CORELPCNFG[ALLREFEN] to wakeup from VLLS0/1.
- 7. Set SPM\_CORESC[VDDIOOVRIDE] and SPM\_CORELPCNFG[ALLREFEN] to wakeup from VLLS0/1.
- 8. The corresponding LLWU0\_ME[3] is reserved.
- 9. The corresponding LLWU0\_ME[4] is reserved.
- 10. Set SPM\_CORESC[VDDIOOVRIDE] to wakeup from VLLS0 or VLLS1.
- 11. The corresponding LLWU0\_DE[3] is reserved.
- 12. The corresponding LLWU0\_DE[7] is reserved.

The following is internal peripheral and external pin inputs as wakeup sources for the Coretex-M0+ core (CPU1).

Table 13. Wakeup Sources for LLWU1 inputs

| LLWU1 pin | Module source or pin name |
|-----------|---------------------------|
| LLWU_P0   | PTA1                      |
| LLWU_P1   | PTA2                      |
| LLWU_P2   | PTA22                     |
| LLWU_P3   | PTA30                     |
| LLWU_P4   | PTB1                      |
| LLWU_P5   | PTB2                      |
| LLWU_P6   | PTB4                      |
| LLWU_P7   | PTB6                      |
| LLWU_P8   | PTB7                      |
| LLWU_P9   | PTB8                      |
| LLWU_P10  | PTB16                     |
| LLWU_P11  | PTB20                     |

Table 13. Wakeup Sources for LLWU1 inputs (continued)

| LLWU1 pin | Module source or pin name                          |
|-----------|----------------------------------------------------|
| LLWU_P12  | PTB22                                              |
| LLWU_P13  | PTB25                                              |
| LLWU_P14  | PTB28                                              |
| LLWU_P15  | PTC7                                               |
| LLWU_P16  | PTC9                                               |
| LLWU_P17  | PTC11                                              |
| LLWU_P18  | PTC12                                              |
| LLWU_P19  | PTD8                                               |
| LLWU_P20  | PTD10                                              |
| LLWU_P21  | PTE1                                               |
| LLWU_P22  | PTE3                                               |
| LLWU_P23  | PTE8                                               |
| LLWU_P24  | PTE9                                               |
| LLWU_P25  | PTE10                                              |
| LLWU_P26  | PTE12                                              |
| LLWU_P27  | Reserved <sup>1</sup>                              |
| LLWU_P28  | Reserved <sup>2</sup>                              |
| LLWU_P29  | USB0 VREGIN                                        |
| LLWU_P30  | USB0_DP <sup>-1</sup>                              |
| LLWU_P31  | USB0_DM <sup>-1</sup>                              |
| LLWU_M0IF | LPTMR0, LPTMR1, LPTMR2 (sharing M0IF) <sup>3</sup> |
| LLWU_M1IF | LPCMP0                                             |
| LLWU_M2IF | LPCMP1                                             |
| LLWU_M3IF | Wake-From-Radio (WFR)                              |
| LLWU_M4IF | Reserved <sup>4</sup>                              |
| LLWU_M5IF | Tamper Detect <sup>-1</sup>                        |
| LLWU_M6IF | RTC Alarm <sup>-1</sup>                            |
| LLWU_M7IF | RTC Seconds <sup>-1</sup>                          |
| LLWU_M0DR | LPTMR0 Asynchronous DMA                            |
| LLWU_M1DR | LPTMR1 Asynchronous DMA                            |
| LLWU_M2DR | LPTMR2 Asynchronous DMA                            |
| LLWU_M3DR | Reserved <sup>5</sup>                              |
| LLWU_M4DR | LPTMR0 Trigger                                     |
| LLWU_M5DR | LPTMR1 Trigger                                     |
| LLWU_M6DR | LPTMR2 Trigger                                     |
| LLWU_M7DR | Reserved <sup>6</sup>                              |

The corresponding LLWU1\_PE[23:22], LLWU1\_PF[27], LLWU1\_PDC2[27], and LLWU1\_PMC[27] are reserved.
 The corresponding LLWU1\_PE[25:24], LLWU1\_PF[28], LLWU1\_PDC2[28], and LLWU1\_PMC[28] are reserved.

- 3. Requires the peripheral and the peripheral interrupt to be enabled. The LLWU's WUME bit enables the internal module flag as a wakeup input. After wakeup, the flags are cleared based on the peripheral clearing mechanism.
- 4. The corresponding LLWU1\_ME[4] is reserved.
- 5. The corresponding LLWU1\_DE[3] is reserved.
- 6. The corresponding LLWU1\_DE[7] is reserved.

### 2.1.14 Debug controller

This device supports standard ARM 2-pin SWD and JTAG debug port. It provides register and memory accessibility from the external debugger interface, basic run/halt control plus 4 breakpoints and 2 watchpoints.

It also supports trace function with the Micro Trace Buffer (MTB), which provides a simple execution trace capability for the Cortex-M0+ processor.

#### 2.1.15 INTMUX

The Interrupt Multiplexer (INTMUX) routes the interrupt sources to the interrupt outputs. It provides interrupt status registers to monitor interrupt pending status and vector numbers and implements the ability to logical AND or OR enabled interrupts on a given channel.

The INTMUX has the following features:

- Supports 4 multiplex channels
- Each channel receives 32 interrupt sources and has one interrupt output
- Each interrupt source can be enabled or disabled
- Each channel supports logic AND or logic OR of all enabled interrupt sources

### 2.1.16 FlexBus

The FlexBus multifunction external bus interface controller is a hardware module.

The FlexBus has the following features:

- 6 independent, user-programmable chip-select signals ( $\overline{FB\_CS}5 \overline{FB\_CS}0$ )
- 8-bit, 16-bit, and 32-bit transfers
- Programmable burst and burst-inhibited transfers selectable for each chip-select and transfer direction
- Programmable address-setup time with reference to the assertion of a chip-select

- Programmable address-hold time with reference to the deassertion of a chip-select and transfer direction
- Extended address latch enable option to assist with glueless connections to synchronous and asynchronous memory devices

### 2.1.17 Watch dog

The Watchdog Timer (WDOG) keeps a watch on the system functioning and resets it in case of its failure.

The WDOG has the following features:

- Clock source input independent from CPU/bus clock. Choice from LPO, SIRC, external system clock or bus clock.
- Unlock sequence for allowing updates to write-once WDOG control/configuration bits.
- All WDOG control/configuration bits are writable once only within 128 bus clock cycles of being unlocked.
- Programmable time-out period specified in terms of number of WDOG clock cycles.
- Ability to test WDOG timer and reset with a flag indicating watchdog test.
- Windowed refresh option.
- Robust refresh mechanism.
- Count of WDOG resets as they occur.
- Configurable interrupt on time-out to provide debug breadcrumbs. This is followed by a reset after 128 bus clock cycles.

### 2.1.18 EWM

The External Watchdog Monitor (EWM) is a redundant watchdog system which is used to monitor external circuits, as well as the MCU software flow. This provides a back-up mechanism to the internal watchdog that resets the MCU's CPU and peripherals.

The EWM has the following features:

#### 2.1.19 XRDC

The Extended Resource Domain Controller (XRDC) provides an integrated, scalable architectural framework for access control, system memory protection and peripheral isolation.

The XRDC has the following features:

#### 2.1.20 MU

The Messaging Unit module enables two processors within the SoC to communicate and coordinate by passing messages (e.g. data, status and control) through the MU interface. The MU also provides the ability for one processor to signal the other processor using interrupts.

The MU has the following features:

#### 2.1.21 **SEMA42**

The SEMA42 is a memory-mapped module that provides robust hardware support needed in multi-core systems for implementing semaphores and provides a simple mechanism to achieve "lock and unlock" operations via a single write access. The hardware semaphore module provides hardware-enforced gates as well as other useful system functions related to the gating mechanisms.

The SEMA42 has the following features:

#### 2.1.22 TRGMUX

The trigger multiplexer (TRGMUX) module allows software to configure the trigger inputs for various peripherals.

The TRGMUX module allows software to select the trigger source for peripherals. Each peripheral has its own dedicated TRGMUX register.

## 2.2 Peripheral features

The following sections describe the features of each peripherals of the chip.

#### 2.2.1 MSMC

The Multi-System Mode Controller (MSMC) is responsible for sequencing the MCU into and out of all stop and run power modes.

Specifically, it monitors events to trigger transitions between power modes while controlling the power, clocks, and memories of the MCU to achieve the power consumption and functionality of that mode. Additionally, the MSMC will arbitrate between multiple cores in the MCU to provide each with the most optimal power mode without negatively impacting the functionality of other cores.

#### 2.2.2 CRC

This device contains one cyclic redundancy check (CRC) module which can generate 16/32-bit CRC code for error detection.

The CRC module provides a programmable polynomial and other parameters required to implement a 16-bit or 32-bit CRC standard.

The 16/32-bit code is calculated for 32 bits of data at a time.

The CRC module has the following features:

### 2.2.3 **LPDAC**

The 12-bit low power digital-to-analog converter (LPDAC) is a low-power, general-purpose DAC. The output of the DAC can be placed on an external pin or set as one of the inputs to the analog comparator or ADC.

DAC module has the following features:

### 2.2.4 eDMA and DMAMUX

The eDMA controller module enables fast transfers of data, which provides an efficient way to move blocks of data with minimal processor interaction. The eDMA1 controller in this device implements eight channels which can be routed from up to 32 DMA request sources through DMAMUX1 module for CM0+ core. The eDMA0 module implements 16 channels which can be routed from up to 64 DMA request sources through DMAMUX0 module for CM4 core. Some of the peripheral request sources

have asynchronous eDMA capability which can be used to wake MCU from Stop mode. The peripherals which have such capability include FlexIO, LPUARTO, LPUART1, LPUART2, LPUART3, LPSPI0, LPSPI1, LPSPI2, LPSPI3, LPI2C0, LPI2C1, LPI2C2, LPI2C3, LPCMP0, LPCMP1, TPM0, TPM1, TPM2, TPM3, LPTMR0, LPTMR1, LPTMR2, LLWU0, LLWU1, I2S, PORTA-PORTE, ADC0, and LPDAC0. The DMA0 channel 0 to 3 can be periodically triggered by LPIT0 while DMA1 channel 0 to 3 by LPIT1 via DMA MUX.

eDMA module has the following features:

DMAMUX module has the following features:

- Up to 64 peripheral slots can be routed to 16 channels for DMAMUX0 and up to 32 peripheral slots can be routed to 8 channels for DMAMUX1.
- 16 independently selectable DMA channel routers for DMAMUX0 and 8 for DMAMUX1.
- Each channel router can be assigned to one of the possible peripheral DMA slots.
  On every memory map configuration change for a any channel, this module signals to the DMA Controller to reset the internal state machine for that channel and it can accept a new request based on the new configuration.

### 2.2.5 **EMV SIM**

The EMV SIM (Euro/Mastercard/Visa Serial Interface Module) is designed to facilitate communication to Smart Cards compatible to the EMV ver4.3 standard (Book 1) and Smart Cards compatible with ISO/IEC 7816-3 Standard.

EMV-SIM module has the following features:

### 2.2.6 FlexIO

The FlexIO is a highly configurable module providing a wide range of protocols including, but not limited to LPUART, I2C, SPI, I2S, Camera IF, LCD RGB, PWM/ Waveform generation. The module supports programmable baud rates independent of bus clock frequency, with automatic start/stop bit generation. It also supports to work in VLPR, VLPW, Stop, and VLPS modes when clock source remains enabled.

The FlexIO module has the following features:

#### 2.2.7 ADC

This device contains one low power ADC module. This LPADC module supports hardware triggers from TRGMUX. It supports wakeup of MCU in low power mode when using internal clock source or external crystal clock.

ADC module has the following features:

#### 2.2.8 LPCMP

The device contains two low power comparator modules which provide circuits for comparing two analog input voltages. Each comprises a comparator (CMP), a DAC and an analog mux (ANMUX).

The CMP circuit operates across the full range of the supply voltage. The DAC is a 64-tap resistor ladder network that provides a selectable voltage reference for applications requiring a voltage reference. The Analog MUX (ANMUX) provides a circuit for selecting an analog input signal from eight channels.

The CMP has the following features:

### 2.2.9 LPI2C

This device contains four LPI2C modules, which supports an efficient interface to an I2C bus as a master and/or a slave. The LPI2C can continue operating in stop modes provided an appropriate clock is available and is designed for low CPU overhead with DMA offloading of FIFO register accesses. The LPI2C implements logic support for standard-mode, fast-mode plus and ultra-fast modes of operation. The LPI2C module also complies with the System Management Bus (SMBus) Specification, version 2.

The LPI2C modules have the following features:

### 2.2.10 LPIT

This device contains two LPIT modules which are multi-channel timer modules generating independent pre-trigger and trigger outputs. These timer channels can operate individually or can be chained together. The LPIT can operate in low power modes if configured to do so. The pre-trigger and trigger outputs can be used to trigger other modules on the device.

Each timer channel can be configured to run independently and made to work in either compare or capture modes.

The timer channels operate on an asynchronous clock, which is independent from the register read/write access clock. Clock synchronization between the clock domains ensures normal operations.

#### 2.2.11 LPSPI

This device contains four low power Serial Peripheral Interface (SPI) module that supports an efficient interface to an SPI bus as a master and/or a slave. The LPSPI can continue operating in stop modes provided an appropriate clock is available and is designed for low CPU overhead with DMA offloading of FIFO register accesses.

The LPSPI modules have the following features:

#### 2.2.12 LPTMR

This device contains three low-power timer (LPTMR) which can be configured to operate as a time counter with optional prescaler, or as a pulse counter with optional glitch filter, across all power modes, including the low-leakage modes. It can also continue operating through most system reset events, allowing it to be used as a time of day counter.

The LPTMR module has the following features:

#### 2.2.13 **LPUART**

This product contains four Low-Power UART modules, their clock sources are selectable from LPFLL, SIRC, FIRC and SOSC, and can work in Stop and VLPS modes. They also support 4x to 32x data oversampling rate to meet different applications.

The LPUART module has the following features:

#### 2.2.14 RTC

The RTC is an always powered-on block that remains active in all low power modes. The time counter within the RTC is clocked by a 32.768 kHz clock sourced from an external crystal using the oscillator or clock directly from EXTAL32 pin.

RTC is reset on power-on reset, and a software reset bit in RTC can also initialize all RTC registers. During chip power-down, RTC is powered from the backup power supply (VBAT), electrically isolated from the rest of the chip, continues to increment the time counter (if enabled) and retain the state of the RTC registers. The RTC registers are not accessible.

The RTC module has the following features:

#### 2.2.15 I2S

This device contains one Inter-IC Sound (I2S) module which provides a synchronous audio interface (SAI) that supports fullduplex serial interfaces with frame synchronization such as I2S, AC97, TDM, and codec/DSP interfaces.

I2S module has the following features:

#### 2.2.16 uSDHC

The Ultra Secured Digital Host Controller (uSDHC) provides the interface between the host system and the SD/SDIO/MMC cards.

The uSDHC module has the following features:

- Conforms to the SD Host Controller Standard Specification version 2.0
- Compatible with the MMC System Specification version 4.2/4.3/4.4/4.41
- Compatible with the SD Memory Card Specification version 2.0 and supports the Extended Capacity SD Memory Card
- Compatible with the SDIO Card Specification version 2.0
- Designed to work with SD Memory, miniSD Memory, SDIO, miniSDIO, SD Combo, MMC, MMC plus, and MMC RS cards
- Card bus clock frequency up to 48 MHz
- Supports 1-bit / 4-bit SD and SDIO modes, 1-bit / 4-bit / 8-bit MMC modes
- Supports single block/multi-block read and write
- Supports block sizes of 1 ~ 4096 bytes
- Supports the write protection switch for write operations
- Supports both synchronous and asynchronous abort

- Supports pause during the data transfer at block gap
- Supports SDIO Read Wait and Suspend Resume operations
- Supports Auto CMD12 for multi-block transfer
- Host can initiate non-data transfer command while data transfer is in progress
- Allows cards to interrupt the host in 1-bit and 4-bit SDIO modes, also supports interrupt period
- Embodies a fully configurable 128x32-bit FIFO for read/write data
- Supports internal DMA capabilities
- Support voltage selection by configuring vendor specific register bit
- Supports Advanced DMA to perform linked memory access

#### 2.2.17 TPM

This device contains four low power TPM modules (TPM) which support input capture, output compare, and the generation of PWM signals to control electric motor and power management applications. TPM0 and TPM2 have six channels while TPM1 and TPM3 have two channels.

The TPM modules have the following features:

#### 2.2.18 TRNG

The Standalone True Random Number Generator (SA-TRNG) is a hardware accelerator module that generates a 128-bit entropy as needed by an entropy-consuming module or by other post-processing functions.

#### 2.2.19 USB

This device contains one USB module which implements a USB2.0 full-speed compliant peripheral and interfaces to the on-chip USBFS transceiver. It implements keep-alive feature to avoid re-enumerating when exiting from low power modes and enables FIRC48M to allow crystal-less USB operation.

The USBFS has the following features:

- USB 1.1 and 2.0 compatible FS device
- 16 bidirectional endpoints
- DMA or FIFO data stream interfaces
- Low-power consumption

- IRC48M with clock-recovery is supported to eliminate the 48 MHz crystal. It is used for USB device-only implementation.
- Keep-alive feature is supported to power down system bus and CPU. USB can respond to IN with NAK and wake up for SETUP/OUT.

#### 2.2.20 VREF

The VREF can be used in applications to provide a reference voltage to external devices, or used internally in the device as a reference to analog peripherals (such as the ADC, LPDAC, or LPCMP). The Voltage Reference (VREF) can supply an accurate voltage output that can be trimmed in 0.5 mV steps (for 1.2 V output) or 1.5 mV steps (for 2.1 V output). The voltage reference has 3 operating modes that provide different levels of supply rejection and power consumption.

The VREF supports the following features:

A 100 nF capacitor must always be connected between VERF output (VREFO) pin and VSSA if the VREF is used. This capacitor must be as close to VREFO pin as possible.

#### 2.2.21 TSTMR

The Time Stamp Timer (TSTMR) is a 56-bit clock cycle counter, reset by system reset.

The TSTMR has the following features:

### 2.2.22 CAU3

The Version 3 Cryptographic Acceleration Unit (CAU3) is a bus mastering IP module that provides hardware acceleration of a variety of cryptographic symmetric key and secure hash algorithms including DES, 3DES, AES-{128,192,256}, SHA-{1,256,512} as well as acceleration of basic public key cryptography including Elliptical Curve Cryptography (ECC). The execution of these algorithms is controlled by optimized firmware developed by NXP that executes on the CAU3 module.

The CAU3 has the following features:

- Symmetric key functions: DES, 3DES, AES-{128,192,256}
- Secure hash functions: SHA-1, SHA-256
- Supoort SHA-512 secure hash acceleration
- AES-CBC, AES-CCM, AES-GCM

- RSA and ECC acceleration
- Programmable task completion signaling: interrupt, event completion, DMA request
- Significantly improved performance and power efficiency
- Common, portable CAU3 library written in C
- ARM embedded TLS library reference design

#### 2.2.23 Radio

This device supports the 3rd generation 2.4 GHz Multi-Protocol Radio. The Radio is comprised of a Constant-Envelope Transmitter and a Quadrature Zero-IF Receiver and supports the modes described below in the 2.4 GHz ISM band.

#### **Operating frequencies:**

- 2.4 GHz ISM band (2400-2483.5 MHz)
- MBAN 2360-2400 MHz

#### **Supported standards:**

- Bluetooth v5.0 Low Energy compliant supporting up to 8 simultaneous connections in hardware (master-slave, master-master, slave-slave)
- Generic FSK modulation supporting up to 2 Mb/s data rate
- IEEE Standard 802.15.4-2011 compliant O-QPSK modulation and security features
- Thread Networking Stack
- Bluetooth Low Energy(BLE) Application Profiles

### **Receiver performance:**

- Receive sensitivity of -96 dBm for BLE
- Receive sensitivity of -100 dBm typical for IEEE Standard 802.15.4
- Receive sensitivity of up to -100 dBm for a 250 kbps GFSK mode with a modulation index of 0.5. Receive sensitivity in generic FSK modes depends on mode selection and data rate.

#### Other features:

- Programmable transmit output power from -30 dBm to 3.5 dBm
- Integrated on-chip balun
- Single ended bidirectional RF port shared by transmit and receive
- Low external component count
- Supports transceiver range extension using external PA and/or LNA

- 26 and 32 MHz supported for BLE and FSK modes
- 32 MHz supported for IEEE Standard 802.15.4
- Bluetooth Low Energy ver. 5.0 Link Layer hardware with 8 independent hardware connection engines
- Hardware acceleration for IEEE Standard 802.15.4 packet processing/link layer
- Hardware acceleration for Generic FSK packet processing
- Supports dual PAN for IEEE Standard 802.15.4 with hardware-assisted address matching acceleration
- Generic FSK modulation at 250, 500, 1000 and 2000 kb/s
- Supports antenna diversity option for IEEE Std. 802.15.4

#### 2.2.24 Transceiver

- Direct Conversion Receiver
- Constant Envelope Transmitter
- 2.36 GHz to 2.483 GHz PLL Range
- Low Transmit and Receive Current Consumption
- Low BOM

### 2.2.24.1 Key Specifications

This device meets or exceeds all Bluetooth Low Energy v5.0 and IEEE 802.15.4 performance specifications applicable to 2.4 GHz ISM and MBAN (Medical Band Area Network) bands. Key specifications are:

### **Frequency Band:**

ISM Band: 2400 to 2483.5MHzMBAN Band: 2360 to 2400MHz

### Bluetooth Low Energy v5.0 modulation scheme:

Symbol rate: 1000 kbpsModulation: GFSK

• Receiver sensitivity: -96 dBm, typical

• Programmable transmitter output power: -30 dBm to 3.5 dBm

#### **IEEE Standard 802.15.4 2.4 GHz modulation scheme:**

Chip rate: 2000 kbpsData rate: 250 kbps

- Symbol rate: 62.5 kbps
- Modulation: OQPSK
- Receiver sensitivity: -100 dBm, typical (@1% PER for 20 byte payload packet)
- Single ended bidirectional RF input/output port with integrated transmit/receive switch
- Programmable transmitter output power: -30 dBm to 3.5 dBm

#### **Generic FSK modulation scheme:**

- Symbol rate: 250, 500, 1000 and 2000 kbps
- Modulation(s): GFSK (modulation index = 0.32, 0.5, 0.7 and 1.0, BT =0.5, 0.3 and 0.7), MSK
- Receiver Sensitivity: Mode and data rate dependant. -100 dBm typical for GFSK (r=250 kbps, BT = 0.5, h = 0.5)

### 2.2.24.2 Channel map frequency plans

#### 2.2.24.2.1 Channel Plan for Bluetooth Low Energy

This section describes the frequency plan / channels associated with 2.4GHz ISM and MBAN bands for Bluetooth Low Energy.

### 2.4GHz ISM Channel numbering:

• Fc=2402 + k \* 2 MHz, k=0,......39.

### **MBAN Channel numbering:**

- Fc=2363 + 5\*k in MHz, for k=0,....,6
- Fc=2367 + 5\*(k-7) in MHz, for k=7,8....,13)

where k is the channel number.

Table 14. 2.4 GHz ISM and MBAN frequency plan and channel designations

| 2.4 GH  | Hz ISM <sup>1</sup> | MBA     | NN <sup>2</sup> | 2.4GHz ISM + MBAN |            |  |
|---------|---------------------|---------|-----------------|-------------------|------------|--|
| Channel | Freq (MHz)          | Channel | Freq (MHz)      | Channel           | Freq (MHz) |  |
| 0       | 2402                | 0       | 2360            | 28                | 2390       |  |
| 1       | 2404                | 1       | 2361            | 29                | 2391       |  |
| 2       | 2406                | 2       | 2362            | 30                | 2392       |  |
| 3       | 2408                | 3       | 2363            | 31                | 2393       |  |

Table 14. 2.4 GHz ISM and MBAN frequency plan and channel designations (continued)

| 2.4 GI  | Hz ISM <sup>1</sup> | MB      | AN <sup>2</sup> | 2.4GHz ISN | /I + MBAN  |
|---------|---------------------|---------|-----------------|------------|------------|
| Channel | Freq (MHz)          | Channel | Freq (MHz)      | Channel    | Freq (MHz) |
| 4       | 2410                | 4       | 2364            | 32         | 2394       |
| 5       | 2412                | 5       | 2365            | 33         | 2395       |
| 6       | 2414                | 6       | 2366            | 34         | 2396       |
| 7       | 2416                | 7       | 2367            | 35         | 2397       |
| 8       | 2418                | 8       | 2368            | 36         | 2398       |
| 9       | 2420                | 9       | 2369            | 0          | 2402       |
| 10      | 2422                | 10      | 2370            | 1          | 2404       |
| 11      | 2424                | 11      | 2371            | 2          | 2406       |
| 12      | 2426                | 12      | 2372            | 3          | 2408       |
| 13      | 2428                | 13      | 2373            | 4          | 2410       |
| 14      | 2430                | 14      | 2374            | 5          | 2412       |
| 15      | 2432                | 15      | 2375            | 6          | 2414       |
| 16      | 2434                | 16      | 2376            | 7          | 2416       |
| 17      | 2436                | 17      | 2377            | 8          | 2418       |
| 18      | 2438                | 18      | 2378            | 9          | 2420       |
| 19      | 2440                | 19      | 2379            | 10         | 2422       |
| 20      | 2442                | 20      | 2380            | 11         | 2424       |
| 21      | 2444                | 21      | 2381            | 12         | 2426       |
| 22      | 2446                | 22      | 2382            | 13         | 2428       |
| 23      | 2448                | 23      | 2383            | 14         | 2430       |
| 24      | 2450                | 24      | 2384            | 15         | 2432       |
| 25      | 2452                | 25      | 2385            | 16         | 2434       |
| 26      | 2454                | 26      | 2386            | 17         | 2436       |
| 27      | 2456                | 27      | 2387            | 18         | 2438       |
| 28      | 2458                | 28      | 2388            | 19         | 2440       |
| 29      | 2460                | 29      | 2389            | 20         | 2442       |
| 30      | 2462                | 30      | 2390            | 21         | 2444       |
| 31      | 2464                | 31      | 2391            | 22         | 2446       |
| 32      | 2466                | 32      | 2392            | 23         | 2448       |
| 33      | 2468                | 33      | 2393            | 24         | 2450       |
| 34      | 2470                | 34      | 2394            | 25         | 2452       |
| 35      | 2472                | 35      | 2395            | 26         | 2454       |
| 36      | 2474                | 36      | 2396            | 27         | 2456       |
| 37      | 2476                | 37      | 2397            | 37         | 2476       |
| 38      | 2478                | 38      | 2398            | 38         | 2478       |
| 39      | 2480                | 39      | 2399            | 39         | 2480       |

<sup>1.</sup> ISM frequency of operation spans from 2400.0 MHz to 2483.5 MHz

2. Per FCC guideline rules, IEEE (R) 802.15.1 and Bluetooth Low Energy single mode operation is allowed in these channels.

# 2.2.24.2.2 Channel Plan for IEEE 802.15.4 in 2.4GHz ISM and MBAN frequency bands

This section describes the frequency plan / channels associated with 2.4GHz ISM and MBAN bands for IEEE 802.15.4.

### 2.4GHz ISM Channel numbering:

• Fc=2405 + 5\*(k-11) MHz, k=11, 12, ..., 26.

### **MBAN** Channel numbering:

- Fc=2363.0 + 5\*k in MHz, for k=0,....,6
- Fc=2367.0 + 5\*(k-7) in MHz, for k=7,....,14

where k is the channel number.

Table 15. 2.4 GHz ISM and MBAN frequency plan and channel designations

| 2.4 G     | Hz ISM          | M         | IBAN <sup>1</sup> |
|-----------|-----------------|-----------|-------------------|
| Channel # | Frequency (MHz) | Channel # | Frequency (MHz)   |
| 11        | 2405            | 0         | 2363              |
| 12        | 2410            | 1         | 2368              |
| 13        | 2415            | 2         | 2373              |
| 14        | 2420            | 3         | 2378              |
| 15        | 2425            | 4         | 2383              |
| 16        | 2430            | 5         | 2388              |
| 17        | 2435            | 6         | 2393              |
| 18        | 2440            | 7         | 2367              |
| 19        | 2445            | 8         | 2372              |
| 20        | 2450            | 9         | 2377              |
| 21        | 2455            | 10        | 2382              |
| 22        | 2460            | 11        | 2387              |
| 23        | 2465            | 12        | 2392              |
| 24        | 2470            | 13        | 2397              |
| 25        | 2475            | 14        | 2395              |
| 26        | 2480            |           |                   |

<sup>1.</sup> Usable channel spacing to assit in co-existence.

#### 2.2.24.2.3 Other Channel Plans

The RF synthesizer can be configured to use any channel frequency between 2.36 and 2.487 GHz.

#### 2.2.24.3 Transceiver Functions

#### Receive

The receiver architecture is Zero IF (ZIF) where the received signal after passing through RF front end is down-converted to a baseband signal. The signal is filtered and amplified before it is fed to analog-to-digital converter. The digital signal is then decimated to a baseband clock frequency before it is digitally processed, demodulated and passed on to packet processing/link-layer processing.

#### **Transmit**

The transmitter transmits O-QPSK or GFSK/FSK modulation having power and channel selection adjustment per user application. After the channel of operation is determined, coarse and fine tuning is executed within the Frac-N PLL to engage signal lock. After signal lock is established, the modulated buffered signal is then routed to a multi-stage amplifier for transmission. The differential signals at the output of the PA (RF\_P, RF\_N) are converted to a single ended(SE) output signal by an on-chip balun.

### 2.3 Memory map

This device contains various memories and memory-mapped peripherals which are located in a 4 GB memory space. The following figure shows the system memory and peripheral locations



Figure 5. Memory map (CM4)



Figure 6. Memory map (CM0+)

# 3 Pinouts

# 3.1 RV32M1 subfamily Pinout

Table 16. RV32M1 Pinout

| 176<br>VFBGA | Pin<br>Name          | DEFAUL<br>T    | ALT0           | ALT1                                                          | ALT2            | ALT3            | ALT4             | ALT5        | ALT6           | ALT7                  |
|--------------|----------------------|----------------|----------------|---------------------------------------------------------------|-----------------|-----------------|------------------|-------------|----------------|-----------------------|
| C1           | PTB3                 | LPADC0<br>_SE0 | LPADC0<br>_SE0 | PTB3/<br>RF0_EXT<br>_OSC_E<br>N                               | LPSPI0_<br>PCS3 | LPUART<br>1_TX  | I2S0_TX<br>_FS   | FB_AD10     | TPM0_C<br>H1   | _                     |
| C2           | PTB4/<br>LLWU_P<br>6 | LPADC0<br>_SE1 | LPADC0<br>_SE1 | PTB4/<br>LLWU_P<br>6/<br>RF0_RF_<br>OFF/<br>RF0_DFT<br>_RESET | LPSPI0_<br>SCK  | LPUART<br>1_CTS | I2S0_TX<br>_BCLK | FB_AD9      | TPM0_C<br>H2   | _                     |
| D2           | PTB5                 | DISABLE<br>D   |                | PTB5/<br>RF0_AC<br>TIVE                                       | LPSPI0_<br>SOUT | LPUART<br>1_RTS | I2S0_MC<br>LK    | FB_AD8      | TPM0_C<br>H3   | _                     |
| E1           | PTB6/<br>LLWU_P<br>7 | DISABLE<br>D   | I              | PTB6/<br>LLWU_P<br>7                                          | LPSPI0_<br>PCS2 | LPI2C1_<br>SDA  | I2S0_RX<br>_BCLK | FB_AD7      | TPM0_C<br>H4   | RF0_BS<br>M_FRAM<br>E |
| E2           | PTB7/<br>LLWU_P<br>8 | LPADC0<br>_SE2 | LPADC0<br>_SE2 | PTB7/<br>LLWU_P<br>8                                          | LPSPI0_<br>SIN  | LPI2C1_<br>SDAS | I2S0_RX<br>_FS   | FB_AD6      | TPM0_C<br>H5   | RF0_BS<br>M_DATA      |
| F5           | PTB8/<br>LLWU_P<br>9 | DISABLE<br>D   | I              | PTB8/<br>LLWU_P<br>9/<br>RF0_EA<br>RLY_WA<br>RNING            | LPSPI0_<br>PCS0 | LPI2C1_<br>SCLS | 12S0_RX<br>D0    | FB_AD5      | _              | LPTMR0<br>_ALT1       |
| F4           | PTB9                 | LPADC0<br>_SE3 | LPADC0<br>_SE3 | PTB9/<br>SPM_LP<br>REQ                                        | LPSPI0_<br>PCS1 | LPI2C1_<br>SCL  | I2S0_RX<br>D1    | FB_RW_<br>b | _              | FXIO0_D<br>0          |
| D5           | VSS                  | VSS            | VSS            | _                                                             | _               | _               | _                | _           | _              | _                     |
| C9           | VDDIO1               | VDDIO1         | VDDIO1         | _                                                             | _               | _               | _                | _           | _              | _                     |
| G6           | PTB11                | DISABLE<br>D   | I              | PTB11                                                         | LPUART<br>2_RX  | LPI2C1_<br>SDAS | LPI2C0_<br>SDA   | FB_AD27     | _              | FXIO0_D<br>1          |
| G4           | PTB12                | DISABLE<br>D   | _              | PTB12                                                         | LPUART<br>2_TX  | LPI2C1_<br>SCLS | LPI2C0_<br>SCL   | FB_AD26     | TPM3_C<br>LKIN | FXIO0_D               |
| G3           | PTB13                | DISABLE<br>D   | -              | PTB13                                                         | LPUART<br>2_CTS | LPI2C1_<br>SDA  | LPI2C0_<br>SDAS  | FB_AD25     | TPM3_C<br>H0   | FXIO0_D               |

Table 16. RV32M1 Pinout (continued)

| 176<br>VFBGA | Pin<br>Name            | DEFAUL<br>T  | ALT0   | ALT1                   | ALT2             | ALT3            | ALT4            | ALT5                                               | ALT6           | ALT7            |
|--------------|------------------------|--------------|--------|------------------------|------------------|-----------------|-----------------|----------------------------------------------------|----------------|-----------------|
| G2           | PTB14                  | DISABLE<br>D | _      | PTB14                  | LPUART<br>2_RTS  | LPI2C1_<br>SCL  | LPI2C0_<br>SCLS | FB_AD24                                            | TPM3_C<br>H1   | FXIO0_D<br>4    |
| G1           | PTB15                  | DISABLE<br>D | _      | PTB15                  | _                | LPI2C1_<br>HREQ | LPI2C3_<br>SCL  | FB_CS5_<br>b/<br>FB_TSIZ<br>1/<br>FB_BE23<br>_16_b | TPM0_C<br>LKIN | FXIO0_D<br>5    |
| H5           | PTB16/<br>LLWU_P<br>10 | DISABLE<br>D | I      | PTB16/<br>LLWU_P<br>10 | _                | LPUART<br>3_CTS | LPI2C3_<br>SDA  | FB_CS4_<br>b/<br>FB_TSIZ<br>0/<br>FB_BE31<br>_24_b | _              | FXIOO_D<br>6    |
| K5           | PTB17                  | DISABLE<br>D | I      | PTB17                  | _                | LPUART<br>3_RTS | LPI2C3_<br>SCLS | FB_TBST<br>_b/<br>FB_CS2_<br>b/<br>FB_BE15<br>_8_b | _              | FXIOO_D<br>7    |
| H2           | PTB18                  | DISABLE<br>D | 1      | PTB18                  | LPSPI1_<br>PCS1  | LPUART<br>2_RX  | LPI2C3_<br>SDAS | FB_CS3_<br>b/<br>FB_BE7_<br>0_b                    | FB_TA_b        | FXIO0_D<br>8    |
| K4           | PTB19                  | DISABLE<br>D | -      | PTB19                  | LPSPI1_<br>PCS3  | LPUART<br>2_TX  | _               | FB_ALE/<br>FB_CS1_<br>b/<br>FB_TS_b                | TPM1_C<br>LKIN | FXIO0_D<br>9    |
| J1           | PTB20/<br>LLWU_P<br>11 | DISABLE<br>D | _      | PTB20/<br>LLWU_P<br>11 | LPSPI1_<br>SCK   | LPUART<br>2_CTS | _               | FB_CS0_<br>b                                       | TPM1_C<br>H0   | FXIO0_D<br>10   |
| J2           | PTB21                  | DISABLE<br>D | _      | PTB21                  | LPSPI1_<br>SOUT  | LPUART<br>2_RTS | LPI2C2_<br>HREQ | FB_AD4                                             | TPM1_C<br>H1   | FXIO0_D<br>11   |
| L1           | PTB22/<br>LLWU_P<br>12 | DISABLE<br>D | -      | PTB22/<br>LLWU_P<br>12 | LPSPI1_<br>PCS2  | LPUART<br>0_CTS | LPI2C2_<br>SDA  | FB_AD3                                             | TPM2_C<br>LKIN | FXIO0_D<br>12   |
| J4           | VSS                    | VSS          | VSS    |                        | _                |                 | _               | _                                                  | _              | _               |
| J3           | VDDIO1                 | VDDIO1       | VDDIO1 | _                      | _                | _               | _               | _                                                  | _              | _               |
| L2           | PTB24                  | DISABLE<br>D | _      | PTB24                  | LPSPI1_<br>SIN   | LPUART<br>0_RTS | LPI2C2_<br>SCL  | FB_AD2                                             | EWM_IN         | FXIO0_D<br>13   |
| L6           | PTB25/<br>LLWU_P<br>13 | DISABLE<br>D | _      | PTB25/<br>LLWU_P<br>13 | LPSPI1_<br>PCS0  | LPUART<br>0_RX  | LPI2C2_<br>SDAS | FB_AD1                                             | EWM_O<br>UT_b  | FXIO0_D<br>14   |
| L4           | PTB26                  | DISABLE<br>D |        | PTB26                  | USB0_S<br>OF_OUT | LPUART<br>0_TX  | LPI2C2_<br>SCLS | FB_AD0                                             | LPCMP0<br>_OUT | RF0_BS<br>M_CLK |

Table 16. RV32M1 Pinout (continued)

| VFBGA   Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |             |                 |                 |        |      |      |      |        |      |                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-----------------|-----------------|--------|------|------|------|--------|------|-----------------|
| LLWU_P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 176<br>VFBGA | Pin<br>Name | DEFAUL<br>T     | ALT0            | ALT1   | ALT2 | ALT3 | ALT4 | ALT5   | ALT6 | ALT7            |
| M5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | M4           | LLWU_P      |                 | _               | LLWU_P | _    |      | 1    | FB_A16 | _    | FXIO0_D<br>15   |
| D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L3           | PTB29       |                 | _               | PTB29  | _    | ı    |      | FB_A17 | _    | FXIO0_D<br>16   |
| N1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | M5           | PTB30       |                 | _               | PTB30  | _    | _    | l    | FB_A18 | _    | _               |
| M2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | M7           | PTB31       |                 | _               | PTB31  | _    | _    | l    | FB_A19 | _    | _               |
| N3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | N1           | PTC0        |                 | _               | PTC0   | _    | _    |      | FB_A20 | _    | _               |
| N2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | M2           | PTC1        |                 | _               | PTC1   | _    | _    |      | FB_A21 | _    | _               |
| N2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | N3           | VSS         | VSS             | VSS             | _      | _    | _    | _    | _      | _    | _               |
| LLWU_P   15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | J10          | VDDIO1      | VDDIO1          | VDDIO1          | _      | _    | _    | _    | _      | _    | _               |
| R1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | N2           | LLWU_P      |                 |                 | LLWU_P | _    |      | _    | I      | _    | LPTMR1<br>_ALT1 |
| LLWU_P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P3           | PTC8        |                 |                 | PTC8   |      |      |      | _      |      | _               |
| SE5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R1           | LLWU_P      | _SE4/<br>LPCMP0 | _SE4/<br>LPCMP0 | LLWU_P | _    |      |      | 1      |      | LPTMR0<br>_ALT2 |
| LLWU_P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R2           | PTC10       |                 |                 | PTC10  |      |      |      | _      |      | _               |
| LLWU_P 18     _SE7     _SE7     LLWU_P 18     PCS0     SCL     SCLS     H5     UT_b       U1     VDD_DC DC DC     VDD_DC DC DC     —     —     —     —     —     —     —       U2     LP     LP     LP     —     —     —     —     —     —       U3     GND     GND     GND     —     —     —     —     —     —       T4     LN     LN     LN     —     —     —     —     —     —       T3     VOUT_R     VOUT_R     VOUT_R     —     —     —     —     —     —     —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | T1           | LLWU_P      |                 |                 | LLWU_P | _    |      | _    | _      |      | EWM_IN          |
| DC         DC         DC           U2         LP         LP         LP         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —<         | R3           | LLWU_P      |                 |                 | LLWU_P | _    | _    | _    | _      |      | EWM_O<br>UT_b   |
| U3         GND         GND         GND         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —< | U1           |             | _               |                 | _      | _    | _    | _    | _      | _    | _               |
| T4         LN         LN         —         —         —         —         —         —         —           T3         VOUT_R         VOUT_R         VOUT_R         —         —         —         —         —         —         —         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | U2           | LP          | LP              | LP              | _      | _    | _    | _    | _      | _    | _               |
| T3 VOUT_R VOUT_R VOUT_R — — — — — — — —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | U3           | GND         | GND             | GND             | _      | _    | _    | _    | _      | _    | _               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | T4           | LN          | LN              | LN              | _      | _    | _    | _    | _      | _    | _               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Т3           | VOUT_R<br>F | VOUT_R<br>F     | VOUT_R<br>F     | _      | _    | _    | _    | _      | _    | _               |
| T5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T5           |             |                 |                 | _      | _    | _    | _    | _      | _    | _               |
| R9 VDDIO1 VDDIO1 VDDIO1 — — — — — — — —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R9           | VDDIO1      | VDDIO1          | VDDIO1          | _      | _    | _    |      |        | _    |                 |
| P9 VSS VSS VSS — — — — — — — —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P9           | VSS         | VSS             | VSS             | _      | _    | _    | _    | _      | _    | _               |

Table 16. RV32M1 Pinout (continued)

| 176   | Pin                    | DEFAUL          | ALT0            | ALT1                   | ALT2            | ALT3             | ALT4                  | ALT5             | ALT6           | ALT7          |
|-------|------------------------|-----------------|-----------------|------------------------|-----------------|------------------|-----------------------|------------------|----------------|---------------|
| VFBGA | Name                   | Т               |                 |                        |                 |                  |                       |                  |                |               |
| N15   | VDD_CO<br>RE           | VDD_CO<br>RE    | VDD_CO<br>RE    | _                      | _               | -                | _                     | _                | _              | _             |
| P6    | PTC27                  | DISABLE<br>D    | ı               | PTC27                  | _               |                  | _                     | _                | TPM0_C<br>H4   | _             |
| U5    | PTC28                  | DISABLE<br>D    | -               | PTC28                  | _               | LPSPI0_<br>PCS1  | _                     | _                | TPM0_C<br>H3   | FXIO0_D<br>17 |
| N6    | PTC29                  | DISABLE<br>D    | _               | PTC29                  | LPUART<br>1_RX  | LPSPI0_<br>PCS3  | _                     | _                | TPM0_C<br>H2   | FXIO0_D<br>18 |
| R7    | PTC30                  | DISABLE<br>D    | 1               | PTC30                  | LPUART<br>1_TX  | LPSPI0_<br>SCK   | _                     | _                | TPM0_C<br>H1   | FXIO0_D<br>19 |
| R5    | VDDIO1                 | VDDIO1          | VDDIO1          | _                      | _               | _                | _                     | _                | _              | _             |
| R13   | VSS                    | VSS             | VSS             | _                      | _               | _                | _                     | _                | _              | _             |
| T7    | PTD0                   | DISABLE<br>D    | -               | PTD0                   | LPUART<br>1_CTS | LPSPI0_<br>SOUT  | _                     | _                | TPM0_C<br>H0   | FXIO0_D<br>20 |
| P7    | PTD1                   | DISABLE<br>D    | -               | PTD1                   | LPUART<br>1_RTS | LPSPI0_<br>PCS2  | _                     | _                | EWM_IN         | FXIO0_D<br>21 |
| U7    | PTD2                   | DISABLE<br>D    | -               | PTD2                   | SDHC0_<br>D7    | LPSPI0_<br>SIN   | _                     | _                | EWM_O<br>UT_b  | FXIO0_D<br>22 |
| Т8    | PTD3                   | DISABLE<br>D    | _               | PTD3                   | SDHC0_<br>D6    | LPSPI0_<br>PCS0  | EMVSIM<br>0_CLK       | _                | TPM2_C<br>LKIN | FXIO0_D<br>23 |
| N8    | PTD4                   | DISABLE<br>D    |                 | PTD4                   | SDHC0_<br>D5    | LPSPI2_<br>PCS1  | EMVSIM<br>0_RST       | _                | _              | FXIO0_D<br>24 |
| N10   | PTD5                   | LPADC0<br>_SE8  | LPADC0<br>_SE8  | PTD5                   | SDHC0_<br>D4    | LPSPI2_<br>PCS3  | EMVSIM<br>0_VCCE<br>N | _                | _              | FXIO0_D<br>25 |
| U9    | PTD6                   | LPADC0<br>_SE9  | LPADC0<br>_SE9  | PTD6                   | SDHC0_<br>D1    | LPSPI2_<br>SCK   | EMVSIM<br>0_IO        | TRACE_<br>D3     | TPM2_C<br>H5   | FXIO0_D<br>26 |
| P10   | PTD7                   | LPADC0<br>_SE10 | LPADC0<br>_SE10 | PTD7                   | SDHC0_<br>D0    | LPSPI2_<br>SOUT  | EMVSIM<br>0_PD        | TRACE_<br>D2     | TPM2_C<br>H4   | FXIO0_D<br>27 |
| T9    | PTD8/<br>LLWU_P<br>19  | LPADC0<br>_SE11 | LPADC0<br>_SE11 | PTD8/<br>LLWU_P<br>19  | SDHC0_<br>DCLK  | LPSPI2_<br>PCS2  | LPI2C1_<br>SDAS       | TRACE_<br>D1     | TPM2_C<br>H3   | FXIO0_D<br>28 |
| U11   | PTD9                   | LPADC0<br>_SE12 | LPADC0<br>_SE12 | PTD9                   | SDHC0_<br>CMD   | LPSPI2_<br>SIN   | LPI2C1_<br>SCLS       | TRACE_<br>D0     | TPM2_C<br>H2   | FXIO0_D<br>29 |
| P11   | PTD10/<br>LLWU_P<br>20 | LPADC0<br>_SE13 | LPADC0<br>_SE13 | PTD10/<br>LLWU_P<br>20 | SDHC0_<br>D3    | LPSPI2_<br>PCS0  | LPI2C1_<br>SDA        | TRACE_<br>CLKOUT | TPM2_C<br>H1   | FXIO0_D<br>30 |
| R11   | PTD11                  | LPADC0<br>_SE14 | LPADC0<br>_SE14 | PTD11                  | SDHC0_<br>D2    | USB0_S<br>OF_OUT | LPI2C1_<br>SCL        | CLKOUT           | TPM2_C<br>H0   | FXIO0_D<br>31 |
| P5    | VDDIO1                 | VDDIO1          | VDDIO1          | _                      |                 | _                |                       |                  |                | _             |
| P13   | VSS                    | VSS             | VSS             | _                      | _               | _                | _                     | _                | _              | _             |
| N4    | USB0_V<br>SS           | USB0_V<br>SS    | USB0_V<br>SS    | _                      | _               | _                | _                     | _                | _              | _             |

Table 16. RV32M1 Pinout (continued)

| 176   | Pin                   | DEFAUL                                                                 | ALT0                                                                   | ALT1                  | ALT2           | ALT3            | ALT4            | ALT5   | ALT6           | ALT7            |
|-------|-----------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|--------|----------------|-----------------|
| VFBGA | Name                  | Т                                                                      |                                                                        |                       |                |                 |                 |        |                |                 |
| T11   | USB0_D<br>P           | USB0_D<br>P                                                            | USB0_D<br>P                                                            | _                     | _              | _               | _               | _      | _              | _               |
| T12   | USB0_D<br>M           | USB0_D<br>M                                                            | USB0_D<br>M                                                            | _                     | _              | _               | _               | _      | _              | _               |
| T13   | VOUT33                | VOUT33                                                                 | VOUT33                                                                 | _                     | _              | _               | _               | _      | _              | _               |
| U13   | VREGIN                | VREGIN                                                                 | VREGIN                                                                 | _                     | _              | _               | _               | _      | _              | _               |
| U15   | VDDA                  | VDDA                                                                   | VDDA                                                                   | _                     | _              | _               | _               | _      | _              | _               |
| U16   | VREFH                 | VREFH                                                                  | VREFH                                                                  | _                     | _              | _               | _               | _      | _              | _               |
| T15   | VREF_O<br>UT          | VREF_O<br>UT/<br>LPADC0<br>_SE15/<br>LPCMP0<br>_IN5/<br>LPCMP1<br>_IN5 | VREF_O<br>UT/<br>LPADC0<br>_SE15/<br>LPCMP0<br>_IN5/<br>LPCMP1<br>_IN5 | _                     | _              | _               | _               | _      | _              | _               |
| U17   | VREFL                 | VREFL                                                                  | VREFL                                                                  | _                     | _              | _               | _               | _      | _              | _               |
| T16   | VSSA                  | VSSA                                                                   | VSSA                                                                   | _                     | _              | _               | _               | _      | _              | _               |
| T17   | DACO_O<br>UT          | DACO_O<br>UT/<br>LPADCO<br>_SE16/<br>LPCMPO<br>_IN3/<br>LPCMP1<br>_IN3 | DACO_O<br>UT/<br>LPADCO<br>_SE16/<br>LPCMPO<br>_IN3/<br>LPCMP1<br>_IN3 | _                     | _              | _               | _               | _      | _              | _               |
| R14   | PTE0                  | LPCMP1<br>_IN4                                                         | LPCMP1<br>_IN4                                                         | PTE0                  | _              | _               | _               | _      | EWM_IN         | _               |
| R16   | PTE1/<br>LLWU_P<br>21 | LPADC0<br>_SE18                                                        | LPADC0<br>_SE18                                                        | PTE1/<br>LLWU_P<br>21 | SDHC0_<br>D1   | LPI2C0_<br>SDAS | LPSPI3_<br>PCS1 | _      | EWM_O<br>UT_b  | LPTMR1<br>_ALT2 |
| P12   | PTE2                  | LPADC0<br>_SE19                                                        | LPADC0<br>_SE19                                                        | PTE2                  | SDHC0_<br>D0   | LPI2C0_<br>SCLS | LPSPI3_<br>PCS3 | _      | LPCMP1<br>_OUT | _               |
| N12   | PTE3/<br>LLWU_P<br>22 | LPADC0<br>_SE20/<br>LPCMP1<br>_IN0                                     | LPADC0<br>_SE20/<br>LPCMP1<br>_IN0                                     | PTE3/<br>LLWU_P<br>22 | SDHC0_<br>D7   | LPI2C0_<br>SDA  | LPSPI3_<br>SCK  | _      | TPM0_C<br>LKIN | LPTMR0<br>_ALT3 |
| M11   | PTE4                  | LPADC0<br>_SE21/<br>LPCMP1<br>_IN1                                     | LPADC0<br>_SE21/<br>LPCMP1<br>_IN1                                     | PTE4                  | SDHC0_<br>D6   | LPI2C0_<br>SCL  | LPSPI3_<br>SOUT | CLKOUT | TPM1_C<br>LKIN | RF0_DT<br>M_RX  |
| R17   | PTE5                  | LPCMP1<br>_IN2                                                         | LPCMP1<br>_IN2                                                         | PTE5                  | SDHC0_<br>DCLK | LPI2C0_<br>HREQ | LPSPI3_<br>PCS2 | _      | LPCMP1<br>_OUT | RF0_DT<br>M_TX  |
| J8    | VDD_CO<br>RE          | VDD_CO<br>RE                                                           | VDD_CO<br>RE                                                           | _                     | _              | _               | _               | _      | _              | _               |

Table 16. RV32M1 Pinout (continued)

| 176   | Pin                    | DEFAUL          | ALT0            | ALT1                   | ALT2             | ALT3             | ALT4            | ALT5 | ALT6           | ALT7            |
|-------|------------------------|-----------------|-----------------|------------------------|------------------|------------------|-----------------|------|----------------|-----------------|
| VFBGA | Name                   | Т               |                 |                        |                  |                  |                 |      |                |                 |
| K10   | VSS                    | VSS             | VSS             |                        | _                | _                | _               | _    | _              | _               |
| D13   | VDDIO2                 | VDDIO2          | VDDIO2          | _                      | _                | _                | _               | _    | _              | _               |
| P16   | PTE8/<br>LLWU_P<br>23  | LPADC0<br>_SE22 | LPADC0<br>_SE22 | PTE8/<br>LLWU_P<br>23  | SDHC0_<br>D5     | LPUART<br>3_RX   | LPSPI3_<br>SIN  | _    | TPM1_C<br>H0   | LPTMR2<br>_ALT1 |
| N16   | PTE9/<br>LLWU_P<br>24  | LPADC0<br>_SE23 | LPADC0<br>_SE23 | PTE9/<br>LLWU_P<br>24  | SDHC0_<br>CMD    | LPUART<br>3_TX   | LPSPI3_<br>PCS0 | _    | TPM1_C<br>H1   | FXIO0_D<br>0    |
| M13   | PTE10/<br>LLWU_P<br>25 | DISABLE<br>D    | -               | PTE10/<br>LLWU_P<br>25 | SDHC0_<br>D4     | LPUART<br>3_CTS  | LPI2C3_<br>SDA  | _    | TPM3_C<br>H0   | LPTMR2<br>_ALT3 |
| M14   | PTE11                  | DISABLE<br>D    | _               | PTE11                  | SDHC0_<br>D3     | LPUART<br>3_RTS  | LPI2C3_<br>SCL  | _    | TPM3_C<br>H1   | FXIO0_D<br>1    |
| L12   | PTE12/<br>LLWU_P<br>26 | DISABLE<br>D    | _               | PTE12/<br>LLWU_P<br>26 | SDHC0_<br>D2     | _                | LPI2C3_<br>SDAS | _    | TPM3_C<br>LKIN | FXIO0_D<br>2    |
| N17   | PTE13                  | DISABLE<br>D    | _               | PTE13                  | I2S0_TX<br>_BCLK | _                | LPI2C3_<br>SCLS | _    | TPM3_C<br>H0   | FXIO0_D<br>3    |
| L16   | PTE14                  | DISABLE<br>D    | _               | PTE14                  | I2S0_TX<br>_FS   | _                | LPI2C3_<br>HREQ | _    | TPM3_C<br>H1   | FXIO0_D<br>4    |
| L17   | PTE15                  | DISABLE<br>D    | _               | PTE15                  | I2S0_TX<br>D0    | _                | _               | _    | TPM3_C<br>LKIN | FXIO0_D<br>5    |
| L14   | PTE16                  | DISABLE<br>D    | _               | PTE16                  | I2S0_RX<br>_BCLK | _                | _               | _    | TPM2_C<br>H0   | FXIO0_D<br>6    |
| L15   | PTE17                  | DISABLE<br>D    | _               | PTE17                  | I2S0_RX<br>_FS   | _                | _               | _    | TPM2_C<br>H1   | FXIO0_D<br>7    |
| K13   | PTE18                  | DISABLE<br>D    | _               | PTE18                  | I2S0_RX<br>D0    | _                | _               | _    | TPM2_C<br>H2   | FXIO0_D<br>8    |
| K16   | PTE19                  | DISABLE<br>D    | _               | PTE19                  | I2S0_MC<br>LK    | _                | _               | _    | TPM2_C<br>H3   | FXIO0_D<br>9    |
| J17   | PTE21                  | DISABLE<br>D    | _               | PTE21                  | I2S0_TX<br>D1    | USB0_S<br>OF_OUT | _               | _    | TPM2_C<br>H4   | FXIO0_D<br>10   |
| J16   | PTE22                  | DISABLE<br>D    | _               | PTE22                  | I2S0_RX<br>D1    | LPI2C3_<br>HREQ  | _               | _    | TPM2_C<br>H5   | FXIO0_D<br>11   |
| J14   | VSS                    | VSS             | VSS             |                        |                  |                  | _               | _    | _              | _               |
| J15   | VDDIO2                 | VDDIO2          | VDDIO2          |                        | _                | _                | _               | _    | _              | _               |
| H14   | PTE27                  | DISABLE<br>D    | _               | PTE27                  | LPUART<br>3_CTS  | LPI2C3_<br>SDAS  | _               | _    | _              | FXIO0_D<br>28   |
| G14   | PTE28                  | DISABLE<br>D    | _               | PTE28                  | LPUART<br>3_RTS  | LPI2C3_<br>SCLS  | _               | _    | _              | FXIO0_D<br>29   |
| G15   | PTE29                  | DISABLE<br>D    | _               | PTE29                  | LPUART<br>3_RX   | LPI2C3_<br>SDA   | _               | _    | _              | FXIO0_D<br>30   |
| G17   | PTE30                  | DISABLE<br>D    | _               | PTE30                  | LPUART<br>3_TX   | LPI2C3_<br>SCL   | _               | _    | TPM2_C<br>LKIN | FXIO0_D<br>31   |

Table 16. RV32M1 Pinout (continued)

| 176   | Pin                    | DEFAUL                        | ALT0                   | ALT1                                  | ALT2            | ALT3            | ALT4            | ALT5 | ALT6           | ALT7                          |
|-------|------------------------|-------------------------------|------------------------|---------------------------------------|-----------------|-----------------|-----------------|------|----------------|-------------------------------|
| VFBGA | Name                   | Т                             |                        |                                       |                 |                 |                 |      |                |                               |
| H13   | TAMPER<br>3            | TAMPER<br>3                   | TAMPER<br>3            | _                                     | _               | ı               | _               | I    | _              | _                             |
| G12   | TAMPER<br>2            | TAMPER<br>2                   | TAMPER<br>2            | _                                     | _               |                 | _               | I    | _              | _                             |
| F13   | TAMPER<br>1/<br>RTC_CL | TAMPER<br>1/<br>RTC_CL        | TAMPER<br>1/<br>RTC_CL | _                                     | _               | _               | _               | _    | _              | _                             |
| F14   | KOUT<br>TAMPER<br>0/   | KOUT<br>TAMPER<br>0/          | KOUT<br>TAMPER<br>0/   | _                                     | _               | _               | _               | _    | _              | _                             |
|       | RTC_WA<br>KEUP_b       | RTC_WA<br>KEUP_b              |                        |                                       |                 |                 |                 |      |                |                               |
| G16   | VBAT                   | VBAT                          | VBAT                   | _                                     | _               | _               | _               | _    | _              | _                             |
| E17   | XTAL32                 | XTAL32                        | XTAL32                 | _                                     | _               | _               | _               | _    | _              | _                             |
| E16   | EXTAL32                | EXTAL32                       | EXTAL32                | _                                     | _               | -               | _               | 1    | _              | _                             |
| E15   | VSS                    | VSS                           | VSS                    | _                                     | _               | _               | _               | -    | _              | _                             |
| C17   | VDD_RF                 | VDD_RF                        | VDD_RF                 | _                                     | _               | _               | _               | _    | _              | _                             |
| B17   | VDD_RF                 | VDD_RF                        | VDD_RF                 | _                                     | _               | _               | _               | _    | _              | _                             |
| A16   | GANT                   | GANT                          | GANT                   | _                                     | _               | _               | _               | _    | _              | _                             |
| A15   | ANT                    | ANT                           | ANT                    | _                                     | _               | _               | _               | _    | _              | _                             |
| B13   | VDD_RF                 | VDD_RF                        | VDD_RF                 | _                                     | _               | _               | _               | _    | _              | _                             |
| A11   | XTAL_RF                | XTAL_RF                       | XTAL_RF                | _                                     | _               | _               | _               | _    | _              | _                             |
| B11   | EXTAL_<br>RF           | EXTAL_<br>RF                  | EXTAL_<br>RF           | _                                     | _               | _               | _               | _    | _              | _                             |
| C11   | RF_CLK<br>OUT          | RF_CLK<br>OUT                 | RF_CLK<br>OUT          | _                                     | _               | _               | _               | _    | _              | _                             |
| D12   | RESET_<br>b            | RESET_<br>b                   | RESET_<br>b            | _                                     | _               | _               | _               | _    | _              | _                             |
| B10   | PTA0                   | NMI_b                         | _                      | PTA0                                  | _               | _               | _               | _    | _              | NMI_b                         |
| E12   | PTA1/<br>LLWU_P<br>0   | JTAG_T<br>CLK/<br>SWD_CL<br>K | _                      | PTA1/<br>LLWU_P<br>0/<br>RF_ANT<br>_B | LPUART<br>0_CTS | LPI2C0_<br>SDAS | LPUART<br>1_CTS | -    | _              | JTAG_T<br>CLK/<br>SWD_CL<br>K |
| F11   | PTA2/<br>LLWU_P<br>1   | JTAG_T<br>DI                  | _                      | PTA2/<br>LLWU_P<br>1/<br>RF_ANT<br>_A | LPUART<br>0_RX  | LPI2C0_<br>SDA  | LPUART<br>1_RX  | _    | _              | JTAG_T<br>DI                  |
| D11   | PTA3                   | JTAG_T<br>DO/<br>SWD_S<br>WO  | _                      | PTA3/<br>RF0_TX_<br>SWITCH            | LPUART<br>0_TX  | LPI2C0_<br>SCL  | LPUART<br>1_TX  | _    | TPM0_C<br>LKIN | JTAG_T<br>DO/<br>SWD_S<br>WO  |

Table 16. RV32M1 Pinout (continued)

| 176<br>VFBGA | Pin<br>Name           | DEFAUL<br>T                  | ALT0         | ALT1                       | ALT2            | ALT3            | ALT4                  | ALT5    | ALT6           | ALT7                         |
|--------------|-----------------------|------------------------------|--------------|----------------------------|-----------------|-----------------|-----------------------|---------|----------------|------------------------------|
| В9           | PTA4                  | JTAG_T<br>MS/<br>SWD_DI<br>O | _            | PTA4/<br>RF0_RX_<br>SWITCH | LPUART<br>0_RTS | LPI2C0_<br>SCLS | LPUART<br>1_RTS       | _       | LPCMP0<br>_OUT | JTAG_T<br>MS/<br>SWD_DI<br>O |
| H9           | VDD_CO<br>RE          | VDD_CO<br>RE                 | VDD_CO<br>RE | _                          | _               | _               | _                     | _       | _              | _                            |
| E14          | VSS                   | VSS                          | VSS          | _                          | _               | _               | _                     | _       | _              | _                            |
| K9           | VDDIO1                | VDDIO1                       | VDDIO1       | _                          | _               | _               | _                     | _       | _              | _                            |
| E10          | PTA9                  | RV_JTA<br>G_TCLK             | I            | PTA9                       | LPI2C2_<br>SDAS | LPSPI3_<br>SCK  | _                     | FB_A23  | _              | RV_JTA<br>G_TCLK             |
| A9           | PTA10                 | RV_JTA<br>G_TDI              | -            | PTA10                      | LPI2C2_<br>SCLS | LPSPI3_<br>SOUT | _                     | FB_A22  | _              | RV_JTA<br>G_TDI              |
| E8           | PTA14                 | RV_JTA<br>G_TDO              | _            | PTA14                      | LPI2C2_<br>SDA  | _               | _                     | FB_AD23 | LPCMP0<br>_OUT | RV_JTA<br>G_TDO              |
| A7           | PTA15                 | RV_JTA<br>G_TMS              | _            | PTA15                      | LPI2C2_<br>SCL  | _               | _                     | FB_AD22 | _              | RV_JTA<br>G_TMS              |
| A17          | VSS                   | VSS                          | VSS          | _                          | _               | _               | _                     | _       | _              | _                            |
| E4           | VDDIO1                | VDDIO1                       | VDDIO1       | _                          | _               | _               | _                     | _       | _              | _                            |
| F7           | PTA17                 | DISABLE<br>D                 | _            | PTA17                      | LPI2C2_<br>HREQ | LPSPI3_<br>PCS1 | EMVSIM<br>0_CLK       | FB_AD21 | _              | _                            |
| D8           | PTA18                 | DISABLE<br>D                 | -            | PTA18                      | LPSPI2_<br>PCS1 | LPSPI3_<br>PCS3 | EMVSIM<br>0_RST       | FB_AD20 | _              | _                            |
| D7           | PTA19                 | DISABLE<br>D                 | -            | PTA19                      | LPSPI2_<br>PCS3 | LPSPI3_<br>SCK  | EMVSIM<br>0_VCCE<br>N | FB_AD19 | TPM2_C<br>H5   | _                            |
| C7           | PTA20                 | DISABLE<br>D                 | _            | PTA20                      | LPSPI2_<br>SCK  | LPSPI1_<br>PCS1 | EMVSIM<br>0_IO        | FB_AD18 | TPM2_C<br>H4   | _                            |
| B7           | PTA21                 | DISABLE<br>D                 | _            | PTA21                      | LPSPI2_<br>SOUT | _               | EMVSIM<br>0_PD        | FB_AD17 | TPM2_C<br>H3   | _                            |
| В6           | PTA22/<br>LLWU_P<br>2 | DISABLE<br>D                 | _            | PTA22/<br>LLWU_P<br>2      | LPSPI2_<br>PCS2 | _               | LPI2C2_<br>HREQ       | FB_AD16 | TPM2_C<br>H2   | _                            |
| E6           | PTA23                 | DISABLE<br>D                 | -            | PTA23                      | LPSPI2_<br>SIN  | LPSPI1_<br>PCS3 | LPI2C2_<br>SDA        | FB_AD15 | TPM2_C<br>H1   | _                            |
| D6           | PTA24                 | DISABLE<br>D                 | _            | PTA24                      | LPSPI2_<br>PCS0 | LPSPI1_<br>SCK  | LPI2C2_<br>SCL        | FB_OE_b | TPM2_C<br>H0   | _                            |
| B5           | PTA25                 | DISABLE<br>D                 | _            | PTA25                      | LPUART<br>1_RX  | LPSPI3_<br>SOUT | LPI2C2_<br>SDAS       | FB_AD31 | _              | _                            |
| A5           | PTA26                 | DISABLE<br>D                 | _            | PTA26                      | LPUART<br>1_TX  | LPSPI3_<br>PCS2 | LPI2C2_<br>SCLS       | FB_AD30 | _              | _                            |
| A3           | PTA27                 | DISABLE<br>D                 | _            | PTA27                      | LPUART<br>1_CTS | LPSPI3_<br>SIN  | _                     | FB_AD29 | _              | _                            |
| A2           | PTA28                 | DISABLE<br>D                 | _            | PTA28                      | LPUART<br>1_RTS | LPSPI3_<br>PCS0 | _                     | FB_AD28 | _              | _                            |

Table 16. RV32M1 Pinout (continued)

| 176<br>VFBGA | Pin<br>Name           | DEFAUL<br>T  | ALT0         | ALT1                                      | ALT2            | ALT3            | ALT4             | ALT5    | ALT6           | ALT7            |
|--------------|-----------------------|--------------|--------------|-------------------------------------------|-----------------|-----------------|------------------|---------|----------------|-----------------|
| A13          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| E3           | VDDIO1                | VDDIO1       | VDDIO1       | _                                         | _               | _               | _                | _       | _              | _               |
| A1           | PTA30/<br>LLWU_P<br>3 | DISABLE<br>D | _            | PTA30/<br>LLWU_P<br>3                     | LPUART<br>2_CTS | LPSPI1_<br>SOUT |                  | FB_AD14 | TPM1_C<br>H0   | LPTMR2<br>_ALT2 |
| C4           | PTA31                 | DISABLE<br>D | _            | PTA31                                     | LPUART<br>2_RTS | LPSPI1_<br>PCS2 | -                | FB_AD13 | TPM1_C<br>H1   | _               |
| В3           | PTB0                  | DISABLE<br>D | _            | PTB0                                      | LPUART<br>2_TX  | LPSPI1_<br>SIN  | USB0_S<br>OF_OUT | CLKOUT  | TPM1_C<br>LKIN | 1               |
| C3           | PTB1/<br>LLWU_P<br>4  | DISABLE<br>D |              | PTB1/<br>LLWU_P<br>4                      | LPUART<br>2_RX  | LPSPI1_<br>PCS0 | I2S0_TX<br>D1    | FB_AD12 | _              | LPTMR1<br>_ALT3 |
| B1           | PTB2/<br>LLWU_P<br>5  | DISABLE<br>D |              | PTB2/<br>LLWU_P<br>5/<br>RF0_RF<br>OSC_EN | LPSPI0_<br>PCS1 | LPUART<br>1_RX  | I2S0_TX<br>D0    | FB_AD11 | TPM0_C<br>H0   |                 |
| B14          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| B15          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| B16          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| C5           | VSS                   | VSS          | VSS          | _                                         | _               | _               |                  | _       | _              | _               |
| C13          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| C15          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| C16          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| D9           | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| D15          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| F16          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| H8           | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| H10          | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| K8           | VSS                   | VSS          | VSS          | _                                         | _               | _               | _                | _       | _              | _               |
| N14          | VDD_CO<br>RE          | VDD_CO<br>RE | VDD_CO<br>RE | _                                         | _               | _               | _                | _       | _              |                 |
| R15          | VSSA                  | VSSA         | VSSA         | _                                         |                 |                 |                  | _       | _              | -               |
| B2           | PTA30/<br>LLWU_P<br>3 | DISABLE<br>D | _            | PTA30/<br>LLWU_P<br>3                     | LPUART<br>2_CTS | LPSPI1_<br>SOUT | _                | FB_AD14 | TPM1_C<br>H0   | LPTMR2<br>_ALT2 |

# 3.2 Pin properties

The following table lists the pin properties.

|           |                        |                | İ                        |                                   |                                      |                     |                              |                            |                           |               |                 |                 |
|-----------|------------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
| 176 VFBGA | Pin Name               | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
| C1        | PTB3                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| C2        | PTB4/<br>LLWU_<br>P6   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| D2        | PTB5                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| E1        | PTB6/<br>LLWU_<br>P7   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| E2        | PTB7/<br>LLWU_<br>P8   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| F5        | PTB8/<br>LLWU_<br>P9   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| F4        | PTB9                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| D5        | vss                    | _              | _                        | _                                 | _                                    | _                   |                              | _                          | _                         |               |                 | _               |
| C9        | VDDIO1                 | _              | _                        | _                                 | _                                    | _                   | _                            | _                          |                           | _             |                 | _               |
| G6        | PTB11                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| G4        | PTB12                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| G3        | PTB13                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| G2        | PTB14                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| G1        | PTB15                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| H5        | PTB16/<br>LLWU_<br>P10 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| K5        | PTB17                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| H2        | PTB18                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| K4        | PTB19                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| J1        | PTB20/<br>LLWU_<br>P11 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| J2        | PTB21                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |

|                 |                        |                | _                        | _                                 | _                                    |                     |                              |                            |                           |               |                 | _               |
|-----------------|------------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
| 176 VFBGA       | Pin Name               | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
| L1              | PTB22/<br>LLWU_<br>P12 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| J4 <sup>1</sup> | VSS                    | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| J3              | VDDIO1                 | _              | _                        | 1—                                |                                      | _                   |                              | _                          | 1_                        |               | _               | _               |
| L2              | PTB24                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| L6              | PTB25/<br>LLWU_<br>P13 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| L4              | PTB26                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| M4              | PTB28/<br>LLWU_<br>P14 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| L3              | PTB29                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| M5              | PTB30                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| M7              | PTB31                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| N1              | PTC0                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| M2              | PTC1                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| N3 <sup>1</sup> | VSS                    | _              | _                        | _                                 | _                                    | _                   | _                            | _                          |                           | _             | _               | _               |
| J10             | VDDIO1                 | _              | _                        | _                                 | _                                    | _                   | _                            | _                          |                           | _             | _               | _               |
| N2              | PTC7/<br>LLWU_<br>P15  | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | Y               |
| P3              | PTC8                   | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Y               |
| R1              | PTC9/<br>LLWU_<br>P16  | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | Y               |
| R2              | PTC10                  | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Υ               |
| T1              | PTC11/<br>LLWU_<br>P17 | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | Y               |

| 176 VFBGA | Pin Name               | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
|-----------|------------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
|           |                        |                | ă                        | Pullup/                           | Pullup/ p                            |                     | Pas                          | ∌do                        | do                        |               |                 |                 |
| R3        | PTC12/<br>LLWU_<br>P18 | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Υ               |
| U1        | VDD_D<br>CDC           | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| U2        | LP                     | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| U3        | GND                    | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| T4        | LN                     | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| Т3        | VOUT_<br>RF            | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| T5        | VOUT_<br>CORE          | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| R9        | VDDIO1                 | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| P9        | VSS                    | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| N15       | VDD_C<br>ORE           | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| _         | PTC26                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| P6        | PTC27                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| U5        | PTC28                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| N6        | PTC29                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| R7        | PTC30                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| R5        | VDDIO1                 | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| R13       | vss                    | _              | _                        | _                                 | _                                    |                     | _                            | _                          | _                         | _             | _               | _               |
| T7        | PTD0                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| P7        | PTD1                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| U7        | PTD2                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| T8        | PTD3                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| N8        | PTD4                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| N10       | PTD5                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| U9        | PTD6                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |

|                  | -                      |                | 1                        | 1                                 | 1                                    | 1                   |                              |                            |                           |               |                 |                 |
|------------------|------------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
| 176 VFBGA        | Pin Name               | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
| P10              | PTD7                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| Т9               | PTD8/<br>LLWU_<br>P19  | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | Y               |
| U11              | PTD9                   | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Υ               |
| P11              | PTD10/<br>LLWU_<br>P20 | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Y               |
| R11              | PTD11                  | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Υ               |
| P5               | VDDIO1                 | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| P13 <sup>1</sup> | VSS                    | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| N4               | USB0_<br>VSS           | _              | _                        | _                                 | _                                    |                     | _                            | _                          | _                         | _             | _               | _               |
| T11              | USB0_<br>DP            | _              | _                        | _                                 | _                                    |                     | _                            | _                          | _                         | _             | _               | _               |
| T12              | USB0_<br>DM            | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| T13              | VOUT3                  | _              |                          |                                   |                                      |                     |                              |                            |                           |               |                 |                 |
| U13              | VREGI<br>N             | _              |                          |                                   |                                      |                     |                              |                            |                           |               |                 |                 |
| U15              | VDDA                   | _              | _                        | _                                 | _                                    | _                   | _                            |                            | _                         | _             | _               | _               |
| U16              | VREFH                  | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| T15              | VREF_<br>OUT           | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| U17              | VREFL                  | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| T16              | VSSA                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| T17              | DAC0_<br>OUT           | _              | _                        | _                                 | _                                    |                     | _                            | _                          | _                         | _             | _               | _               |
| R14              | PTE0                   | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |

Table continues on the next page...

| No.   No. |                  |          |                |                          | 1                                 |                                      | 1                   |                              | 1                          |                           | 1             |                 |                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 176 VFBGA        | Pin Name | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
| N12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R16              | LLWU_    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| M11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P12              | PTE2     | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| R17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | N12              | LLWU_    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Y               | N               |
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | M11              | PTE4     | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| Note   | R17              | PTE5     | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| D13   VDDIO2   —   —   —   —   —   —   —   —   —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | J8               |          | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| P16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | K10 <sup>1</sup> | VSS      | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| LLWU_P23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | D13              | VDDIO2   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| LLWU_P24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P16              | LLWU_    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Y               | N               |
| LLWU_P25   S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N16              | LLWU_    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | Y               | N               |
| L12       PTE12/<br>LLWU_<br>P26       ND       Hi-Z       N       PD       FS       N       N       Y       Y       Y       N         N17       PTE13       ND       Hi-Z       N       PD       FS       N       N       Y       Y       N       N         L16       PTE14       ND       Hi-Z       N       PD       FS       N       N       Y       Y       N       N         L17       PTE15       ND       Hi-Z       N       PD       FS       N       N       Y       Y       N       N         L14       PTE16       ND       Hi-Z       N       PD       FS       N       N       Y       Y       N       N         L15       PTE17       ND       Hi-Z       N       PD       FS       N       N       Y       Y       N       N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | M13              | LLWU_    | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Y               |
| LLWU_P26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | M14              | PTE11    | HD             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | Υ               |
| L16         PTE14         ND         Hi-Z         N         PD         FS         N         N         Y         Y         N         N           L17         PTE15         ND         Hi-Z         N         PD         FS         N         N         Y         Y         N         N           L14         PTE16         ND         Hi-Z         N         PD         FS         N         N         Y         Y         N         N           L15         PTE17         ND         Hi-Z         N         PD         FS         N         N         Y         Y         N         N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | L12              | LLWU_    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | Y               | N               |
| L17 PTE15 ND Hi-Z N PD FS N N Y Y N N N L14 PTE16 ND Hi-Z N PD FS N N Y Y N N N L15 PTE17 ND Hi-Z N PD FS N N Y Y N N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | N17              | PTE13    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| L14         PTE16         ND         Hi-Z         N         PD         FS         N         N         Y         Y         N         N           L15         PTE17         ND         Hi-Z         N         PD         FS         N         N         Y         Y         N         N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | L16              | PTE14    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| L15 PTE17 ND Hi-Z N PD FS N N Y Y N N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | L17              | PTE15    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L14              | PTE16    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| K13 PTE18 ND Hi-Z N PD FS N N Y Y N N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | L15              | PTE17    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | K13              | PTE18    | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |

| 176 VFBGA        | Pin Name                             | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
|------------------|--------------------------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
| K16              | PTE19                                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| J17              | PTE21                                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| J16              | PTE22                                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| J14 <sup>1</sup> | VSS                                  | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| J15              | VDDIO2                               | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| H14              | PTE27                                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| G14              | PTE28                                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| G15              | PTE29                                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| G17              | PTE30                                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| H13              | TAMPE<br>R3                          | ND             | Hi-Z                     | N                                 | PU                                   | FS                  | N                            | N                          | N                         | N             | N               | N               |
| G12              | TAMPE<br>R2                          | ND             | Hi-Z                     | N                                 | PU                                   | FS                  | N                            | N                          | N                         | N             | N               | N               |
| F13              | TAMPE<br>R1/<br>RTC_C<br>LKOUT       | ND             | Hi-Z                     | N                                 | PU                                   | FS                  | N                            | N                          | N                         | N             | N               | N               |
| F14              | TAMPE<br>R0/<br>RTC_W<br>AKEUP<br>_b | ND             | Hi-Z                     | N                                 | PU                                   | FS                  | N                            | N                          | N                         | N             | N               | N               |
| G16              | VBAT                                 | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| E17              | XTAL32                               | _              |                          | _                                 | _                                    |                     | _                            | _                          |                           |               |                 |                 |
| E16              | EXTAL3                               | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| E15              | vss                                  | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| C17              | VDD_R<br>F                           | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               |                 |
| B17              | VDD_R<br>F                           | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               |                 |
| A16              | GANT                                 | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |

| 176 VFBGA        | Pin Name             | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
|------------------|----------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
|                  |                      |                | Det                      | Pullup/ P                         | Pullup/ pu                           | G,                  | Pass                         | obei                       | obe                       |               |                 |                 |
| A15              | ANT                  | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| B13              | VDD_R<br>F           | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | -               |
| A11              | XTAL_<br>RF          | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| B11              | EXTAL_<br>RF         | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| C11              | RF_CL<br>KOUT        | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| D12              | RESET _b             | ND             | Н                        | N                                 | PU                                   | _                   | Υ                            | _                          | _                         | _             | _               | _               |
| B10              | PTA0                 | ND             | Н                        | Υ                                 | PU                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| E12              | PTA1/<br>LLWU_<br>P0 | ND             | L                        | Υ                                 | PD                                   | FS                  | N                            | N                          | Y                         | Υ             | N               | N               |
| F11              | PTA2/<br>LLWU_<br>P1 | ND             | Н                        | Y                                 | PU                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| D11              | PTA3                 | ND             | Н                        | Υ                                 | PU                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| В9               | PTA4                 | ND             | Н                        | Υ                                 | PU                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| H9               | VDD_C<br>ORE         | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| E14              | VSS                  | _              | _                        |                                   | _                                    | _                   | _                            |                            |                           | _             |                 |                 |
| K9               | VDDIO1               | _              | _                        |                                   | _                                    | _                   |                              | _                          |                           | _             | _               | _               |
| E10              | PTA9                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| A9               | PTA10                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| E8               | PTA14                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| A7               | PTA15                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| A17 <sup>1</sup> | VSS                  | _              |                          | _                                 | _                                    | _                   |                              | _                          | _                         | _             |                 | _               |
| E4               | VDDIO1               | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| F7               | PTA17                | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |

|                  | 1                     | ·              | 1                        |                                   | 1                                    | 1                   | 1                            | 1                          | 1                         |               | 1               |                 |
|------------------|-----------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
| 176 VFBGA        | Pin Name              | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
| D8               | PTA18                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| D7               | PTA19                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| C7               | PTA20                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| В7               | PTA21                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| B6               | PTA22/<br>LLWU_<br>P2 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| E6               | PTA23                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| D6               | PTA24                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| B5               | PTA25                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| A5               | PTA26                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| А3               | PTA27                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| A2               | PTA28                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| A13 <sup>1</sup> | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| E3               | VDDIO1                | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| A1               | PTA30/<br>LLWU_<br>P3 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |
| C4               | PTA31                 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| В3               | PTB0                  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | Υ               | N               |
| C3               | PTB1/<br>LLWU_<br>P4  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Υ             | N               | N               |
| B1               | PTB2/<br>LLWU_<br>P5  | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Υ                         | Υ             | N               | N               |
| B14              | vss                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| B15              | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | <u> </u>        |
| B16              | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | <u> </u>        |
| C5 <sup>1</sup>  | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | <u> </u>                  | _             | _               | <u> </u>        |
| C13 <sup>1</sup> | VSS                   | _              | _                        | -                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |

| 176 VFBGA        | Pin Name              | Drive strength | Default status after POR | Pullup/ Pulldown enable after POR | Pullup/ pulldown selection after POR | Slew rate after POR | Passive pin filter after POR | Open drain enable at reset | Open drain enable control | Pin interrupt | Fast capability | Fast high drive |
|------------------|-----------------------|----------------|--------------------------|-----------------------------------|--------------------------------------|---------------------|------------------------------|----------------------------|---------------------------|---------------|-----------------|-----------------|
| C15 <sup>1</sup> | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| C16 <sup>1</sup> | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| D9               | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| D15              | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| F16 <sup>1</sup> | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| H8 <sup>1</sup>  | vss                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| H10 <sup>1</sup> | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| K8               | VSS                   | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| N14              | VDD_C<br>ORE          | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| R15 <sup>1</sup> | VSSA                  | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| T2               | VDD_D<br>CDC          | _              | _                        | _                                 | _                                    | _                   | _                            | _                          | _                         | _             | _               | _               |
| B2               | PTA30/<br>LLWU_<br>P3 | ND             | Hi-Z                     | N                                 | PD                                   | FS                  | N                            | N                          | Y                         | Y             | N               | N               |

#### 1. Optional, can be left as NC.

| Properties                           | Abbreviation | Descriptions    |
|--------------------------------------|--------------|-----------------|
| Driver strength                      | ND           | Normal drive    |
|                                      | HD           | High drive      |
| Default status after POR             | Hi-Z         | High impendence |
|                                      | Н            | High level      |
|                                      | L            | Low level       |
| Pullup/ pulldown Enable after POR    | Υ            | Enabled         |
|                                      | N            | Disabled        |
| Pullup/ pulldown selection after POR | PU           | Pullup          |
|                                      | PD           | Pulldown        |
| Slew rate after POR                  | FS           | Fast slew rate  |

|                              | ss | Slow slew rate              |
|------------------------------|----|-----------------------------|
| Passive Pin Filter after POR | N  | Disabled                    |
|                              | Υ  | Enabled                     |
| Open drain                   | N  | Disabled <sup>1</sup>       |
|                              | Υ  | Enabled                     |
| Pin interrupt                | Υ  | Yes                         |
| Fast capability              | N  | Not support fast capability |
|                              | Υ  | Support fast capability     |
| Fast high drive              | N  | Not support fast high drive |
|                              | Υ  | Support fast high drive     |

<sup>1.</sup> When an LPI2C module is enabled and a pin is functional for LPI2C, this pin is (pseudo-) open drain enabled. When an LPUART module is enabled and a pin is functional for LPUART, this pin is (pseudo-) open drain configurable.

### 3.3 Module Signal Description Tables

The following sections correlate the chip-level signal name with the signal name used in the module's chapter. They also briefly describe the signal function and direction.

### 3.3.1 Core Modules

Table 17. JTAG ARM Signal Descriptions

| Chip signal name | Module signal name | Description      | I/O    |
|------------------|--------------------|------------------|--------|
| JTAG_TMS         | TMS                | Test Mode Select | Input  |
| JTAG_TCLK        | TCK                | Test Clock       | Input  |
| JTAG_TDI         | TDI                | Test Data In     | Input  |
| JTAG_TDO         | TDO                | Test Data Out    | Output |

Table 18. RISC-V core JTAG Signal Descriptions

| Chip signal name | Module signal name | Description      | I/O    |
|------------------|--------------------|------------------|--------|
| RV_JTAG_TMS      | TMS                | Test Mode Select | Input  |
| RV_JTAG_TCLK     | TCK                | Test Clock       | Input  |
| RV_JTAG_TDI      | TDI                | Test Data In     | Input  |
| RV_JTAG_TDO      | TDO                | Test Data Out    | Output |

**Table 19. SWD Signal Descriptions** 

| Chip signal name | Module signal name | Description                                                                                                                                              | I/O               |
|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| SWD_DIO          | SWD_DIO            | Serial Wire Data Input/Output. The SWD_DIO pin is used by an external debug tool for communication and device control. This pin is pulled up internally. | Input /<br>Output |
| SWD_CLK          | SWD_CLK            | Serial Wire Clock. This pin is the clock for debug logic when in the Serial Wire Debug mode. This pin is pulled down internally.                         | Input             |
| SWD_SWO          | SWD_SWO            | Trace output over a single pin                                                                                                                           | Output            |

### **Table 20. TPIU Signal Descriptions**

| Chip signal name | Module signal name | Description                                                                                   | I/O |
|------------------|--------------------|-----------------------------------------------------------------------------------------------|-----|
| TRACE_CLKOUT     | TRACECLK           | Trace clock output from the ARM CoreSight debug block                                         | 0   |
| TRACE_D[3:2]     | TRACEDATA          | Trace output data from the ARM CoreSight debug block used for 5-pin interface                 | 0   |
| TRACE_D[1:0]     | TRACEDATA          | Trace output data from the ARM CoreSight debug block used for both 5-pin and 3-pin interfaces | 0   |

# 3.3.2 System Modules

Table 21. System Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                 | I/O |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|
| NMI_b            | _                  | Non-maskable interrupt                                                                                                      | I   |
|                  |                    | NOTE: Driving the NMI signal low forces a non-maskable interrupt, if the NMI function is selected on the corresponding pin. |     |
| RESET_b          | _                  | Reset bi-directional signal                                                                                                 | I/O |
| VDD_CORE         | _                  | MCU power                                                                                                                   | I   |
| VDDIO1           | _                  | I/O rings power                                                                                                             | I   |
| VDDIO2           | _                  | I/O rings power                                                                                                             | I   |
| VDD_RF           | _                  | Radio power supply                                                                                                          | I   |
| VSS              | _                  | MCU ground                                                                                                                  | I   |
| VSSA             | _                  | Analog ground                                                                                                               | I   |

### **Table 22. EWM Signal Descriptions**

| Chip signal name | Module signal name | Description                                                                                                                                                        | I/O |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| EWM_IN           | EWM_in             | EWM input for safety status of external safety circuits. The polarity of EWM_in is programmable using the EWM_CTRL[ASSIN] bit. The default polarity is active-low. | _   |
| EWM_OUT_b        | EWM_out            | EWM reset out signal                                                                                                                                               | 0   |

### Table 23. LLWU0 Signal Descriptions

| Chip signal name  | Module signal name | Description                | I/O |
|-------------------|--------------------|----------------------------|-----|
| LLWU_Pn (n=[31:0] | LLWU_Pn (n=[31:0]  | External Pin Wakeup inputs | I   |

## 3.3.3 Memories and Memory Interfaces

### Table 24. FlexBus Signal Descriptions

| Chip signal name                                          | Module signal name                                       | Description                                                                                                                                                                                                                                                                                                                                                                       | I/O |
|-----------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| FB_CLKOUT                                                 | FB_CLK                                                   | FlexBus Clock Output                                                                                                                                                                                                                                                                                                                                                              | 0   |
| FB_A[23:16]                                               | FB_A[23:16]                                              | This is the address and data bus                                                                                                                                                                                                                                                                                                                                                  | I/O |
| FB_AD[31:0]                                               | FB_ADn                                                   | This is the address and data bus, FB_AD.                                                                                                                                                                                                                                                                                                                                          | I/O |
|                                                           |                                                          | The number of byte lanes carrying the data is determined by the port size associated with the matching chip-select.                                                                                                                                                                                                                                                               |     |
|                                                           |                                                          | The full 32-bit address is driven on the first clock of a bus cycle (address phase). After the first clock, the data is driven on the bus (data phase). During the data phase, the address is driven on the pins not used for data. For example, in 16-bit mode, the lower address is driven on FB_AD15–FB_AD0, and in 8-bit mode, the lower address is driven on FB_AD23–FB_AD0. |     |
| FB_CSn_b (n=[5:0])                                        | FB_CSn (n=[5:0])                                         | General Purpose Chip-Selects—Indicate which external memory or peripheral is selected. A particular chip-select is asserted when the transfer address is within the external memory's or peripheral's address space, as defined in CSAR[BA] and CSMR[BAM].                                                                                                                        | 0   |
| FB_BE31_24_b<br>FB_BE23_16_b<br>FB_BE15_8_b<br>FB_BE7_0_b | FB_BE_31_24,<br>FB_BE_23_16,<br>FB_BE_15_8,<br>FB_BE_7_0 | Byte Enables—Indicate that data is to be latched or driven onto a specific byte lane of the data bus. CSCR[BEM] determines if these signals are asserted on reads and writes or on writes only. For external SRAM or flash devices, the FB_BE outputs should be connected to individual byte strobe signals.                                                                      | 0   |
| FB_OE_b                                                   | FB_OE                                                    | Output Enable—Sent to the external memory or peripheral to enable a read transfer. This signal is asserted during read accesses only when a chip-select matches the current address decode.                                                                                                                                                                                       | 0   |

Table 24. FlexBus Signal Descriptions (continued)

| Chip signal name   | Module signal name | Description                                                                                                                                                                                                                                                       | I/O |
|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| FB_RW_b            | FB_RW              | Read/Write—Indicates whether the current bus operation is a read operation (FB_R/W high) or a write operation (FB_R/ $\overline{W}$ low).                                                                                                                         | 0   |
| FB_TS_b            | FB_TS              | Transfer Start—Indicates that the chip has begun a bus transaction and that the address and attributes are valid.                                                                                                                                                 | 0   |
| FB_ALE             | FB_ALE             | Address Latch Enable—Indicates when the address is being driven on the FB_A bus (inverse of FB_TS).                                                                                                                                                               | 0   |
| FB_TSIZn (n=[1:0]) | FB_TSIZn (n=[1:0]) | Transfer Size—Indicates (along with FB_TBST) the data transfer size of the current bus operation. The interface supports 8-, 16-, and 32-bit operand transfers and allows accesses to 8-, 16-, and 32-bit data ports.                                             | 0   |
| FB_TA_b            | FB_TA              | Transfer Acknowledge—Indicates that the external data transfer is complete. When FB_TA is asserted during a read transfer, FlexBus latches the data and then terminates the transfer. When FB_TA is asserted during a write transfer, the transfer is terminated. | I   |
| FB_TBST_b          | FB_TBST            | Transfer Burst—Indicates that a burst transfer is in progress as driven by the chip. A burst transfer can be 2 to 16 beats depending on FB_TSIZ1–FB_TSIZ0 and the port size.                                                                                      | 0   |

### 3.3.4 Clock Modules

### Table 25. RTC OSC Signal Descriptions

| Chip signal name | Module signal name | Description                  | I/O |
|------------------|--------------------|------------------------------|-----|
| EXTAL32          | EXTAL32            | 32.768 kHz oscillator input  | I   |
| XTAL32           | XTAL32             | 32.768 kHz oscillator output | 0   |

### Table 26. Radio OSC Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                                                                           | I/O |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| XTAL_RF          | RF XTAL            | 26 or 32 MHz oscillator output                                                                                                                                                                                        | 0   |
| EXTAL_RF         | RF EXTAL           | 26 or 32 MHz oscillator input                                                                                                                                                                                         | I   |
| RF0_EXT_OSC_EN   | RF_EXT_OSC_EN      | Internal request to turn on an External Osc for use by the internal Radio, this can also be a request from the SoC if it is using the RF Osc as it's clock.                                                           | 0   |
| RF0_RFOSC_EN     | RF_INT_OSC_EN      | External request to turn on the Radio's internal RF Osc. The Osc will be present on the XTAL_OUT pin if the RF Osc XTAL_OUT buffer is enabled by writing the Radio XTAL_OUT_BUF_EN bit in the RSIM ANA_TEST register. | I   |

### Table 26. Radio OSC Signal Descriptions (continued)

| Chip signal name | Module signal name | Description                          | I/O |
|------------------|--------------------|--------------------------------------|-----|
| RF_CLKOUT        | XTAL_OUT           | 26 MHz/32 MHz reference clock output | 0   |

### 3.3.5 Communication Interfaces

### **Table 27. EMVSIM Signal Descriptions**

| Chip signal name | Module signal name | Description                                                         | I/O |
|------------------|--------------------|---------------------------------------------------------------------|-----|
| EMVSIM0_CLK      | EMVSIM_SCLK        | Card Clock. Clock to Smart Card.                                    | 0   |
| EMVSIM0_RST      | EMVSIM_SRST        | Card Reset. Reset signal to Smart Card                              | 0   |
| EMVSIM0_VCCEN    | EMVSIM_VCC_EN      | Card Power Enable. This signal controls the power to Smart Card     | 0   |
| EMVSIM0_IO       | EMVSIM_IO          | Card Data Line. Bi-directional data line.                           | I/O |
| EMVSIM0_PD       | EMVSIM_PD          | Card Presence Detect. Signal indicating presence or removal of card | I   |

### Table 28. USB FS Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                   | I/O |
|------------------|--------------------|---------------------------------------------------------------------------------------------------------------|-----|
| USB0_DM          | usb_dm             | USB D- analog data signal on the USB bus.                                                                     | I/O |
| USB0_DP          | usb_dp             | USB D+ analog data signal on the USB bus.                                                                     | I/O |
| USB_SOF_OUT      | _                  | USB start of frame signal. Can be used to make the USB start of frame available for external synchronization. | 0   |
| USB0_VSS         | _                  | V <sub>SS</sub> for USB0                                                                                      | _   |

### **Table 29. USB VREG Signal Descriptions**

| Chip signal name | Module signal name | Description              | I/O |
|------------------|--------------------|--------------------------|-----|
| VOUT33           | reg33_out          | Regulator output voltage | 0   |
| VREGIN           | vreg_in1           | Unregulated power supply | I   |

### Table 30. LPSPI0 Signal Descriptions

| Chip signal name | Module signal name | Description                                               | I/O |
|------------------|--------------------|-----------------------------------------------------------|-----|
| SPI0_SCK         | SCK                | Serial clock. Input in slave mode, output in master mode. | I/O |

Table 30. LPSPI0 Signal Descriptions (continued)

| Chip signal name | Module signal name | Description                                                                                                                                                                                | I/O |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| SPI0_PCS0        | PCS[0]             | Peripheral Chip Select. Input in slave mode, output in master mode.                                                                                                                        | I/O |
| SPI0_PCS1        | PCS[1]             | Peripheral Chip Select or Host Request. Host Request pin is selected when HREN=1 and HRSEL=0. Input in either slave mode or when used as Host Request, output in master mode.              | I/O |
| SPI0_PCS2        | PCS[2]             | Peripheral Chip Select or data pin 2 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI0_PCS3        | PCS[3]             | Peripheral Chip Select or data pin 3 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI0_SOUT        | SOUT               | Serial Data Output. Can be configured as serial data input signal. Used as data pin 0 in quad-data and dual-data transfers.                                                                | I/O |
| SPI0_SIN         | SIN                | Serial Data Input. Can be configured as serial data output signal. Used as data pin 1 in quad-data and dual-data transfers.                                                                | I/O |

### Table 31. LPSPI1 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                                                | I/O |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| SPI1_SCK         | SCK                | Serial clock. Input in slave mode, output in master mode.                                                                                                                                  | I/O |
| SPI1_PCS0        | PCS[0]             | Peripheral Chip Select. Input in slave mode, output in master mode.                                                                                                                        | I/O |
| SPI1_PCS1        | PCS[1]             | Peripheral Chip Select or Host Request. Host Request pin is selected when HREN=1 and HRSEL=0. Input in either slave mode or when used as Host Request, output in master mode.              | I/O |
| SPI1_PCS2        | PCS[2]             | Peripheral Chip Select or data pin 2 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI1_PCS3        | PCS[3]             | Peripheral Chip Select or data pin 3 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI1_SOUT        | SOUT               | Serial Data Output. Can be configured as serial data input signal. Used as data pin 0 in quad-data and dual-data transfers.                                                                | I/O |
| SPI1_SIN         | SIN                | Serial Data Input. Can be configured as serial data output signal. Used as data pin 1 in quad-data and dual-data transfers.                                                                | I/O |

### Table 32. LPSPI2 Signal Descriptions

| Chip signal name | Module signal name | Description                                               | I/O |
|------------------|--------------------|-----------------------------------------------------------|-----|
| SPI2_SCK         | SCK                | Serial clock. Input in slave mode, output in master mode. | I/O |

Table 32. LPSPI2 Signal Descriptions (continued)

| Chip signal name | Module signal name | Description                                                                                                                                                                                | I/O |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| SPI2_PCS0        | PCS[0]             | Peripheral Chip Select. Input in slave mode, output in master mode.                                                                                                                        | I/O |
| SPI2_PCS1        | PCS[1]             | Peripheral Chip Select or Host Request. Host Request pin is selected when HREN=1 and HRSEL=0. Input in either slave mode or when used as Host Request, output in master mode.              | I/O |
| SPI2_PCS2        | PCS[2]             | Peripheral Chip Select or data pin 2 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI2_PCS3        | PCS[3]             | Peripheral Chip Select or data pin 3 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI2_SOUT        | SOUT               | Serial Data Output. Can be configured as serial data input signal. Used as data pin 0 in quad-data and dual-data transfers.                                                                | I/O |
| SPI2_SIN         | SIN                | Serial Data Input. Can be configured as serial data output signal. Used as data pin 1 in quad-data and dual-data transfers.                                                                | I/O |

### Table 33. LPSPI3 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                                                | I/O |
|------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| SPI3_SCK         | SCK                | Serial clock. Input in slave mode, output in master mode.                                                                                                                                  | I/O |
| SPI3_PCS0        | PCS[0]             | Peripheral Chip Select. Input in slave mode, output in master mode.                                                                                                                        | I/O |
| SPI3_PCS1        | PCS[1]             | Peripheral Chip Select or Host Request. Host Request pin is selected when HREN=1 and HRSEL=0. Input in either slave mode or when used as Host Request, output in master mode.              | I/O |
| SPI3_PCS2        | PCS[2]             | Peripheral Chip Select or data pin 2 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI3_PCS3        | PCS[3]             | Peripheral Chip Select or data pin 3 during quad-data transfers. Input in slave mode, output in master mode, input in quad-data receive transfers, output in quad-data transmit transfers. | I/O |
| SPI3_SOUT        | SOUT               | Serial Data Output. Can be configured as serial data input signal. Used as data pin 0 in quad-data and dual-data transfers.                                                                | I/O |
| SPI3_SIN         | SIN                | Serial Data Input. Can be configured as serial data output signal. Used as data pin 1 in quad-data and dual-data transfers.                                                                | I/O |

### Table 34. LPI2C0 Signal Descriptions

| Chip signal name | Module signal name | Description                                                  | I/O |
|------------------|--------------------|--------------------------------------------------------------|-----|
| I2C0_SCL         | SCL                | LPI2C clock line. In 4-wire mode, this is the SCL input pin. | I/O |

Table 34. LPI2C0 Signal Descriptions (continued)

| Chip signal name | Module signal name | Description                                                                                                                                                     | I/O |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| I2C0_SDA         | SDA                | LPI2C data line. In 4-wire mode, this is the SDA input pin.                                                                                                     | I/O |
| LPI2C0_HREQ      | HREQ               | Host request, can initiate an LPI2C master transfer if asserted and the I2C bus is idle.                                                                        | I   |
| LPI2C0_SCLS      | SCLS               | Secondary I2C clock line. In 4-wire mode, this is the SCLS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SCL pin. | I/O |
| LPI2C0_SDAS      | SDAS               | Secondary I2C data line. In 4-wire mode, this is the SDAS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SDA pin.  | I/O |

### Table 35. LPI2C1 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                     | I/O |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| I2C1_SCL         | SCL                | LPI2C clock line. In 4-wire mode, this is the SCL input pin.                                                                                                    | I/O |
| I2C1_SDA         | SDA                | LPI2C data line. In 4-wire mode, this is the SDA input pin.                                                                                                     | I/O |
| LPI2C1_HREQ      | HREQ               | Host request, can initiate an LPI2C master transfer if asserted and the I2C bus is idle.                                                                        | I   |
| LPI2C1_SCLS      | SCLS               | Secondary I2C clock line. In 4-wire mode, this is the SCLS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SCL pin. | I/O |
| LPI2C1_SDAS      | SDAS               | Secondary I2C data line. In 4-wire mode, this is the SDAS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SDA pin.  | I/O |

## Table 36. LPI2C2 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                     | I/O |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| I2C2_SCL         | SCL                | LPI2C clock line. In 4-wire mode, this is the SCL input pin.                                                                                                    | I/O |
| I2C2_SDA         | SDA                | LPI2C data line. In 4-wire mode, this is the SDA input pin.                                                                                                     | I/O |
| LPI2C2_HREQ      | HREQ               | Host request, can initiate an LPI2C master transfer if asserted and the I2C bus is idle.                                                                        | I   |
| LPI2C2_SCLS      | SCLS               | Secondary I2C clock line. In 4-wire mode, this is the SCLS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SCL pin. | I/O |
| LPI2C2_SDAS      | SDAS               | Secondary I2C data line. In 4-wire mode, this is the SDAS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SDA pin.  | I/O |

### Table 37. LPI2C3 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                     | I/O |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| I2C3_SCL         | SCL                | LPI2C clock line. In 4-wire mode, this is the SCL input pin.                                                                                                    | I/O |
| I2C3_SDA         | SDA                | LPI2C data line. In 4-wire mode, this is the SDA input pin.                                                                                                     | I/O |
| LPI2C3_HREQ      | HREQ               | Host request, can initiate an LPI2C master transfer if asserted and the I2C bus is idle.                                                                        | I   |
| LPI2C3_SCLS      | SCLS               | Secondary I2C clock line. In 4-wire mode, this is the SCLS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SCL pin. | I/O |
| LPI2C3_SDAS      | SDAS               | Secondary I2C data line. In 4-wire mode, this is the SDAS output pin. If LPI2C master/slave are configured to use separate pins, this the LPI2C slave SDA pin.  | I/O |

### Table 38. LPUART0 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                                               | I/O |
|------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| LPUART0_CTS      | CTS                | Clear to Send.                                                                                                                                                                            | I   |
| LPUART0_RTS      | RTS                | Request to send.                                                                                                                                                                          | 0   |
| LPUART0_TX       | TXD                | Transmit data. This pin is normally an output, but is an input (tristated) in single wire mode whenever the transmitter is disabled or transmit direction is configured for receive data. | I/O |
| LPUART0_RX       | RXD                | Receive data.                                                                                                                                                                             | I   |

### Table 39. LPUART1 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                                               | I/O |
|------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| LPUART1_CTS      | CTS                | Clear to Send.                                                                                                                                                                            | I   |
| LPUART1_RTS      | RTS                | Request to send.                                                                                                                                                                          | 0   |
| LPUART1_TX       | TXD                | Transmit data. This pin is normally an output, but is an input (tristated) in single wire mode whenever the transmitter is disabled or transmit direction is configured for receive data. | I/O |
| LPUART1_RX       | RXD                | Receive data.                                                                                                                                                                             | I   |

### **Table 40. LPUART2 Signal Descriptions**

| Chip signal name | Module signal name | Description      | I/O |
|------------------|--------------------|------------------|-----|
| LPUART2_CTS      | CTS                | Clear to Send.   | I   |
| LPUART2_RTS      | RTS                | Request to send. | 0   |

### Table 40. LPUART2 Signal Descriptions (continued)

| Chip signal name | Module signal name | Description                                                                                                                                                                               | I/O |
|------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| LPUART2_TX       | TXD                | Transmit data. This pin is normally an output, but is an input (tristated) in single wire mode whenever the transmitter is disabled or transmit direction is configured for receive data. | I/O |
| LPUART2_RX       | RXD                | Receive data.                                                                                                                                                                             | I   |

### **Table 41. LPUART3 Signal Descriptions**

| Chip signal name | Module signal name | Description                                                                                                                                                                               | I/O |
|------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| LPUART3_CTS      | CTS                | Clear to Send.                                                                                                                                                                            | I   |
| LPUART3_RTS      | RTS                | Request to send.                                                                                                                                                                          | 0   |
| LPUART3_TX       | TXD                | Transmit data. This pin is normally an output, but is an input (tristated) in single wire mode whenever the transmitter is disabled or transmit direction is configured for receive data. | I/O |
| LPUART3_RX       | RXD                | Receive data.                                                                                                                                                                             | I   |

### **Table 42. SDHC Signal Descriptions**

| Chip signal name | Module signal name | Description                                                                                                          | I/O |
|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------|-----|
| SDHC0_DCLK       | CLK                | Clock for MMC/SD/SDIO card                                                                                           | 0   |
| SDHC0_CMD        | CMD                | CMD line connect to card                                                                                             | I/O |
| SDHC0_D0         | DAT0               | DAT0 line in all modes. Also used to detect busy state                                                               | I/O |
| SDHC0_D1         | DAT1               | DAT1 line in 4/8-bit mode.Also used to detect interrupt in 1/4-bit mode                                              | I/O |
| SDHC0_D2         | DAT2               | DAT2 line or Read Wait in 4-bit mode. Read Wait in 1-bit mode                                                        | I/O |
| SDHC0_D3         | DAT3               | DAT3 line in 4/8-bit mode or configured as card detection pin. May be configured as card detection pin in 1-bit mode | I/O |
| SDHC0_D4         | DAT4               | DAT4 line in 8-bit mode. Not used in other modes                                                                     | I/O |
| SDHC0_D5         | DAT5               | DAT5 line in 8-bit mode. Not used in other modes                                                                     | I/O |
| SDHC0_D6         | DAT6               | DAT6 line in 8-bit mode. Not used in other modes                                                                     | I/O |
| SDHC0_D7         | DATA7              | DAT7 line in 8-bit mode.Not used in other modes                                                                      | I/O |

# Table 43. I<sup>2</sup>S0 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                      | I/O |
|------------------|--------------------|------------------------------------------------------------------------------------------------------------------|-----|
| I2S0_TX_BCLK     | SAI_TX_BCLK        | Transmit Bit Clock. The bit clock is an input when externally generated and an output when internally generated. | I/O |

Table 43. I<sup>2</sup>S0 Signal Descriptions (continued)

| Chip signal name   | Module signal name | Description                                                                                                                                                                                        | I/O |
|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| I2S0_TX_FS         | SAI_TX_SYNC        | Transmit Frame Sync. The frame sync is an input sampled synchronously by the bit clock when externally generated and an output generated synchronously by the bit clock when internally generated. | I/O |
| I2S0_TX_Dn n=[1:0] | SAI_TX_DATA[1:0]   | Transmit Data. The transmit data is generated synchronously by the bit clock and is tristated whenever not transmitting a word.                                                                    | 0   |
| I2S0_RX_BCLK       | SAI_RX_BCLK        | Receive Bit Clock. The bit clock is an input when externally generated and an output when internally generated.                                                                                    | I/O |
| I2S0_RX_FS         | SAI_RX_SYNC        | Receive Frame Sync. The frame sync is an input sampled synchronously by the bit clock when externally generated and an output generated synchronously by the bit clock when internally generated.  | I/O |
| I2S0_RX_Dn         | SAI_RX_DATA[1:0]   | Receive Data. The receive data is sampled synchronously by the bit clock.                                                                                                                          | I   |
| I2S0_MCLK          | MCLK_EN            | Audio Master Clock.                                                                                                                                                                                | I   |

### **Table 44. FlexIO Signal Descriptions**

| Chip signal name   | Module signal<br>name | Description                                               | 1/0 |
|--------------------|-----------------------|-----------------------------------------------------------|-----|
| FXIO0_Dn (n=[31:0] | FXIO_Dn (n=[31:0]     | Bidirectional FlexIO Shifter and Timer pin inputs/outputs | I/O |

# **3.3.6** Analog

### Table 45. LPADC0 Signal Descriptions

| Chip signal name | Module signal name | Description                  | I/O |
|------------------|--------------------|------------------------------|-----|
| LPADC0_SE[23:0]  | CHnA (n=[23:0]     | A-side Analog Channel Inputs | I   |
| VDDA             | VDDA               | Analog Power Supply          | I   |
| VSSA             | VSSA               | Analog Ground                | I   |

### **Table 46. LPCMP0 Signal Descriptions**

| Chip signal name | Module signal name | Description           | I/O |
|------------------|--------------------|-----------------------|-----|
| LPCMP0_IN[5:0]   | IN[5:0]            | Analog voltage inputs | I   |
| LPCMP0_OUT       | СМРО               | Comparator output     | 0   |

### **Table 47. LPCMP1 Signal Descriptions**

| Chip signal name | Module signal name | Description           | I/O |
|------------------|--------------------|-----------------------|-----|
| LPCMP1_IN[5:0]   | IN[5:0]            | Analog voltage inputs | I   |
| LPCMP1_OUT       | СМРО               | Comparator output     | 0   |

### Table 48. LPDAC0 Signal Descriptions

| Chip signal name | Module signal name | Description | I/O |
|------------------|--------------------|-------------|-----|
| DAC0_OUT         | _                  | DAC output  | 0   |

### **Table 49. VREF Signal Descriptions**

| Chip signal name | Module signal name | Description                                   | I/O |
|------------------|--------------------|-----------------------------------------------|-----|
| VREF_OUT         | VREF_OUT           | Internally-generated Voltage Reference output | 0   |

## 3.3.7 Human-Machine Interfaces (HMI)

## Table 50. GPIO Signal Descriptions

| Chip signal name       | Module signal name | Description                  | I/O |
|------------------------|--------------------|------------------------------|-----|
| PTA[31:0] <sup>1</sup> | PORTA31-PORTA0     | General-purpose input/output | I/O |
| PTB[31:0] <sup>1</sup> | PORTB31-PORTB0     | General-purpose input/output | I/O |
| PTC[31:0] <sup>1</sup> | PORTC31-PORTC0     | General-purpose input/output | I/O |
| PTD[31:0] <sup>1</sup> | PORTD31-PORTD0     | General-purpose input/output | I/O |
| PTE[31:0] <sup>1</sup> | PORTE31-PORTE0     | General-purpose input/output | I/O |

<sup>1.</sup> The available GPIO pins depends on the specific package. See the signal multiplexing section for which exact GPIO signals are available.

### 3.3.8 Timer Modules

### Table 51. LPTMR0 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                        | 1/0 |
|------------------|--------------------|----------------------------------------------------------------------------------------------------|-----|
| LPTMR0_ALT[3:1]  | _ / .              | Pulse Counter Input - The LPTMR can select one of the input pins to be used in Pulse Counter mode. | I   |

### Table 52. LPTMR1 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                        | I/O |
|------------------|--------------------|----------------------------------------------------------------------------------------------------|-----|
| LPTMR1_ALT[3:1]  | · -                | Pulse Counter Input - The LPTMR can select one of the input pins to be used in Pulse Counter mode. | I   |

### Table 53. LPTMR2 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                        |   |  |  |
|------------------|--------------------|----------------------------------------------------------------------------------------------------|---|--|--|
| LPTMR2_ALT[3:1]  | _ / -              | Pulse Counter Input - The LPTMR can select one of the input pins to be used in Pulse Counter mode. | I |  |  |

### Table 54. TPM0 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                                        | I/O |
|------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| TPM0_CH[5:0]     | TPM_CHn (n=[5:0])  | TPM channel. A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input. | I/O |
| TPM0_CLKIN       | TPM_EXTCLK         | External clock. TPM external clock can be selected to increment the counter on every rising edge synchronized to the counter clock.                                                | I   |

#### **Table 55. TPM1 Signal Descriptions**

| Chip signal name | Module signal name | Description                                                                                                                                                                        | I/O |
|------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| TPM1_CH[1:0]     | TPM_CHn (n=[1:0])  | TPM channel. A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input. | I/O |
| TPM1_CLKIN       | TPM_EXTCLK         | External clock. TPM external clock can be selected to increment the counter on every rising edge synchronized to the counter clock.                                                | I   |

### Table 56. TPM2 Signal Descriptions

| Chip signal name | Module signal name | Description                                                                                                                                                                        | I/O |
|------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| TPM2_CH[5:0]     | TPM_CHn (n=[5:0])  | TPM channel. A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input. | I/O |
| TPM2_CLKIN       | TPM_EXTCLK         | External clock. TPM external clock can be selected to increment the counter on every rising edge synchronized to the counter clock.                                                | I   |

#### **Table 57. TPM3 Signal Descriptions**

| Chip signal name | Module signal name | Description                                                                                                                                                                        | I/O |
|------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| TPM3_CH[1:0]     | TPM_CHn (n=[1:0])  | TPM channel. A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input. | I/O |
| TPM3_CLKIN       | TPM_EXTCLK         | External clock. TPM external clock can be selected to increment the counter on every rising edge synchronized to the counter clock.                                                | I   |

#### **Table 58. TPM0 Signal Descriptions**

| Chip signal name | Module signal name | Description                                         | I/O |
|------------------|--------------------|-----------------------------------------------------|-----|
| EXTAL32          | EXTAL32            | 32.768 kHz oscillator input                         | I   |
| XTAL32           | XTAL32             | 32.768 kHz oscillator output                        | 0   |
| RTC_CLKOUT       | RTC_CLKOUT         | Prescaler square-wave output or 32kHz crystal clock | 0   |
| RTC_WAKEUP_b     | RTC_WAKEUP         | Active low wakeup for external device               | 0   |

## 3.3.9 Security Modules

#### **Table 59. Tamper Detect Signal Descriptions**

| Chip signal name         | Module signal name | Description      | I/O |
|--------------------------|--------------------|------------------|-----|
| TAMPER[3:0] <sup>1</sup> | RTC_TAMPER[3:0]    | Tamper pin input | I   |

The TAMPER signals have dedicated pins and are not included in the JTAG boundary scan. TAMPER0 is an exception
because it is priority muxed with the RTC\_WAKEUP\_b function. If TAMPER0 is enabled as either an input or output, the
RTC\_WAKEUP\_b function is disabled. The RTC\_WAKEUP\_b pin can be configured to assert on a Tamper Detect, if the
RTC enables the Drylce tamper detect interrupt.

### 3.4 Pinouts diagram

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.

|   | 1                 | 2                 | 3                 | 4                 | 5                 | 6                 | 7     | 8            | 9                 | 10     | 11                | 12                | 13                   | 14           | 15               | 16                | 17A          |   |
|---|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|--------------|-------------------|--------|-------------------|-------------------|----------------------|--------------|------------------|-------------------|--------------|---|
|   | PTA30/L<br>LWU_P3 | PTA28             | PTA27             | NC                | PTA26             | NC                | PTA15 | NC           | PTA10             | NC     | XTAL_RF           | NC                | VSS                  | NC           | ANT              | GANT              | VSS          | Α |
| В | PTB2/LL<br>WU_P5  | PTA30/L<br>LWU_P3 | РТВ0              | NC                | PTA25             | PTA22/L<br>LWU_P2 | PTA21 | NC           | PTA4              | PTA0   | EXTAL_R<br>F      | NC                | VDD_R                | - vss        | VSS              | VSS               | VDD_R        | В |
| С | РТВ3              | PTB4/LL<br>WU_P6  | PTB1/LL<br>WU_P4  | PTA31             | VSS               | NC                | PTA20 | NC           | VDDIO1            | NC     | RF_CLKO<br>UT     | NC                | VSS                  | NC           | VSS              | VSS               | VDD_R        | С |
| D | NC                | PTB5              | NC                | NC                | VSS               | PTA24             | PTA19 | PTA18        | VSS               | NC     | РТА3              | RESET_b           | VDDIO2               | NC           | VSS              | NC                | NC           | D |
| Е | PTB6/LL<br>WU_P7  | .PTB7/LL<br>WU_P8 | VDDIO1            | VDDIO1            | NC                | PTA23             | NC    | PTA14        | NC                | PTA9   | I NC I            | PTA1/<br>LLWU_P   | NC<br>0              | VSS          | VSS              | EXTAL3            | 2 XTAL32     | Ε |
| F | NC                | NC                | NC                | РТВ9              | PTB8/LL<br>WU_P9  | NC                | PTA17 | NC           | NC                | NC     | PTA2/LL<br>WU_P1  | NC                | TAMPER1/<br>RTC_CLKO | TAMPERO      | <sub>IP</sub> NC | VSS               | NC           | F |
| G | PTB15             | PTB14             | PTB13             | PTB12             | NC                | PTB11             | NC    | NC           | NC                | NC     | NC                | TAMPER<br>2       | NC                   | PTE28        | PTE29            | VBAT              | PTE30        | G |
| Н | NC                | PTB18             | NC                | NC                | PTB16/<br>LLWU_P1 | NC<br>0           | NC    | VSS          | VDD_CO<br>RE      | VSS    | NC                | NC                | TAMPER<br>3          | PTE27        | NC               | NC                | NC           | Н |
| J | PTB20<br>LLWU_P1  | PTB21             | VDDIO1            | VSS               | NC                | NC                | NC    | VDD_CO<br>RE | NC                | VDDIO1 | NC                | NC                | NC                   | VSS          | VDDIO            | PTE22             | PTE21        | J |
| K | NC                | NC                | NC                | РТВ19             | PTB17             | NC                | NC    | VSS          | VDDIO1            | VSS    | NC                | NC                | PTE18                | NC           | NC               | PTE19             | NC           | K |
| L | PTB22/L<br>WU_P12 | L<br>PTB24        | PTB29             | PTB26             |                   | PTB25/L<br>WU_P13 | L NC  | NC           | NC                | NC     |                   | PTE12/L<br>WU_P26 | NC                   | PTE16        | PTE17            | PTE14             | PTE15        | L |
| М | NC                | PTCI              | NC                | PTB28/L<br>WU_P14 |                   | NC                | PTB31 | NC           | NC                | NC     | PTE4              | NC                | PTE10/L<br>WU_P25    |              | NC               | NC                | NC           | М |
| N | PTC0              | PTC7/LL<br>WU_P15 | VSS               | USB0_V<br>SS      | NT                | PTC29             | NT    | PTD4         | NT                | PTD5   | NT                | PTE3/LL<br>WU_P22 | NT                   | VDD_CO<br>PE | VDD_CO<br>RE     | PTE9/LL<br>WU_P24 | PTE13        | N |
| Р | NC                | NC                | РТС8              | NC                | VDDIO1            | PTC27             | PTD1  | NC           | VSS               | PTD7   | PTD10/L<br>WU_P20 | L PTE2            | VSS                  | NC           | NC               | PTE8/LL<br>WU_P23 | NC           | Р |
| R | PTC9/LL<br>WU_P16 | PTC10             | PTC12/L<br>WU_P18 |                   | VDDIO1            | NC                | PTC30 | NC           | VDDIO1            | NC     | PTD11             | NC                | VSS                  | PTE0         | VSSA             | PTE1/LL<br>WU_P21 | PTE5         | R |
| Т | PTC11/L<br>WU_P17 |                   | VOUT_R<br>F       | LN                | VOUT_C<br>ORE     | NC                | PTD0  | PTD3         | PTD8/LL<br>WU_P19 | NC     | U\$B0_D<br>P      | USBO_D<br>M       | VOUT33               | NC           | VPEF_O<br>UT     | VSSA              | DACO_O<br>UT | Т |
| U | VDD_DC<br>DC      | LP                | GND               | NC                | PTC28             | NC                | PTD2  | NC           | PTD6              | NC     | PTD9              | NC                | VREGIN               | NC           | VDDA             | VRETH             | VREFL        | U |
|   | 1                 | 2                 | 3                 | 4                 | 5                 | 6                 | 7     | 8            | 9                 | 10     | 11                | 12                | 13                   | 14           | 15               | 16                | 17           |   |

**Figure 7. VFBGA Pinout Diagram** 

# 3.5 Package dimensions

The following figures show the dimensions of the package options for the devices supported by this document.



Figure 8. 176 VFBGA package dimension

# 4 Electrical characteristics

# 4.1 Terminology and guidelines

RV32M1, Rev. 1.1, 11/27/2018

## 4.1.1 Definitions

Key terms are defined in the following table:

| Term                  | Definition                                                                                                                                                                                                                          |  |  |  |  |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Rating                | A minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:                                                                                                                       |  |  |  |  |  |
|                       | <ul> <li>Operating ratings apply during operation of the chip.</li> <li>Handling ratings apply when the chip is not powered.</li> </ul>                                                                                             |  |  |  |  |  |
|                       | NOTE: The likelihood of permanent chip failure increases rapidly as soon as a characteristic begins to exceed one of its operating ratings.                                                                                         |  |  |  |  |  |
| Operating requirement | A specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip                                       |  |  |  |  |  |
| Operating behavior    | A specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions                                                  |  |  |  |  |  |
| Typical value         | A specified value for a technical characteristic that:                                                                                                                                                                              |  |  |  |  |  |
|                       | <ul> <li>Lies within the range of values specified by the operating behavior</li> <li>Is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions</li> </ul> |  |  |  |  |  |
|                       | NOTE: Typical values are provided as design guidelines and are neither tested nor guaranteed.                                                                                                                                       |  |  |  |  |  |

# 4.1.2 Examples

### Operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

### Operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

### Operating behavior that includes a typical value:

| Symbol          | Description                                    | Min.    | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|---------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 tank | 70   | 130  | μΑ   |

# 4.1.3 Typical-value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol             | Description         | Value | Unit |
|--------------------|---------------------|-------|------|
| T <sub>A</sub>     | Ambient temperature | 25    | °C   |
| V <sub>DDIOx</sub> | Supply voltage      | 3.3   | V    |

## 4.1.4 Relationship between ratings and operating requirements



## 4.1.5 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 4.2 Ratings

# 4.2.1 Thermal handling ratings

Table 60. Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2.2 Moisture handling ratings

Table 61. Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level |      | 3    |      | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.2.3 ESD handling ratings

Table 62. ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| $V_{HBM}$        | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C     | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

## 4.2.4 Voltage and current operating ratings

Table 63. Voltage and current operating ratings

| Symbol               | Description                           | Min.                    | Max.                    | Unit | Note |
|----------------------|---------------------------------------|-------------------------|-------------------------|------|------|
| V <sub>DD_DCDC</sub> | MCU regulator input                   | -0.3                    | 3.6                     | V    |      |
| V <sub>DDIOx</sub>   | Digital supply voltage                | -0.3                    | 3.6                     | V    |      |
| V <sub>DD_CORE</sub> | Internal digital logic supply voltage | -0.3                    | 1.47                    | V    |      |
| $V_{DDA}$            | Analog supply voltage                 | V <sub>DDIO</sub> - 0.3 | V <sub>DDIO</sub> + 0.3 | V    | 1    |
| $V_{DD\_RF}$         | RF supply voltage                     | -0.3                    | 3.6                     | V    |      |
| V <sub>BAT</sub>     | RTC supply voltage                    | -0.3                    | 3.6                     | V    |      |
| I <sub>DD</sub>      | Digital supply current                | _                       | 120                     | mA   |      |
| V <sub>IO</sub>      | IO pin input voltage                  | -0.3                    | $V_{\rm DDIOx} + 0.3$   | V    |      |

| Table 63. Voltage and curren | t operating ratings | (continued) |
|------------------------------|---------------------|-------------|
|------------------------------|---------------------|-------------|

| Symbol              | Description                                                               | Min. | Max. | Unit | Note |
|---------------------|---------------------------------------------------------------------------|------|------|------|------|
| I <sub>D</sub>      | Instantaneous maximum current single pin limit (applies to all port pins) | -25  | 25   | mA   |      |
| V <sub>USB_DP</sub> | USB_DP input voltage                                                      | -0.3 | 3.63 | V    |      |
| V <sub>USB_DM</sub> | USB_DM input voltage                                                      | -0.3 | 3.63 | V    |      |
| V <sub>REGIN</sub>  | USB regulator input                                                       | -0.3 | 6    | V    |      |

<sup>1.</sup> The  $V_{DDIO}$  here is the Maximum of  $V_{DDIO1}$  and  $V_{DDIO2}$ .

### 4.2.4.1 Required Power-On-Reset (POR) Sequencing

 $\bullet~V_{DDIO1}$  and  $V_{DD\_CORE}$ 



Figure 9. V<sub>DD\_CORE</sub>/ V<sub>DDIO1</sub> Powering sequence

## 4.3 General

### 4.3.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL}) / 2$ 

Figure 10. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assume that the output pins have the following characteristics.

- $C_L=30 pF loads$
- Slew rate disabled
- Normal drive strength

# 4.3.2 Nonswitching electrical specifications

## 4.3.2.1 Voltage and current operating requirements

#### **NOTE**

The term ' $V_{DDIO}$ ' in the following table refers to the associated supply rail (either  $V_{DDIO1}$  or  $V_{DDIO2}$ ) of an input or output.

Table 64. Voltage and current operating requirements

| Symbol                                  | Description                                                 | Min. | Max. | Unit | Notes |
|-----------------------------------------|-------------------------------------------------------------|------|------|------|-------|
| V <sub>DD_DCDC</sub> (R<br>UN)          | Supply of DCDC and IOREG.                                   | 2.1  | 3.6  | V    |       |
| V <sub>DD_CORE</sub> (R<br>UN)          | Core and digital logic supply voltage for RUN mode          | 1.14 | 1.32 | V    | 1     |
| V <sub>DD_CORE</sub> (H<br>SRUN)        | Core and digital logic supply voltage for HSRUN mode        | 1.33 | 1.47 | V    |       |
| V <sub>DDIO1</sub>                      | Supply for Ports A, B, C, D and CORELDO                     | 1.71 | 3.6  | V    |       |
| V <sub>DDIO2</sub>                      | Supply for Port E                                           | 1.71 | 3.6  | V    |       |
| $V_{DDA}$                               | Analog supply voltage                                       | 1.71 | 3.6  | V    |       |
| V <sub>DDIO</sub> –<br>V <sub>DDA</sub> | V <sub>DDIO</sub> -to-V <sub>DDA</sub> differential voltage | -100 | 100  | mV   | 2     |
| V <sub>SS</sub> – V <sub>SSA</sub>      | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage   | -0.1 | 0.1  | V    |       |
| $V_{DD\_RF}$                            | RF supply voltage                                           | 1.45 | 3.6  | V    | 3     |

Table 64. Voltage and current operating requirements (continued)

| Symbol              | Description                                                                                                                                          | Min.                   | Max.                   | Unit | Notes |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------|-------|
| V <sub>IH</sub>     | Input high voltage                                                                                                                                   |                        |                        |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DDIO}} \le 3.6 \text{ V}$                                                                                       | $0.7 \times V_{DDIO}$  | _                      | V    |       |
|                     | • 1.71 V ≤ V <sub>DDIO</sub> ≤ 2.7 V                                                                                                                 | $0.75 \times V_{DDIO}$ | _                      | V    |       |
| V <sub>IL</sub>     | Input low voltage                                                                                                                                    |                        |                        |      |       |
|                     | • 2.7 V ≤ V <sub>DDIO</sub> ≤ 3.6 V                                                                                                                  | _                      | $0.35 \times V_{DDIO}$ | V    |       |
|                     | • 1.71 V ≤ V <sub>DDIO</sub> ≤ 2.7 V                                                                                                                 | _                      | $0.3 \times V_{DDIO}$  | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                                                                                     | $0.06 \times V_{DDIO}$ | _                      | ٧    |       |
| I <sub>ICIO</sub>   | IO pin negative DC injection current — single pin  • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                         | -5                     | _                      | mA   | 4     |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents of 16 contiguous pins  • Negative current injection | -25                    | _                      | mA   |       |
| V <sub>ODPU</sub>   | Open drain pullup voltage level                                                                                                                      | V <sub>DDIO</sub>      | V <sub>DDIO</sub>      | V    | 5     |
| $V_{RAM}$           | V <sub>DD_CORE</sub> voltage required to retain RAM                                                                                                  | 1.14                   | _                      | ٧    |       |

- 1. The cores will still execute code in RUN if the core voltage is greater than 1.32 V. However full chip functionality is not guaranteed when in RUN mode and the core voltage is greater than 1.32 V. The core voltage must only be elevated to greater than 1.32 V when transitioning to HSRUN mode.
- 2. The  $V_{DDIO}$  here is the Maximum of  $V_{DDIO1}$  and  $V_{DDIO2}$
- 3.  $V_{DD\ RF}$  must not be above the  $V_{DDIO1}$  to avoid leakage issue.
- 4. All I/O pins are internally clamped to V<sub>SS</sub> through a ESD protection diode. There is no diode connection to the corresponding V<sub>DDIO</sub> supply. If V<sub>IN</sub> greater than V<sub>IO\_MIN</sub> (= V<sub>SS</sub>-0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R = (V<sub>IO\_MIN</sub> V<sub>IN</sub>)/II<sub>ICIO</sub>I.
- 5. Open drain outputs must be pulled to whichever supply voltage corresponds to that IO, either VDDIO1 or VDDIO2 as appropriate.

## 4.3.2.2 HVD, LVD and POR operating requirements

Table 65. V<sub>DDIO1</sub> supply HVD, LVD and POR Operating Ratings

| Characteristic                                            | Symbol            | Min  | Тур  | Max  | Unit |
|-----------------------------------------------------------|-------------------|------|------|------|------|
| High Voltage Detect (High Trip Point)                     | V <sub>HVDH</sub> | _    | 3.72 | _    | V    |
| High Voltage Detect (Low Trip Point)                      | V <sub>HVDL</sub> | _    | 3.46 | _    | V    |
| POR re-arm voltage                                        | V <sub>POR</sub>  | 0.8  | 1.1  | 1.5  | V    |
| Falling low-voltage detect threshold high range (LVDV=01) | $V_{LVDH}$        | 2.48 | 2.56 | 2.64 | V    |
| Low-voltage warning thresholds high range                 | V <sub>LVW1</sub> | 2.62 | 2.70 | 2.78 | V    |
| Level 1 falling (LVWV=00)                                 | $V_{LVW2}$        | 2.72 | 2.80 | 2.88 |      |

Table 65. V<sub>DDIO1</sub> supply HVD, LVD and POR Operating Ratings (continued)

| Characteristic                                           | Symbol            | Min  | Тур  | Max  | Unit |
|----------------------------------------------------------|-------------------|------|------|------|------|
| Level 2 falling (LVWV=01)                                |                   |      |      |      |      |
| Low-voltage inhibit reset/recover hysteresis high range  | V <sub>HYS</sub>  | _    | 60   | _    | mV   |
| Falling low-voltage detect threshold low range (LVDV=00) | V <sub>LVDL</sub> | 1.54 | 1.60 | 1.66 | V    |
| Low-voltage warning thresholds low range                 | V <sub>LVW1</sub> | 1.74 | 1.80 | 1.86 | V    |
| Level 1 falling (LVWV=00)                                | $V_{LVW2}$        | 1.84 | 1.90 | 1.96 |      |
| Level 2 falling (LVWV=01)                                |                   |      |      |      |      |
| Low-voltage inhibit reset/recover hysteresis low range   | V <sub>HYS</sub>  | _    | 40   | _    | mV   |
| Bandgap voltage reference voltage                        | V <sub>BG</sub>   | 0.97 | 1.00 | 1.03 | V    |

#### NOTE

There is no LVD circuit for VDDIO2 domain

Table 66. Low Voltage Detect of V<sub>DD\_CORE</sub> supply

| Characteristic                                                 | Symbol                    | Min  | Тур | Max  | Unit |
|----------------------------------------------------------------|---------------------------|------|-----|------|------|
| Low Voltage Detect of V <sub>DD_CORE</sub> supply <sup>1</sup> | V <sub>LVD_VDD_CORE</sub> | 0.95 | 1   | 1.08 | V    |

1. There is no High Voltage Detect on  $V_{DD\_CORE}$ 

# 4.3.2.3 Voltage and current operating behaviors

#### NOTE

The term ' $V_{DDIO}$ ' in the following table refers to the associated supply rail (either  $V_{DDIO1}$  or  $V_{DDIO2}$ ) of an input or output.

Table 67. Voltage and current operating behaviors

| 9 | Symbol          | Description                                                                                           | Min.                       | Тур. | Max. | Unit | Notes |  |
|---|-----------------|-------------------------------------------------------------------------------------------------------|----------------------------|------|------|------|-------|--|
|   | V <sub>OH</sub> | Output high voltage — Normal drive pad                                                                |                            |      |      |      | 1     |  |
|   |                 | • $2.7 \text{ V} \le \text{V}_{\text{DDIO}} \le 3.6 \text{ V}, \text{I}_{\text{OH}} = -5 \text{ mA}$  | V <sub>DDIO</sub> –        |      | _    | V    |       |  |
|   |                 | • 1.71 V $\leq$ V <sub>DDIO</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -2.5 mA                             | 0.5                        |      | _    | V    |       |  |
|   |                 |                                                                                                       | V <sub>DDIO</sub> –<br>0.5 |      |      |      |       |  |
|   | V <sub>OH</sub> | Output high voltage — High drive pad                                                                  |                            |      |      |      | 1     |  |
|   |                 | • $2.7 \text{ V} \le \text{V}_{\text{DDIO}} \le 3.6 \text{ V}, \text{I}_{\text{OH}} = -20 \text{ mA}$ | V <sub>DDIO</sub> –        |      | _    | V    |       |  |
|   |                 | • 1.71 V $\leq$ V <sub>DDIO</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -10 mA                              | 0.5                        |      | _    | V    |       |  |

Table 67. Voltage and current operating behaviors (continued)

| Symbol           | Description                                                                                           | Min.                       | Тур. | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------|----------------------------|------|-------|------|-------|
|                  |                                                                                                       | V <sub>DDIO</sub> –<br>0.5 |      |       |      |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                               | _                          |      | 100   | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                                 |                            |      |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{\text{DDIO}} \le 3.6 \text{ V}, \text{ I}_{\text{OL}} = 5 \text{ mA}$  | _                          |      | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DDIO</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 2.5 mA                              | _                          |      | 0.5   | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                                   |                            |      |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{\text{DDIO}} \le 3.6 \text{ V}, \text{ I}_{\text{OL}} = 20 \text{ mA}$ | _                          |      | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DDIO</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 10 mA                               | _                          |      | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                | _                          |      | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                                            | _                          |      | 1     | μΑ   | 2     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                              | _                          |      | 0.025 | μΑ   | 2     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                                     | _                          |      | 41    | μΑ   | 2     |
| l <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                            | _                          |      | 1     | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                             | 20                         |      | 50    | kΩ   | 3     |

<sup>1.</sup> PTC[12:7], PTD[11:8], and PTE[11:10] I/O have both high drive and normal drive capability selected by the associated PORTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. PTD[7:2], PTE[12,9:8,5:1], PTB[2,0] are also fast pins.

# 4.3.2.4 Power mode transition operating behaviors

All specifications in the following table assume this clock configuration with only CPU0 in Run mode and CPU1 disabled:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- SCG configured in FIRC mode; peripheral functional clocks from FIRCDIV3\_CLK and USB clock from FIRCDIV1\_CLK

Table 68. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                                                                          | Min. | Тур. | Max. | Unit | Notes |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point V <sub>DDIO1</sub> reaches 1.71 V and V <sub>DD_CORE</sub> reaches 1.14 V to execution of the first instruction across the operating temperature range of the chip. | _    | _    | TBD  | μs   | 1     |

<sup>2.</sup> Measured at  $V_{DDIO} = 3.6 \text{ V}$ 

<sup>3.</sup> Measured at  $V_{DDIO}$  supply voltage =  $V_{DDIO}$  min and Vinput =  $V_{SS}$ 

| Table 68. | Power mode | transition operating | behaviors | (continued) | ) |
|-----------|------------|----------------------|-----------|-------------|---|
|-----------|------------|----------------------|-----------|-------------|---|

| Symbol | Description       | Min. | Тур. | Max.  | Unit | Notes |
|--------|-------------------|------|------|-------|------|-------|
|        | VLLS0/VLLS1 → RUN |      |      |       |      |       |
|        |                   | _    | 272  | 353.6 | μs   |       |
|        | VLLS2/VLLS3 → RUN |      |      |       |      |       |
|        |                   | _    | 13.1 | 17.0  | μs   |       |
|        | • LLS → RUN       |      |      |       |      |       |
|        |                   | _    | 7.2  | 9.4   | μs   |       |
|        | VLPS → RUN        |      |      |       |      |       |
|        |                   | _    | 3.5  | 4.6   | μs   |       |
|        | • STOP → RUN      |      |      |       |      |       |
|        |                   | _    | 3.5  | 4.6   | μs   |       |

<sup>1.</sup> Normal boot (FTFE\_FOPT[BOOT\_MODE]=1 and FTFE\_FOPT[BOOT\_CLK]=1).

### 4.3.2.5 Power consumption operating behaviors

### 4.3.2.5.1 Power consumption operating behaviors in regulator mode

The current parameters in the table below are derived from

- code executing a while(1) loop from flash, unless otherwise noted
- Core and system clocks running at 48 MHz, bus and flash clocks running at 24 MHz
- LPFLL at 48 MHz
- VDD\_DCDC connected to VDDIO1 and VDDIO2

| Symbol               | Description                                                  | Temp<br>(°C) | Active core | LDO (VDD_DCDC=3V) |               |               | (VDE | DCDC<br>D_DCDC= | :3.3V)        | Unit | Notes |
|----------------------|--------------------------------------------------------------|--------------|-------------|-------------------|---------------|---------------|------|-----------------|---------------|------|-------|
|                      |                                                              |              |             | Min.              | Тур.          | Max           | Min. | Тур.            | Max           |      |       |
| I <sub>DD_DCDC</sub> | Active core in RUN Inactive core in                          | 25           | 0           | TBD               | 5.8651<br>189 | 6.4516<br>308 | TBD  | 3.4923<br>734   | 3.8416<br>107 | mA   |       |
|                      | STOP while (1) loop All peripheral clocks disabled Execution |              | 1           | TBD               | 3.4103<br>725 | 3.7514<br>097 | TBD  | 2.5025<br>308   | 2.7527<br>839 |      |       |
|                      | from flash                                                   |              | 0 & 1       | TBD               | 7.3966<br>747 | 8.1363<br>422 | TBD  | 4.1223<br>253   | 4.5345<br>578 |      |       |
|                      |                                                              | 70           | 0           | TBD               | 6.0877<br>483 | 6.6965<br>232 | TBD  | 3.6289<br>759   | 3.9918<br>735 |      |       |
|                      |                                                              |              | 1           | TBD               | 3.5917<br>656 | 3.9509<br>422 | TBD  | 2.6190<br>926   | 2.8810<br>019 |      |       |
|                      |                                                              |              | 0 & 1       | TBD               | 7.6752<br>774 | 8.4428<br>051 | TBD  | 4.2888<br>951   | 4.7177<br>846 |      |       |
|                      |                                                              | 85           | 0           | TBD               | 6.4058<br>396 | 7.0464<br>236 | TBD  | 3.7855<br>284   | 4.1640<br>813 |      |       |

| Symbol               | Description                                                                                    | Temp<br>(°C) | Active core | LDO ( | VDD_DCI        | DC=3V)         | (VDE | DCDC<br>DCDC= | :3.3V)        | Unit | Notes |
|----------------------|------------------------------------------------------------------------------------------------|--------------|-------------|-------|----------------|----------------|------|---------------|---------------|------|-------|
|                      |                                                                                                |              |             | Min.  | Тур.           | Max            | Min. | Тур.          | Max           |      |       |
|                      |                                                                                                |              | 1           | TBD   | 3.8134<br>753  | 4.1948<br>228  | TBD  | 2.7356<br>746 | 3.0092<br>421 |      |       |
|                      |                                                                                                |              | 0 & 1       | TBD   | 8.0692<br>371  | 8.8761<br>608  | TBD  | 4.4754<br>444 | 4.9229<br>888 |      |       |
|                      |                                                                                                | 105          | 0           | TBD   | 7.0855<br>275  | 7.7940<br>803  | TBD  | 3.0683<br>430 | 4.6124<br>974 |      |       |
|                      |                                                                                                |              | 1           | TBD   | 4.3426<br>780  | 4.7769<br>458  | TBD  | 3.0683<br>430 | 3.3751<br>773 |      |       |
|                      |                                                                                                |              | 0 & 1       | TBD   | 8.8990<br>440  | 9.7889<br>484  | TBD  | 4.9480<br>220 | 5.4428<br>242 |      |       |
| I <sub>DD_DCDC</sub> | Active core in RUN Inactive core in                                                            | 25           | 0           | TBD   | 7.5362<br>928  | 8.2899<br>221  | TBD  | 4.1772<br>545 | 4.5949<br>799 | mA   |       |
|                      | STOP while (1) loop<br>All peripheral clocks<br>enabled Execution                              |              | 1           | TBD   | 4.7673<br>294  | 5.2440<br>623  | TBD  | 3.0424<br>242 | 3.3466<br>667 |      |       |
|                      | from flash                                                                                     |              | 0 & 1       | TBD   | 10.275<br>0732 | 11.302<br>5805 | TBD  | 5.3221<br>247 | 5.8543<br>372 |      |       |
|                      |                                                                                                | 70           | 0           | TBD   | 7.7700<br>343  | 8.5470<br>377  | TBD  | 4.3238<br>144 | 4.7561<br>959 | 9    |       |
|                      |                                                                                                |              | 1           | TBD   | 4.9546<br>981  | 5.4501<br>679  | TBD  | 3.1690<br>031 | 3.4859<br>035 |      |       |
|                      |                                                                                                |              | 0 & 1       | TBD   | 10.579<br>1583 | 11.637<br>0742 | TBD  | 5.5187<br>131 | 6.0705<br>844 |      |       |
|                      |                                                                                                | 85           | 0           | TBD   | 8.0940<br>891  | 8.9034<br>980  | TBD  | 4.4803<br>242 | 4.9283<br>566 |      |       |
|                      |                                                                                                |              | 1           | TBD   | 5.2020<br>246  | 5.7222<br>271  | TBD  | 3.5269<br>206 | 3.8796<br>126 |      |       |
|                      |                                                                                                |              | 0 & 1       | TBD   | 10.991<br>0137 | 12.090<br>1150 | TBD  | 5.7153<br>530 | 6.2868<br>883 |      |       |
|                      |                                                                                                | 105          | 0           | TBD   | 8.7841<br>295  | 9.6625<br>425  | TBD  | 4.9028<br>845 | 5.3931<br>730 |      |       |
|                      |                                                                                                |              | 1           | TBD   | 5.7615<br>805  | 6.3377<br>386  | TBD  | 3.6430<br>910 | 4.0074<br>001 |      |       |
|                      |                                                                                                |              | 0 & 1       | TBD   | 11.881<br>4250 | 13.069<br>5675 | TBD  | 6.2227<br>525 | 6.8450<br>278 |      |       |
| I <sub>DD_DCDC</sub> | Active core in RUN Inactive core in STOP while (1) loop Compute Operation Execution from flash | 25           | 0           | TBD   | 5.2461<br>688  | 5.7707<br>856  | TBD  | 3.1994<br>735 | 3.5194<br>208 | mA   |       |
|                      |                                                                                                |              | 1           | TBD   | 2.8215<br>352  | 3.1036<br>887  | TBD  | 2.2296<br>502 | 2.4526<br>152 |      |       |
|                      |                                                                                                |              | 0 & 1       | TBD   | 6.6631<br>669  | 7.3294<br>836  | TBD  | 3.7794<br>404 | 4.1573<br>844 |      |       |
|                      |                                                                                                | 70           | 0           | TBD   | 5.4587<br>041  | 6.0045<br>745  | TBD  | 3.3354<br>144 | 3.6689<br>559 |      |       |
|                      |                                                                                                |              | 1           | TBD   | 2.9876<br>701  | 3.2864<br>371  | TBD  | 2.3355<br>965 | 2.5691<br>561 |      |       |

| Symbol               | Description                                              | Temp<br>(°C) | Active core | LDO ( | VDD_DCI        | DC=3V)         | (VDE | DCDC<br>D_DCDC= | :3.3V)        | Unit | Notes |
|----------------------|----------------------------------------------------------|--------------|-------------|-------|----------------|----------------|------|-----------------|---------------|------|-------|
|                      |                                                          |              |             | Min.  | Тур.           | Max            | Min. | Тур.            | Max           |      |       |
|                      |                                                          |              | 0 & 1       | TBD   | 6.9413<br>711  | 7.6355<br>082  | TBD  | 3.9403<br>972   | 4.3344<br>369 |      |       |
|                      |                                                          | 85           | 0           | TBD   | 5.7763<br>939  | 6.3540<br>332  | TBD  | 3.4868<br>325   | 3.8355<br>158 |      |       |
|                      |                                                          |              | 1           | TBD   | 3.2189<br>408  | 3.5408<br>349  | TBD  | 2.4519<br>518   | 2.6971<br>470 |      |       |
|                      |                                                          |              | 0 & 1       | TBD   | 7.3298<br>974  | 8.0628<br>872  | TBD  | 4.1216<br>783   | 4.5338<br>461 |      |       |
|                      |                                                          | 105          | 0           | TBD   | 6.4509<br>165  | 7.0960<br>082  | TBD  | 3.8840<br>025   | 4.2724<br>028 |      |       |
|                      |                                                          |              | 1           | TBD   | 3.7432<br>095  | 4.1175<br>305  | TBD  | 2.7842<br>020   | 3.0626<br>222 |      |       |
|                      |                                                          |              | 0 & 1       | TBD   | 8.1595<br>655  | 8.9755<br>221  | TBD  | 4.5940<br>790   | 5.0534<br>869 |      |       |
| I <sub>DD_DCDC</sub> | Active core in RUN Inactive core in                      | 25           | 0           | TBD   | 5.3445<br>974  | 5.8790<br>572  | TBD  | 3.4994<br>804   | 3.8494<br>285 | mA   |       |
|                      | STOP Coremark<br>benchmark code<br>Compute Operation     |              | 1           | TBD   | 4.7275<br>289  | 5.2002<br>818  | TBD  | 2.9995<br>346   | 3.2994<br>880 |      |       |
|                      | Execution from flash                                     |              | 0 & 1       | TBD   | 8.8717<br>311  | 9.7589<br>043  | TBD  | 4.8743<br>648   | 5.3618<br>013 |      |       |
|                      |                                                          | 70           | 0           | TBD   | 5.5775<br>821  | 6.1353<br>403  | TBD  | 3.6304<br>379   | 3.9934<br>817 |      |       |
|                      |                                                          |              | 1           | TBD   | 4.8148<br>045  | 5.2962<br>849  | TBD  | 3.1104<br>418   | 3.4214<br>859 |      |       |
|                      |                                                          |              | 0 & 1       | TBD   | 8.9860<br>364  | 9.8846<br>400  | TBD  | 5.0502<br>785   | 5.5553<br>063 |      |       |
|                      |                                                          | 85           | 0           | TBD   | 6.2106<br>812  | 6.8317<br>494  | TBD  | 3.7417<br>492   | 4.1159<br>241 |      |       |
|                      |                                                          |              | 1           | TBD   | 5.0620<br>747  | 5.5682<br>821  | TBD  | 3.1067<br>417   | 3.4174<br>159 |      |       |
|                      |                                                          |              | 0 & 1       | TBD   | 9.5418<br>466  | 10.496<br>0313 | TBD  | 5.0616<br>131   | 5.5677<br>745 |      |       |
|                      |                                                          | 105          | 0           | TBD   | 6.7106<br>085  | 7.3816<br>694  | TBD  | 4.1190<br>060   | 4.5309<br>066 |      |       |
|                      |                                                          |              | 1           | TBD   | 5.6565<br>470  | 6.2222<br>017  | TBD  | 3.4441<br>385   | 3.7885<br>524 |      |       |
|                      |                                                          |              | 0 & 1       | TBD   | 10.212<br>4725 | 11.233<br>7198 | TBD  | 5.6539<br>440   | 6.2193<br>384 |      |       |
| I <sub>DD_DCDC</sub> | Active core in high speed RUN Inactive                   | 25           | 0           | TBD   | 10.218<br>0003 | 11.239<br>8003 | TBD  | 5.9754<br>302   | 6.5729<br>732 | mA   |       |
|                      | core in STOP while<br>(1) loop. All<br>peripheral clocks |              | 1           | TBD   | 5.3382<br>864  | 5.8721<br>150  | TBD  | 3.5623<br>238   | 3.9185<br>562 |      |       |
|                      | disabled. Execution                                      |              | 0 & 1       | TBD   | 12.814<br>2366 | 14.095<br>6603 | TBD  | 7.2100<br>589   | 7.9310<br>648 |      |       |

| Symbol               | Description                                               | Temp<br>(°C) | Active core | LDO ( | VDD_DC         | DC=3V)         | (VDE | DCDC<br>D_DCDC= | =3.3V)         | Unit | Notes |
|----------------------|-----------------------------------------------------------|--------------|-------------|-------|----------------|----------------|------|-----------------|----------------|------|-------|
|                      |                                                           |              |             | Min.  | Тур.           | Max            | Min. | Тур.            | Max            |      |       |
|                      | from flash Core V <sub>DD</sub><br>= 1.4 V. Core clock =  | 70           | 0           | TBD   | 10.563<br>4165 | 11.619<br>7582 | TBD  | 6.1833<br>922   | 6.8017<br>314  |      |       |
|                      | 72 MHz                                                    |              | 1           | TBD   | 5.6602<br>312  | 6.2262<br>544  | TBD  | 3.7318<br>548   | 4.1050<br>403  |      |       |
|                      |                                                           |              | 0 & 1       | TBD   | 13.198<br>5246 | 14.518<br>3771 | TBD  | 7.4382<br>517   | 8.1820<br>768  |      |       |
|                      |                                                           | 85           | 0           | TBD   | 11.073<br>3583 | 12.180<br>6941 | TBD  | 6.4253<br>266   | 7.0678<br>592  |      |       |
|                      |                                                           |              | 1           | TBD   | 6.1177<br>700  | 6.7295<br>470  | TBD  | 3.9474<br>052   | 4.3421<br>457  |      |       |
|                      |                                                           |              | 0 & 1       | TBD   | 13.691<br>0560 | 15.060<br>1616 | TBD  | 7.6852<br>232   | 8.4537<br>455  |      |       |
|                      |                                                           | 105          | 0           | TBD   | 12.068<br>4150 | 13.275<br>2565 | TBD  | 7.0534<br>300   | 7.7587<br>730  |      |       |
|                      |                                                           |              | 1           | TBD   | 7.0870<br>300  | 7.7957<br>330  | TBD  | 4.5342<br>500   | 4.9876<br>750  |      |       |
|                      |                                                           |              | 0 & 1       | TBD   | 14.687<br>1450 | 16.155<br>8595 | TBD  | 8.3381<br>700   | 9.1719<br>870  |      |       |
| I <sub>DD_DCDC</sub> | Active core in high speed RUN Inactive                    | 25           | 0           | TBD   | 12.819<br>1801 | 14.101<br>0981 | TBD  | 7.2150<br>338   | 7.9365<br>372  | mA   |       |
|                      | core in STOP while (1) loop All peripheral clocks enabled |              | 1           | TBD   | 7.4387<br>438  | 8.1826<br>182  | TBD  | 4.5122<br>387   | 4.9634<br>626  |      |       |
|                      | Execution from flash Core Vdd = 1.4V                      |              | 0 & 1       | TBD   | 17.300<br>8086 | 19.030<br>8894 | TBD  | 9.4198<br>050   | 10.361<br>7855 |      |       |
|                      | Core clock = 72MHz                                        | 70           | 0           | TBD   | 13.213<br>6074 | 14.534<br>9682 | TBD  | 7.4483<br>007   | 8.1931<br>308  |      |       |
|                      |                                                           |              | 1           | TBD   | 7.7917<br>474  | 8.5709<br>222  | TBD  | 4.7115<br>303   | 5.1826<br>834  |      |       |
|                      |                                                           |              | 0 & 1       | TBD   | 17.755<br>0556 | 19.530<br>5612 | TBD  | 9.7030<br>572   | 10.673<br>3630 |      |       |
|                      |                                                           | 85           | 0           | TBD   | 13.735<br>8550 | 15.109<br>4405 | TBD  | 7.7051<br>844   | 8.4757<br>028  |      |       |
|                      |                                                           |              | 1           | TBD   | 8.2703<br>248  | 9.0973<br>573  | TBD  | 4.9322<br>609   | 5.4254<br>870  |      |       |
|                      |                                                           |              | 0 & 1       | TBD   | 18.248<br>5860 | 20.073<br>4446 | TBD  | 9.9748<br>488   | 10.972<br>3337 |      |       |
|                      |                                                           | 105          | 0           | TBD   | 14.777<br>1950 | 16.254<br>9145 | TBD  | 8.3732<br>700   | 9.2105<br>970  |      |       |
|                      |                                                           |              | 1           | TBD   | 9.2851<br>450  | 10.213<br>6595 | TBD  | 5.5539<br>900   | 6.1093<br>890  |      |       |
|                      |                                                           |              | 0 & 1       | TBD   | 19.330<br>7100 | 21.263<br>7810 | TBD  | 10.688<br>0250  | 11.756<br>8275 |      |       |

| Symbol               | Description                                          | Temp<br>(°C) | Active core | LDO ( | VDD_DCI        | DC=3V)         | (VDE | DCDC<br>D_DCDC= | =3.3V)          | Unit | Note |
|----------------------|------------------------------------------------------|--------------|-------------|-------|----------------|----------------|------|-----------------|-----------------|------|------|
|                      |                                                      |              |             | Min.  | Тур.           | Max            | Min. | Тур.            | Max             |      |      |
| I <sub>DD_DCDC</sub> | Active core in high speed RUN Inactive               | 25           | 0           | TBD   | 9.4742<br>955  | 10.421<br>7251 | TBD  | 5.5924<br>751   | 6.1517<br>226   | mA   |      |
|                      | core in STOP, Compute Operation Execution from flash |              | 1           | TBD   | 4.6345<br>561  | 5.0980<br>117  | TBD  | 3.2045<br>045   | 3.5249<br>549   |      |      |
|                      | Core Vdd = 1.4V<br>Core clock = 72MHz                |              | 0 & 1       | TBD   | 11.934<br>9895 | 13.128<br>4885 | TBD  | 6.7524<br>689   | 7.4277<br>158   |      |      |
|                      |                                                      | 70           | 0           | TBD   | 9.8293<br>219  | 10.812<br>2541 | TBD  | 5.7949<br>851   | 6.3744<br>836   |      |      |
|                      |                                                      |              | 1           | TBD   | 4.9663<br>010  | 5.4629<br>311  | TBD  | 3.3733<br>394   | 3.7106<br>734   |      |      |
|                      |                                                      |              | 0 & 1       | TBD   | 12.314<br>6500 | 13.546<br>1150 | TBD  | 6.9798<br>909   | 7.6778<br>800   |      |      |
|                      |                                                      | 85           | 0           | TBD   | 10.318<br>5410 | 11.350<br>3951 | TBD  | 6.0316<br>590   | 6.6348<br>249   |      |      |
|                      |                                                      |              | 1           | TBD   | 5.3935<br>126  | 5.9328<br>639  | TBD  | 3.5837<br>069   | 7 3.9420<br>776 |      |      |
|                      |                                                      |              | 0 & 1       | TBD   | 12.806<br>7876 | 14.087<br>4663 | TBD  | 7.2264<br>905   | 7.9491<br>396   |      |      |
|                      |                                                      | 105          | 0           | TBD   | 11.308<br>8900 | 12.439<br>7790 | TBD  | 6.6545<br>900   | 7.3200<br>490   |      |      |
|                      |                                                      |              | 1           | TBD   | 6.3626<br>300  | 6.9988<br>930  | TBD  | 4.1653<br>900   | 4.5819<br>290   |      |      |
|                      |                                                      |              | 0 & 1       | TBD   | 13.812<br>5450 | 15.193<br>7995 | TBD  | 7.8593<br>650   | 8.6453<br>015   |      |      |
| DD_DCDC              | Active core in high speed RUN Inactive               | 25           | 0           | TBD   | 10.231<br>6640 | 11.254<br>8304 | TBD  | 5.9625<br>644   | 6.5588<br>208   | mA   |      |
|                      | core in STOP Coremark benchmark code; Execution from |              | 1           | TBD   | 8.0329<br>883  | 8.8362<br>871  | TBD  | 4.6992<br>878   | 5.1692<br>166   |      |      |
|                      | flash Core Vdd = 1.4V Core clock =                   |              | 0 & 1       | TBD   | 15.751<br>3001 | 17.326<br>4301 | TBD  | 8.6471<br>733   | 9.5118<br>907   |      |      |
|                      | 72MHz                                                | 70           | 0           | TBD   | 10.347<br>3410 | 11.382<br>0751 | TBD  | 6.2650<br>069   | 6.8915<br>076   |      |      |
|                      |                                                      |              | 1           | TBD   | 7.8810<br>412  | 8.8362<br>871  | TBD  | 4.6832<br>397   | 5.1515<br>636   |      |      |
|                      |                                                      |              | 0 & 1       | TBD   | 16.036<br>2923 | 17.639<br>9215 | TBD  | 9.0048<br>652   | 9.9053<br>517   |      |      |
|                      |                                                      | 85           | 0           | TBD   | 10.877<br>6352 | 11.965<br>3987 | TBD  | 6.3516<br>303   | 6.9867<br>933   |      |      |
|                      |                                                      |              | 1           | TBD   | 8.3945<br>135  | 9.2339<br>649  | TBD  | 5.0736<br>881   | 5.5810<br>569   |      |      |
|                      |                                                      |              | 0 & 1       | TBD   | 16.714<br>2115 | 18.385<br>6327 | TBD  | 8.9365<br>333   | 9.8301<br>866   |      |      |
|                      |                                                      | 105          | 0           | TBD   | 12.123<br>1800 | 13.335<br>4980 | TBD  | 6.9794<br>450   | 7.6773<br>895   |      |      |

| Symbol               | Description                                        | Temp<br>(°C) | Active core | LDO ( | VDD_DCI        | DC=3V)         | (VDI | DCDC<br>D_DCDC= | =3.3V)         | Unit | Notes |
|----------------------|----------------------------------------------------|--------------|-------------|-------|----------------|----------------|------|-----------------|----------------|------|-------|
|                      |                                                    |              |             | Min.  | Тур.           | Max            | Min. | Тур.            | Max            |      |       |
|                      |                                                    |              | 1           | TBD   | 9.7353<br>200  | 10.708<br>8520 | TBD  | 5.5524<br>900   | 6.1077<br>390  |      |       |
|                      |                                                    |              | 0 & 1       | TBD   | 17.830<br>9150 | 19.614<br>0065 | TBD  | 9.8116<br>850   | 10.792<br>8535 |      |       |
| I <sub>DD_DCDC</sub> | Active core in WAIT Inactive core in               | 25           | 0           | TBD   | 2.7318<br>225  | 3.0050<br>048  | TBD  | 0.5042<br>153   | 0.5546<br>368  | mA   |       |
|                      | STOP All peripheral clocks disabled                |              | 1           | TBD   | 2.3875<br>208  | 2.6262<br>729  | TBD  | 0.8014<br>842   | 0.8816<br>326  |      |       |
|                      |                                                    |              | 0 & 1       | TBD   | 3.2308<br>192  | 3.5539<br>011  | TBD  | 2.2375<br>536   | 2.4613<br>089  |      |       |
|                      |                                                    | 70           | 0           | TBD   | 2.9377<br>668  | 3.2315<br>435  | TBD  | 0.5405<br>379   | 0.5945<br>917  |      |       |
|                      |                                                    |              | 1           | TBD   | 2.5534<br>335  | 2.8087<br>769  | TBD  | 0.8454<br>344   | 0.9299<br>779  |      |       |
|                      |                                                    |              | 0 & 1       | TBD   | 3.4868<br>897  | 3.8355<br>787  | TBD  | 2.3592<br>414   | 2.5951<br>655  |      |       |
|                      |                                                    | 85           | 0           | TBD   | 3.2339<br>529  | 3.5573<br>481  | TBD  | TBD             | TBD            |      |       |
|                      |                                                    |              | 1           | TBD   | 2.7844<br>934  | 3.0629<br>427  | TBD  | TBD             | TBD            |      |       |
|                      |                                                    |              | 0 & 1       | TBD   | 3.8534<br>339  | 4.2387<br>772  | TBD  | 2.5056<br>867   | 2.7562<br>554  |      |       |
|                      |                                                    | 105          | 0           | TBD   | 3.9031<br>480  | 4.3324<br>943  | TBD  | TBD             | TBD            |      |       |
|                      |                                                    |              | 1           | TBD   | 3.7397<br>096  | 3.6668<br>684  | TBD  | TBD             | TBD            |      |       |
|                      |                                                    |              | 0 & 1       | TBD   | 4.6723<br>855  | 5.1863<br>479  | TBD  | 2.8933<br>210   | 3.2115<br>863  |      |       |
| I <sub>DD_DCDC</sub> | Active core in WAIT Inactive core in               | 25           | 0           | TBD   | 4.3982<br>298  | 4.8380<br>528  | TBD  | 2.1026<br>105   | 2.3128<br>715  | mA   |       |
|                      | STOP All peripheral clocks disabled Flash disabled |              | 1           | TBD   | 3.7397<br>096  | 4.1136<br>806  | TBD  | 2.4326<br>011   | 2.6758<br>612  |      |       |
|                      |                                                    |              | 0 & 1       | TBD   | 6.0996<br>947  | 6.7096<br>642  | TBD  | 2.9024<br>704   | 3.1927<br>175  |      |       |
|                      |                                                    | 70           | 0           | TBD   | 4.6100<br>992  | 5.0711<br>092  | TBD  | 2.2142<br>536   | 2.4356<br>790  |      |       |
|                      |                                                    |              | 1           | TBD   | 3.9211<br>695  | 4.3132<br>865  | TBD  | 2.5792<br>107   | 2.8371<br>317  |      |       |
|                      |                                                    |              | 0 & 1       | TBD   | 6.3824<br>161  | 7.0206<br>578  | TBD  | 3.0340<br>810   | 3.3374<br>891  |      |       |
|                      |                                                    | 85           | 0           | TBD   | 4.9172<br>868  | 5.4090<br>155  | TBD  | 2.3257<br>038   | 2.5582<br>742  |      |       |
|                      |                                                    |              | 1           | TBD   | 4.1681<br>535  | 4.5849<br>689  | TBD  | 2.7456<br>277   | 3.0201<br>905  |      |       |

| Symbol               | Description                                                   | Temp<br>(°C) | Active core | LDO ( | VDD_DCI       | DC=3V)        | (VDE | DCDC<br>D_DCDC= | :3.3V)        | Unit | Notes |
|----------------------|---------------------------------------------------------------|--------------|-------------|-------|---------------|---------------|------|-----------------|---------------|------|-------|
|                      |                                                               |              |             | Min.  | Тур.          | Max           | Min. | Тур.            | Max           |      |       |
|                      |                                                               |              | 0 & 1       | TBD   | 6.7704<br>384 | 7.4474<br>823 | TBD  | 3.1755<br>614   | 3.4931<br>175 |      |       |
|                      |                                                               | 105          | 0           | TBD   | 5.5867<br>315 | 6.2012<br>720 | TBD  | 2.6534<br>595   | 2.9453<br>400 |      |       |
|                      |                                                               |              | 1           | TBD   | 4.7224<br>495 | 5.2419<br>189 | TBD  | 3.2033<br>400   | 3.5557<br>074 |      |       |
|                      |                                                               |              | 0 & 1       | TBD   | 7.6251<br>305 | 8.4638<br>949 | TBD  | 3.5784<br>120   | 3.9720<br>373 |      |       |
| I <sub>DD_DCDC</sub> | Both cores in<br>PSTOP2 Flash                                 | 25           |             | TBD   | 1.4686<br>224 | 2.4232<br>270 |      |                 |               | mA   |       |
|                      | disabled                                                      | 70           |             | TBD   | 1.7237<br>184 | 2.8786<br>097 |      |                 |               |      |       |
|                      |                                                               | 85           |             | TBD   | 2.1095<br>349 | 3.4807<br>326 |      |                 |               |      |       |
|                      |                                                               | 105          |             | TBD   | 2.9682<br>465 | 4.7788<br>769 |      |                 |               |      |       |
| I <sub>DD_DCDC</sub> | Active core in VLPR Inactive core in VLPS                     | 25           | 0           | TBD   | 0.8125<br>956 | 0.8938<br>551 |      | 0.9236<br>022   |               | mA   |       |
|                      | while (1) loop All<br>peripheral clocks<br>disabled Execution |              | 1           | TBD   | 0.4484<br>704 | 0.4933<br>175 |      | 0.4537<br>492   |               |      |       |
|                      | from flash Slow IRC<br>= 8 MHz Core = 8                       |              | 0 & 1       | TBD   | 1.0165<br>950 | 1.1182<br>545 |      | 1.1307<br>699   |               |      |       |
|                      | MHz, bus = 4 MHz<br>Flash = 1 MHz                             | 70           | 0           | TBD   | 0.8703<br>438 | 0.9573<br>781 |      |                 |               |      |       |
|                      |                                                               |              | 1           | TBD   | 0.4980<br>829 | 0.5478<br>912 |      |                 |               |      |       |
|                      |                                                               |              | 0 & 1       | TBD   | 1.0764<br>042 | 1.1840<br>446 |      |                 |               |      |       |
|                      |                                                               | 85           | 0           | TBD   | 0.9414<br>290 | 1.0355<br>719 |      |                 |               |      |       |
|                      |                                                               |              | 1           | TBD   | 0.5704<br>961 | 0.6275<br>457 |      |                 |               |      |       |
|                      |                                                               |              | 0 & 1       | TBD   | 1.1488<br>764 | 1.2637<br>641 |      |                 |               |      |       |
|                      |                                                               | 105          | 0           | TBD   | 1.1129<br>920 | 1.2242<br>912 |      |                 |               |      |       |
|                      |                                                               |              | 1           | TBD   | 0.7409<br>135 | 0.8150<br>049 |      |                 |               |      |       |
|                      |                                                               |              | 0 & 1       | TBD   | 1.3242<br>965 | 1.4567<br>262 |      |                 |               |      |       |
| I <sub>DD_DCDC</sub> | Active core in VLPR Inactive core in VLPS                     | 25           | 0           | TBD   | 1.0390<br>560 | 1.1429<br>616 |      |                 |               | mA   |       |
|                      | while (1) loop All<br>peripheral clocks                       |              | 1           | TBD   | 0.6384<br>310 | 0.9959<br>524 |      |                 |               |      |       |

| Symbol               | Description                                           | Temp<br>(°C) | Active core | LDO ( | VDD_DCI       | DC=3V)        | (VDD | DCDC<br>DCDC= | :3.3V) | Unit | Notes |
|----------------------|-------------------------------------------------------|--------------|-------------|-------|---------------|---------------|------|---------------|--------|------|-------|
|                      |                                                       |              | ĺ           | Min.  | Тур.          | Max           | Min. | Тур.          | Max    | 1    |       |
|                      | enabled Execution<br>from flash Slow IRC              |              | 0 & 1       | TBD   | 1.4058<br>049 | 1.5463<br>854 |      |               |        |      |       |
|                      | = 8 MHz Core = 8<br>MHz, bus = 4 MHz<br>Flash = 1 MHz | 70           | 0           | TBD   | 1.0966<br>464 | 1.2063<br>111 |      |               |        |      |       |
|                      |                                                       |              | 1           | TBD   | 0.6903<br>102 | 1.1321<br>088 |      |               |        |      |       |
|                      |                                                       |              | 0 & 1       | TBD   | 1.4668<br>090 | 1.6134<br>899 |      |               |        |      |       |
|                      |                                                       | 85           | 0           | TBD   | 1.1736<br>655 | 1.2910<br>320 |      |               |        |      |       |
|                      |                                                       |              | 1           | TBD   | 0.7631<br>074 | 1.2438<br>650 |      |               |        |      |       |
|                      |                                                       |              | 0 & 1       | TBD   | 1.5385<br>910 | 1.6924<br>501 | -    |               |        |      |       |
|                      |                                                       | 105          | 0           | TBD   | 1.3441<br>615 | 1.4785<br>777 | I    | 1             |        |      |       |
|                      |                                                       |              | 1           | TBD   | 0.9320<br>920 | 1.4820<br>263 |      |               |        |      |       |
|                      |                                                       |              | 0 & 1       | TBD   | 1.7143<br>135 | 1.8857<br>449 | 1    |               |        |      |       |
| I <sub>DD_DCDC</sub> | Active core in VLPR Inactive core in VLPS             | 25           | 0           | TBD   | 0.7851<br>406 | 0.8636<br>547 | I    | 1             |        | mA   |       |
|                      | while (1) loop Compute Operation Execution from flash |              | 1           | TBD   | 0.4252<br>546 | 0.6633<br>972 | I    | -             |        |      |       |
|                      | Slow IRC = 8 MHz<br>Core = 8 MHz, bus =               |              | 0 & 1       | TBD   | 0.9876<br>227 | 1.0863<br>850 | -    |               |        |      |       |
|                      | 4 MHz Flash = 1<br>MHz                                | 70           | 0           | TBD   | 0.8375<br>459 | 0.9213<br>005 |      |               |        |      |       |
|                      |                                                       |              | 1           | TBD   | 0.4732<br>995 | 0.7762<br>113 |      |               |        |      |       |
|                      |                                                       |              | 0 & 1       | TBD   | 1.0481<br>555 | 1.1529<br>710 |      |               |        |      |       |
|                      |                                                       | 85           | 0           | TBD   | 0.9160<br>067 | 1.0076<br>074 |      |               |        |      |       |
|                      |                                                       |              | 1           | TBD   | 0.5432<br>823 | 0.8855<br>502 |      |               |        |      |       |
|                      |                                                       |              | 0 & 1       | TBD   | 1.1238<br>677 | 1.2362<br>544 |      |               |        |      |       |
|                      |                                                       | 105          | 0           | TBD   | 1.0839<br>955 | 1.1923<br>951 |      |               |        |      |       |
|                      |                                                       |              | 1           | TBD   | 0.7113<br>835 | 1.1310<br>998 |      |               |        |      |       |
|                      |                                                       |              | 0 & 1       | TBD   | 1.2940<br>520 | 1.4234<br>572 |      |               |        |      |       |

| Symbol               | Description                                                    | Temp<br>(°C) | Active core | LDO ( | VDD_DCI       | DC=3V)        | (VDD | DCDC<br>DCDC= | =3.3V) | Unit | Notes |
|----------------------|----------------------------------------------------------------|--------------|-------------|-------|---------------|---------------|------|---------------|--------|------|-------|
|                      |                                                                |              |             | Min.  | Тур.          | Max           | Min. | Тур.          | Max    |      |       |
| I <sub>DD_DCDC</sub> | Active core in VLPR Inactive core in VLPS                      | 25           | 0           | TBD   | 0.8983<br>307 | 0.9881<br>638 |      |               |        | mA   |       |
|                      | Coremark benchmark code Compute Operation Execution            |              | 1           | TBD   | 0.7530<br>949 | 1.1748<br>280 |      |               |        |      |       |
|                      | from flash Slow IRC<br>= 8 MHz Core = 8                        |              | 0 & 1       | TBD   | 1.3206<br>901 | 1.4527<br>591 |      |               |        |      |       |
|                      | MHz, bus = 4 MHz<br>Flash = 1 MHz                              | 70           | 0           | TBD   | 0.9003<br>378 | 0.9903<br>716 | -    |               |        |      |       |
|                      |                                                                |              | 1           | TBD   | 0.7505<br>096 | 1.2308<br>358 |      |               |        |      |       |
|                      |                                                                |              | 0 & 1       | TBD   | 1.4567<br>849 | 1.6024<br>633 |      |               |        |      |       |
|                      |                                                                | 85           | 0           | TBD   | 0.9764<br>007 | 1.0740<br>407 |      |               |        |      |       |
|                      |                                                                |              | 1           | TBD   | 0.8481<br>384 | 1.3824<br>656 |      |               |        |      |       |
|                      |                                                                |              | 0 & 1       | TBD   | 1.5686<br>854 | 1.7255<br>540 |      |               |        |      |       |
|                      |                                                                | 105          | 0           | TBD   | 1.1542<br>810 | 1.2697<br>091 |      |               |        | -    |       |
|                      |                                                                |              | 1           | TBD   | 1.0542<br>210 | 1.6762<br>114 |      |               |        |      |       |
|                      |                                                                |              | 0 & 1       | TBD   | 1.7041<br>740 | 1.8745<br>914 |      |               |        |      |       |
| DD_DCDC              | Active core in VLPW Inactive core in VLPS                      | 25           | 0           | TBD   | 0.3491<br>953 | 0.3841<br>148 |      |               |        | mA   |       |
|                      | All peripheral clocks<br>disabled Flash<br>disabled Slow IRC = |              | 1           | TBD   | 0.3057<br>422 | 0.4769<br>578 |      |               |        |      |       |
|                      | 8 MHz Core = 8<br>MHz, bus = 4 MHz                             |              | 0 & 1       | TBD   | 0.4113<br>682 | 0.4525<br>051 |      |               |        |      |       |
|                      | Flash = 1 MHz                                                  | 70           | 0           | TBD   | 0.3972<br>241 | 0.4369<br>465 |      |               |        |      |       |
|                      |                                                                |              | 1           | TBD   | 0.3536<br>407 | 0.5799<br>708 |      |               |        |      |       |
|                      |                                                                |              | 0 & 1       | TBD   | 0.4560<br>503 | 0.5016<br>554 |      |               |        |      |       |
|                      |                                                                | 85           | 0           | TBD   | 0.4701<br>034 | 0.5171<br>138 |      |               |        |      |       |
|                      |                                                                |              | 1           | TBD   | 0.4243<br>183 | 0.6916<br>388 |      |               |        |      |       |
|                      |                                                                |              | 0 & 1       | TBD   | 0.5303<br>140 | 0.5833<br>454 |      |               |        |      |       |
|                      |                                                                | 105          | 0           | TBD   | 0.6366<br>055 | 0.7320<br>963 |      |               |        |      |       |

| Symbol | Description | Temp<br>(°C) | Active core | LDO ( | VDD_DCI       | DC=3V)        | (VDD | DCDC<br>DCDC= | :3.3V) | Unit | Notes |
|--------|-------------|--------------|-------------|-------|---------------|---------------|------|---------------|--------|------|-------|
|        |             |              |             | Min.  | Тур.          | Max           | Min. | Тур.          | Max    |      |       |
|        |             |              | 1           | TBD   | 0.5927<br>040 | 0.9423<br>994 |      |               |        |      |       |
|        |             |              | 0 & 1       | TBD   | 0.7035<br>510 | 0.8090<br>836 |      |               |        |      |       |

### 4.3.2.5.2 Power consumption operating behaviors in bypass mode

The current parameters in the table below are derived from

- code executing a while(1)
- loop from flash, unless otherwise noted
- Core and system clocks running at 48 MHz, bus and flash clocks running at 24 MHz
- LPFLL at 48MHz

| Symbol          | Description                                                   | Temp | Active | C            | ore           | VDI          | DIO1          | VDI           | 0102          | Unit | Notes |
|-----------------|---------------------------------------------------------------|------|--------|--------------|---------------|--------------|---------------|---------------|---------------|------|-------|
|                 |                                                               | (°C) | core   | Тур.         | Max           | Тур.         | Max           | Тур.          | Max           |      |       |
| I <sub>DD</sub> | Active core in RUN Inactive core in STOP                      | 25   | 0      | 5.0600<br>00 | 5.5660<br>000 | 0.1941<br>35 | 0.2135<br>485 | 0.0000<br>161 | 0.0000<br>177 | mA   |       |
|                 | while (1) loop All<br>peripheral clocks<br>disabled Execution |      | 1      | 2.8600<br>00 | 3.1460<br>000 | 0.1941<br>60 | 0.2135<br>760 | 0.0000<br>148 | 0.0000<br>163 |      |       |
|                 | from flash                                                    |      | 0 & 1  | 6.3650<br>00 | 7.0015<br>000 | 0.1941<br>15 | 0.2135<br>265 | 0.0000<br>162 | 0.0000<br>179 |      |       |
|                 |                                                               | 70   | 0      | 5.2750<br>00 | 5.8025<br>000 | 0.2003<br>90 | 0.2204<br>290 | 0.0002<br>092 | 0.0002<br>302 |      |       |
|                 |                                                               |      | 1      | 3.0200<br>00 | 3.3220<br>000 | 0.2002<br>90 | 0.2203<br>190 | 0.0002<br>101 | 0.0002<br>311 |      |       |
|                 |                                                               |      | 0 & 1  | 6.6050<br>00 | 7.2655<br>000 | 0.2003<br>65 | 0.2204<br>015 | 0.0002<br>093 | 0.0002<br>303 |      |       |
|                 |                                                               | 85   | 0      | 5.4600<br>00 | 6.0060<br>000 | 0.2042<br>80 | 0.2247<br>080 | 0.0004<br>763 | 0.0005<br>239 |      |       |
|                 |                                                               |      | 1      | 3.2050<br>00 | 3.5255<br>000 | 0.2043<br>25 | 0.2247<br>575 | 0.0004<br>741 | 0.0005<br>215 |      |       |
|                 |                                                               |      | 0 & 1  | 6.8700<br>00 | 7.5570<br>000 | 0.2042<br>10 | 0.2246<br>310 | 0.0004<br>762 | 0.0005<br>238 |      |       |
|                 |                                                               | 105  | 0      | 5.9700<br>00 | 6.5670<br>000 | 0.2140<br>45 | 0.2354<br>495 | 0.0013<br>750 | 0.0015<br>125 |      |       |
|                 |                                                               |      | 1      | 3.6200<br>00 | 3.9820<br>000 | 0.2141<br>00 | 0.2355<br>100 | 0.0013<br>700 | 0.0015<br>070 |      |       |
|                 |                                                               |      | 0 & 1  | 7.4750<br>00 | 8.2225<br>000 | 0.2139<br>20 | 0.2353<br>120 | 0.0013<br>700 | 0.0015<br>070 |      |       |

| Symbol          | Description                                                           | Temp | Active | C            | ore            | VDI          | DIO1          | VDI           | DIO2          | Unit | Notes |
|-----------------|-----------------------------------------------------------------------|------|--------|--------------|----------------|--------------|---------------|---------------|---------------|------|-------|
|                 |                                                                       | (°C) | core   | Тур.         | Max            | Тур.         | Max           | Тур.          | Max           |      |       |
| I <sub>DD</sub> | Active core in RUN<br>Inactive core in STOP                           | 25   | 0      | 6.4850<br>00 | 7.1335<br>000  | 0.1941<br>25 | 0.2135<br>375 | 0.0000<br>153 | 0.0000<br>168 | mA   |       |
|                 | while (1) loop All<br>peripheral clocks<br>enabled Execution          |      | 1      | 4.0900<br>00 | 4.4990<br>000  | 0.1941<br>35 | 0.2135<br>485 | 0.0000<br>151 | 0.0000<br>166 |      |       |
|                 | from flash                                                            |      | 0 & 1  | 8.6850<br>00 | 9.5535<br>000  | 0.1940<br>56 | 0.2134<br>605 | 0.0000<br>154 | 0.0000<br>170 |      |       |
|                 |                                                                       | 70   | 0      | 6.6650<br>00 | 7.3315<br>000  | 0.2003<br>90 | 0.2204<br>290 | 0.0002<br>100 | 0.0002<br>311 |      |       |
|                 |                                                                       |      | 1      | 4.2600<br>00 | 4.6860<br>000  | 0.2003<br>90 | 0.2204<br>190 | 0.0002<br>091 | 0.0002<br>300 |      |       |
|                 |                                                                       |      | 0 & 1  | 8.9150<br>00 | 9.8065<br>000  | 0.2003<br>10 | 0.2203<br>410 | 0.0002<br>101 | 0.0002<br>311 |      |       |
|                 |                                                                       | 85   | 0      | 6.8850<br>00 | 7.5735<br>000  | 0.2041<br>95 | 0.2246<br>145 | 0.0004<br>738 | 0.0005<br>211 |      |       |
|                 |                                                                       |      | 1      | 4.4300<br>00 | 4.8730<br>000  | 0.2043<br>05 | 0.2247<br>355 | 0.0004<br>725 | 0.0005<br>198 |      |       |
|                 |                                                                       |      | 0 & 1  | 9.1800<br>00 | 10.098<br>0000 | 0.2041<br>25 | 0.2245<br>375 | 0.0004<br>727 | 0.0005<br>200 |      |       |
|                 |                                                                       | 105  | 0      | 7.3550<br>00 | 8.0905<br>000  | 0.2139<br>35 | 0.2353<br>285 | 0.0013<br>700 | 0.0015<br>070 |      |       |
|                 |                                                                       |      | 1      | 4.8700<br>00 | 5.3570<br>000  | 0.2141<br>15 | 0.2355<br>265 | 0.0013<br>700 | 0.0015<br>070 |      |       |
|                 |                                                                       |      | 0 & 1  | 9.7550<br>00 | 10.730<br>5000 | 0.2139<br>75 | 0.2353<br>725 | 0.0013<br>750 | 0.0015<br>125 | _    |       |
| I <sub>DD</sub> | Active core in RUN<br>Inactive core in STOP<br>while (1) loop Compute | 25   | 0      | 4.5700<br>00 | 5.0270<br>000  | 0.1381<br>10 | 0.1519<br>210 | 0.0000<br>151 | 0.0000<br>166 | mA   |       |
|                 | Operation Execution from flash                                        |      | 1      | 2.3600       | 2.5960<br>000  | 0.1381<br>60 | 0.1519<br>760 | 0.0000<br>151 | 0.0000<br>166 |      |       |
|                 |                                                                       |      | 0 & 1  | 5.7950<br>00 | 6.3745<br>000  | 0.1380<br>60 | 0.1518<br>660 | 0.0000<br>169 | 0.0000<br>186 |      |       |
|                 |                                                                       | 70   | 0      | 4.7700<br>00 | 000            | 0.1436<br>60 | 0.1580<br>260 | 110           | 0.0002<br>321 |      |       |
|                 |                                                                       |      | 1      | 2.5250       | 2.7775<br>000  | 0.1437<br>25 | 0.1580<br>975 | 0.0002<br>104 | 0.0002<br>314 |      |       |
|                 |                                                                       |      | 0 & 1  | 6.0350<br>00 | 6.6385<br>000  | 0.1436<br>20 | 0.1579<br>820 | 0.0002<br>094 | 0.0002<br>304 |      |       |
|                 |                                                                       | 85   | 0      | 4.9650<br>00 | 5.4615<br>000  | 0.1473<br>45 | 0.1620<br>795 | 0.0004<br>724 | 0.0005<br>196 |      |       |
|                 |                                                                       |      | 1      | 2.7000       | 2.9700         | 0.1474<br>25 | 0.1621<br>675 | 0.0004<br>710 | 0.0005<br>181 |      |       |
|                 |                                                                       |      | 0 & 1  | 6.2900<br>00 | 6.9190<br>000  | 0.1473<br>30 | 0.1620<br>630 | 0.0004<br>714 | 0.0005<br>186 |      |       |
|                 |                                                                       | 105  | 0      | 5.4950<br>00 | 6.0445<br>000  | 0.1568<br>55 | 0.1725<br>405 | 0.0013<br>650 | 0.0015<br>015 |      |       |

| Symbol          | Description                                                             | Temp | Active | Co            | ore            | VDI          | 0101          | VDI           | 0102          | Unit | Note |
|-----------------|-------------------------------------------------------------------------|------|--------|---------------|----------------|--------------|---------------|---------------|---------------|------|------|
|                 |                                                                         | (°C) | core   | Тур.          | Max            | Тур.         | Max           | Тур.          | Max           |      |      |
|                 |                                                                         |      | 1      | 3.1300<br>00  | 3.4430<br>000  | 0.1569<br>15 | 0.1726<br>065 | 0.0013<br>700 | 0.0015<br>070 |      |      |
|                 |                                                                         |      | 0 & 1  | 6.9100<br>00  | 7.6010<br>000  | 0.1568<br>40 | 0.1726<br>065 | 0.0013<br>750 | 0.0015<br>125 |      |      |
| I <sub>DD</sub> | Active core in RUN<br>Inactive core in STOP                             | 25   | 0      | 5.2100<br>00  | 5.7310<br>000  | 0.1380<br>95 | 0.1519<br>045 | 0.0000<br>155 | 0.0000<br>171 | mA   |      |
|                 | Coremark benchmark code Compute                                         |      | 1      | 3.8200<br>00  | 4.2020<br>000  | 0.1381<br>25 | 0.1519<br>375 | 0.0000<br>145 | 0.0000<br>160 |      |      |
|                 | Operation Execution from flash                                          |      | 0 & 1  | 8.3300<br>00  | 9.1630<br>000  | 0.1380<br>00 | 0.1518<br>000 | 0.0000<br>142 | 0.0000<br>156 |      |      |
|                 |                                                                         | 70   | 0      | 5.6450<br>00  | 6.2095<br>000  | 0.1436<br>70 | 0.1580<br>370 | 0.0002<br>104 | 0.0002<br>315 |      |      |
|                 |                                                                         |      | 1      | 4.0000<br>00  | 4.4000<br>000  | 0.1436<br>85 | 0.1580<br>535 | 0.0002<br>103 | 0.0002<br>314 |      |      |
|                 |                                                                         |      | 0 & 1  | 8.7300<br>00  | 9.6030<br>000  | 0.1435<br>70 | 0.1579<br>270 | 0.0002<br>083 | 0.0002<br>292 |      |      |
|                 |                                                                         | 85   | 0      | 5.8100<br>00  | 6.3910<br>000  | 0.1473<br>45 | 0.1620<br>795 | 0.0004<br>701 | 0.0005<br>171 |      |      |
|                 |                                                                         |      | 1      | 4.0800<br>00  | 4.4880<br>000  | 0.1473<br>70 | 0.1621<br>070 | 0.0004<br>703 | 0.0005<br>174 |      |      |
|                 |                                                                         |      | 0 & 1  | 9.0950<br>00  | 10.004<br>5000 | 0.1472<br>65 | 0.1619<br>915 | 0.0004<br>716 | 0.0005<br>188 |      |      |
|                 |                                                                         | 105  | 0      | 6.4500<br>00  | 7.0950<br>000  | 0.1568<br>90 | 0.1725<br>790 | 0.0013<br>750 | 0.0015<br>125 |      |      |
|                 |                                                                         |      | 1      | 4.6200<br>00  | 5.0820<br>000  | 0.1568<br>85 | 0.1725<br>735 | 0.0013<br>700 | 0.0015<br>070 |      |      |
|                 |                                                                         |      | 0 & 1  | 9.7100<br>00  | 10.681<br>0000 | 0.1568<br>45 | 0.1725<br>735 | 0.0013<br>800 | 0.0015<br>180 |      |      |
| I <sub>DD</sub> | Active core in high speed RUN Inactive                                  | 25   | 0      | 9.2050<br>00  | 10.125<br>5000 | 0.5336<br>70 | 0.5870<br>370 | 0.0000<br>155 | 0.0000<br>170 | mA   |      |
|                 | core in STOP while (1) loop All peripheral                              |      | 1      | 4.8150<br>00  | 5.2965<br>000  | 0.2004<br>05 | 0.2204<br>455 | 0.0000<br>148 | 0.0000<br>163 |      |      |
|                 | clocks disabled Execution from flash Core Vdd = 1.4V Core clock = 72MHz |      | 0 & 1  | 11.660<br>000 | 12.826<br>0000 | 0.5335<br>85 | 0.5869<br>435 | 0.0000<br>157 | 0.0000<br>173 |      |      |
|                 |                                                                         | 70   | 0      | 9.5450<br>00  | 10.499<br>5000 | 0.5437<br>45 | 0.5981<br>195 | 0.0002<br>102 | 0.0002<br>312 |      |      |
|                 |                                                                         |      | 1      | 5.1600<br>00  | 5.6760<br>000  | 0.2068<br>65 | 0.2275<br>515 | 0.0002<br>106 | 0.0002<br>317 |      |      |
|                 |                                                                         |      | 0 & 1  | 12.025<br>000 | 13.227<br>5000 | 0.5438<br>45 | 0.5982<br>295 | 0.0002<br>110 | 0.0002<br>321 |      |      |
|                 |                                                                         | 85   | 0      | 9.8800<br>00  | 10.868<br>0000 | 0.5488<br>40 | 0.6037<br>240 | 0.0004<br>703 | 0.0005<br>173 |      |      |
|                 |                                                                         |      | 1      | 5.5150<br>00  | 6.0665<br>000  | 0.2107<br>55 | 0.2318<br>305 | 0.0004<br>679 | 0.0005<br>147 |      |      |

| Symbol          | Description                                                     | Temp | Active | C             | ore            | VDI          | 0101          | VDI           | 0102          | Unit          | Notes         |  |  |
|-----------------|-----------------------------------------------------------------|------|--------|---------------|----------------|--------------|---------------|---------------|---------------|---------------|---------------|--|--|
|                 |                                                                 | (°C) | core   | Тур.          | Max            | Тур.         | Max           | Тур.          | Max           |               |               |  |  |
|                 |                                                                 |      | 0 & 1  | 12.360<br>000 | 13.596<br>0000 | 0.5485<br>30 | 0.6033<br>830 | 0.0004<br>740 | 0.0005<br>214 |               |               |  |  |
|                 |                                                                 | 105  | 0      | 10.720<br>000 | 11.792<br>0000 | 0.5600<br>05 | 0.6160<br>055 | 0.0013<br>350 | 0.0014<br>685 |               |               |  |  |
|                 |                                                                 |      | 1      | 6.3550<br>00  | 6.9905<br>000  | 0.2207<br>10 | 0.2427<br>810 | 0.0013<br>250 | 0.0014<br>575 |               |               |  |  |
|                 |                                                                 |      | 0 & 1  | 13.200<br>000 | 14.520<br>0000 | 0.5600<br>35 | 0.6160<br>385 | 0.0013<br>350 | 0.0014<br>685 |               |               |  |  |
| I <sub>DD</sub> | Active core in high speed RUN Inactive                          | 25   | 0      | 11.670<br>000 | 12.837<br>0000 | 0.5336<br>05 | 0.5869<br>655 | 0.0000<br>161 | 0.0000<br>178 | mA            |               |  |  |
|                 | core in STOP while (1)<br>loop All peripheral<br>clocks enabled |      | 1      | 6.8500<br>00  | 7.5350<br>000  | 0.2004<br>45 | 0.2204<br>895 | 0.0000<br>154 | 0.0000<br>169 |               |               |  |  |
|                 | Execution from flash<br>Core Vdd = 1.4V Core                    |      | 0 & 1  | 15.885<br>000 | 17.473<br>5000 | 0.5335<br>45 | 0.5868<br>995 | 0.0000<br>159 | 0.0000<br>175 |               |               |  |  |
|                 | clock = 72MHz                                                   | 70   | 0      | 12.040<br>000 | 13.244<br>0000 | 0.5438<br>30 | 0.5982<br>130 | 0.0002<br>118 | 0.0002<br>329 |               |               |  |  |
|                 |                                                                 |      | 1      | 7.2100<br>00  | 7.9310<br>000  | 0.2065<br>85 | 0.2272<br>435 | 0.0002<br>112 | 0.0002<br>323 |               |               |  |  |
|                 |                                                                 |      | 0 & 1  | 16.255<br>000 | 17.880<br>5000 | 0.5437<br>00 | 0.5980<br>700 | 0.0002<br>117 | 0.0002<br>329 |               |               |  |  |
|                 |                                                                 | 85   | 0      | 12.385<br>000 | 13.623<br>5000 | 0.5485<br>55 | 0.6034<br>105 | 0.0004<br>699 | 0.0005<br>169 |               |               |  |  |
|                 |                                                                 |      | 1      | 7.5800<br>00  | 8.3380<br>000  | 0.2105<br>25 | 0.2315<br>775 | 0.0004<br>724 | 0.0005<br>197 |               |               |  |  |
|                 |                                                                 |      | 0 & 1  | 16.615<br>000 | 18.276<br>5000 | 0.5485<br>55 | 0.6034<br>105 | 0.0004<br>716 | 0.0005<br>188 |               |               |  |  |
|                 |                                                                 | 105  | 0      | 13.250<br>000 | 14.575<br>0000 | 0.5598<br>65 | 0.6158<br>515 | 0.0013<br>350 | 0.0014<br>685 |               |               |  |  |
|                 |                                                                 |      | 1      | 8.4600<br>00  | 9.3060<br>000  | 0.2207<br>50 | 0.2428<br>250 | 0.0013<br>350 | 0.0014<br>685 |               |               |  |  |
|                 |                                                                 |      | 0 & 1  | 17.495<br>000 | 19.244<br>5000 | 0.5598<br>30 | 0.6158<br>130 | 0.0013<br>450 | 0.0014<br>795 |               |               |  |  |
| I <sub>DD</sub> | Active core in high speed RUN Inactive                          | 25   | 0      | 8.5450<br>00  | 9.3995<br>000  | 0.4777<br>10 | 0.5254<br>810 | 0.0000<br>150 | 0.0000<br>165 | mA            |               |  |  |
|                 | core in STOP while (1) loop Compute Operation Execution         |      |        |               | 1              | 4.1800<br>00 | 4.5980<br>000 | 0.1446<br>45  | 0.1591<br>095 | 0.0000<br>155 | 0.0000<br>171 |  |  |
|                 | from flash Core Vdd = 1.4V Core clock =                         |      | 0 & 1  | 10.885<br>000 | 11.973<br>5000 | 0.4777<br>80 | 0.5255<br>580 | 0.0000<br>162 | 0.0000<br>178 |               |               |  |  |
|                 | 72MHz                                                           | 70   | 0      | 8.8850<br>00  | 9.7735<br>000  | 0.4874<br>95 | 0.5362<br>445 | 0.0002<br>094 | 0.0002<br>304 |               |               |  |  |
|                 |                                                                 |      | 1      | 4.5250<br>00  | 4.9775<br>000  | 0.1503<br>15 | 0.1653<br>465 | 0.0002<br>096 | 0.0002<br>315 |               |               |  |  |
|                 |                                                                 |      | 0 & 1  | 11.245<br>000 | 12.369<br>5000 | 0.4875<br>10 | 0.5362<br>610 | 0.0002<br>111 | 0.0002<br>322 |               |               |  |  |

| Symbol          | Description                                                           | Temp | Active | Co            | ore            | VDI          | 0101          | VDI           | 0102          | Unit | Notes |
|-----------------|-----------------------------------------------------------------------|------|--------|---------------|----------------|--------------|---------------|---------------|---------------|------|-------|
|                 |                                                                       | (°C) | core   | Тур.          | Max            | Тур.         | Max           | Тур.          | Max           |      |       |
|                 |                                                                       | 85   | 0      | 9.2200<br>00  | 10.142<br>0000 | 0.4921<br>35 | 0.5413<br>485 | 0.0004<br>694 | 0.0005<br>163 |      |       |
|                 |                                                                       |      | 1      | 4.8800<br>00  | 5.3680<br>000  | 0.1539<br>30 | 0.1693<br>230 | 0.0004<br>668 | 0.0005<br>135 |      |       |
|                 |                                                                       |      | 0 & 1  | 11.585<br>000 | 12.743<br>5000 | 0.4919<br>85 | 0.5411<br>835 | 0.0004<br>697 | 0.0005<br>167 |      |       |
|                 |                                                                       | 105  | 0      | 10.080<br>000 | 11.088<br>0000 | 0.5029<br>15 | 0.5532<br>065 | 0.0013<br>350 | 0.0014<br>685 |      |       |
|                 |                                                                       |      | 1      | 5.7250<br>00  | 6.2975<br>000  | 0.1637<br>40 | 0.1801<br>140 | 0.0013<br>400 | 0.0014<br>740 |      |       |
|                 |                                                                       |      | 0 & 1  | 12.450<br>000 | 13.695<br>0000 | 0.5029<br>25 | 0.5532<br>175 | 0.0013<br>400 | 0.0014<br>740 |      |       |
| I <sub>DD</sub> | Active core in high speed RUN Inactive core in STOP                   | 25   | 0      | 9.7250<br>00  | 10.697<br>5000 | 0.4778<br>50 | 0.5256<br>350 | 0.0000<br>153 | 0.0000<br>168 | mA   |       |
|                 | Coremark benchmark code Compute                                       |      | 1      | 6.9550<br>00  | 7.6505<br>000  | 0.1444<br>15 | 0.1588<br>565 | 0.0000<br>156 | 0.0000<br>171 |      |       |
|                 | Operation Execution from flash Core Vdd =                             |      | 0 & 1  | 14.710<br>000 | 16.181<br>0000 | 0.4776<br>15 | 0.5253<br>765 | 0.0000<br>167 | 0.0000<br>183 |      |       |
|                 | 1.4V Core clock = 72MHz                                               | 70   | 0      | 9.2350<br>00  | 10.158<br>5000 | 0.4874<br>95 | 0.5362<br>445 | 0.0002<br>099 | 0.0002<br>309 |      |       |
|                 |                                                                       |      | 1      | 7.8400<br>00  | 8.6240<br>000  | 0.1502<br>15 | 0.1652<br>365 | 0.0002<br>101 | 0.0002<br>311 |      |       |
|                 |                                                                       |      | 0 & 1  | 15.015<br>000 | 16.516<br>5000 | 0.4873<br>15 | 0.5360<br>465 | 0.0002<br>135 | 0.0002<br>349 |      |       |
|                 |                                                                       | 85   | 0      | 9.3750        | 10.312<br>5000 | 0.4920<br>40 | 0.5412<br>440 | 0.0004<br>692 | 0.0005<br>161 |      |       |
|                 |                                                                       |      | 1      | 7.6900<br>00  | 8.4590<br>000  | 0.1539<br>45 | 0.1693<br>395 | 0.0004<br>663 | 0.0005<br>129 |      |       |
|                 |                                                                       |      | 0 & 1  | 15.305<br>000 | 16.835<br>5000 | 0.4920<br>40 | 0.5412<br>440 | 0.0004<br>736 | 0.0005<br>209 |      |       |
|                 |                                                                       | 105  | 0      | 11.035<br>000 | 12.138<br>5000 | 65           | 0.5532<br>615 | 0.0013<br>450 | 795           |      |       |
|                 |                                                                       |      | 1      | 9.0150        | 9.9165<br>000  | 0.1635<br>80 | 0.1799<br>380 | 0.0013<br>350 | 0.0014<br>685 |      |       |
|                 |                                                                       |      | 0 & 1  | 15.620<br>000 | 17.182<br>0000 | 0.5028<br>25 | 0.5531<br>075 | 0.0013<br>450 | 0.0014<br>795 |      |       |
| I <sub>DD</sub> | Active core in WAIT<br>Inactive core in STOP<br>All peripheral clocks | 25   | 0      | 2.2250        | 2.4475<br>000  | 0.1941<br>60 | 0.2135<br>760 | 0.0000<br>152 | 0.0000<br>167 | mA   |       |
|                 | disabled                                                              |      | 1      | 1.9000        | 2.0900         | 0.1941<br>90 | 0.2136<br>090 | 0.0000<br>149 | 0.0000<br>164 |      |       |
|                 |                                                                       |      | 0 & 1  | 2.6800        | 2.9480         | 0.1941<br>15 | 0.2135<br>265 | 0.0000<br>163 | 0.0000<br>179 |      |       |
|                 |                                                                       | 70   | 0      | 2.4350<br>00  | 2.6785<br>000  | 0.2004<br>00 | 0.2204<br>400 | 0.0002<br>083 | 0.0002<br>291 |      |       |

| Symbol          | Description                                   | Temp | Active | Co           | ore           | VDI          | 0101          | VDI           | 0102          | Unit | Notes |
|-----------------|-----------------------------------------------|------|--------|--------------|---------------|--------------|---------------|---------------|---------------|------|-------|
|                 |                                               | (°C) | core   | Тур.         | Max           | Тур.         | Max           | Тур.          | Max           |      |       |
|                 |                                               |      | 1      | 2.0600<br>00 | 2.2660<br>000 | 0.2003<br>35 | 0.2203<br>685 | 0.0002<br>065 | 0.0002<br>272 |      |       |
|                 |                                               |      | 0 & 1  | 2.9350<br>00 | 3.2285<br>000 | 0.2002<br>70 | 0.2202<br>970 | 0.0002<br>088 | 0.0002<br>297 |      |       |
|                 |                                               | 85   | 0      | 2.6450<br>00 | 2.9095<br>000 | 0.2043<br>50 | 0.2247<br>850 | 0.0004<br>666 | 0.0005<br>132 |      |       |
|                 |                                               |      | 1      | 2.2250<br>00 | 2.4475<br>000 | 0.2043<br>05 | 0.2247<br>355 | 0.0004<br>664 | 0.0005<br>131 |      |       |
|                 |                                               |      | 0 & 1  | 3.2000<br>00 | 3.5200<br>000 | 0.2042<br>90 | 0.2247<br>190 | 0.0004<br>646 | 0.0005<br>111 |      |       |
|                 |                                               | 105  | 0      | 3.1900<br>00 | 3.5409<br>000 | 0.2140<br>45 | 0.2375<br>900 | 0.0013<br>650 | 0.0015<br>152 |      |       |
|                 |                                               |      | 1      | 2.6650<br>00 | 2.9581<br>500 | 0.2142<br>10 | 0.2377<br>731 | 0.0013<br>700 | 0.0015<br>207 |      |       |
|                 |                                               |      | 0 & 1  | 3.8800<br>00 | 4.3068<br>000 | 0.2140<br>75 | 0.2376<br>232 | 0.0013<br>700 | 0.0015<br>207 |      |       |
| I <sub>DD</sub> | Active core in WAIT Inactive core in STOP     | 25   | 0      | 3.7550<br>00 | 4.1305<br>000 | 0.1941<br>45 | 0.2135<br>595 | 0.0000<br>149 | 0.0000<br>164 | mA   |       |
|                 | All peripheral clocks disabled Flash disabled |      | 1      | 3.1550<br>00 | 3.4705<br>000 | 0.1941<br>70 | 0.2135<br>430 | 0.0000<br>158 | 0.0000<br>173 |      |       |
|                 |                                               |      | 0 & 1  | 5.2450<br>00 | 5.7695<br>000 | 0.1941<br>30 | 0.2135<br>430 | 0.0000<br>158 | 0.0000<br>173 |      |       |
|                 |                                               | 70   | 0      | 3.9550<br>00 | 4.3505<br>000 | 0.2003<br>60 | 0.2203<br>960 | 0.0002<br>086 | 0.0002<br>294 |      |       |
|                 |                                               |      | 1      | 3.3200       | 3.6520<br>000 | 0.2003<br>90 | 0.2204<br>290 | 0.0002<br>097 | 0.0002<br>306 |      |       |
|                 |                                               |      | 0 & 1  | 5.5000<br>00 | 6.0500<br>000 | 0.2003<br>60 | 0.2203<br>960 | 0.0002<br>097 | 0.0002<br>307 |      |       |
|                 |                                               | 85   | 0      | 4.1550<br>00 | 4.5705<br>000 | 0.2043<br>20 | 0.2247<br>520 | 0.0004<br>651 | 0.0005<br>116 |      |       |
|                 |                                               |      | 1      | 3.5000       | 3.8500        | 30           | 0.2247<br>630 | 0.0004<br>678 | 0.0005<br>146 |      |       |
|                 |                                               |      | 0 & 1  | 5.7450<br>00 | 6.3195<br>000 | 0.2042<br>60 | 0.2246<br>860 | 0.0004<br>675 | 0.0005<br>142 |      |       |
|                 |                                               | 105  | 0      | 4.6900<br>00 | 5.2059<br>000 | 0.2140<br>65 | 0.2376<br>122 | 0.0013<br>650 | 0.0015<br>152 |      |       |
|                 |                                               |      | 1      | 3.9400       | 4.3734<br>000 | 0.2140<br>90 | 0.2376<br>399 | 0.0013<br>700 | 0.0015<br>207 |      |       |
|                 |                                               |      | 0 & 1  | 6.4050<br>00 | 7.1095<br>500 | 0.2139<br>30 | 0.2374<br>623 | 0.0013<br>700 | 0.0015<br>207 |      |       |
| I <sub>DD</sub> | Both cores in PSTOP2<br>Flash disabled        | 25   |        | 0.6954<br>45 | 1.1474<br>842 | 0.5179<br>25 | 0.8545<br>762 | 0.0000<br>153 | 0.0000<br>252 | mA   |       |
|                 |                                               | 70   |        | 0.9611<br>55 | 1.6051<br>288 | 0.5467<br>55 | 0.9130<br>808 | 0.0002<br>080 | 0.0003<br>473 |      |       |

| Symbol          | Description                                                       | Temp | Active | Co            | ore           | VDI          | 0101          | VDI           | 0102          | Unit | Note |
|-----------------|-------------------------------------------------------------------|------|--------|---------------|---------------|--------------|---------------|---------------|---------------|------|------|
|                 |                                                                   | (°C) | core   | Тур.          | Max           | Тур.         | Max           | Тур.          | Max           |      |      |
|                 |                                                                   | 85   |        | 1.2350<br>00  | 2.0377<br>500 | 0.5683<br>10 | 0.9377<br>115 | 0.0004<br>657 | 0.0007<br>683 |      |      |
|                 |                                                                   | 105  |        | 1.9500<br>00  | 3.1395<br>000 | 0.6208<br>30 | 0.9995<br>363 | 0.0013<br>700 | 0.0022<br>057 |      |      |
| I <sub>DD</sub> | Active core in VLPR Inactive core in VLPS                         | 25   | 0      | 0.7651<br>100 | 0.8416<br>210 | 0.0562<br>05 | 0.0618<br>255 | 0.0000<br>131 | 0.0000<br>144 | mA   |      |
|                 | while (1) loop All<br>peripheral clocks<br>disabled Execution     |      | 1      | 0.3973<br>90  | 0.4371<br>290 | 0.0562<br>15 | 0.0618<br>365 | 0.0000<br>145 | 0.0000<br>159 |      |      |
|                 | from flash Slow IRC = 8 MHz Core = 8 MHz,                         |      | 0 & 1  | 0.9668<br>50  | 1.0635<br>350 | 0.0562<br>05 | 0.0618<br>255 | 0.0000<br>142 | 0.0000<br>157 |      |      |
|                 | bus = 4 MHz Flash = 1<br>MHz                                      | 70   | 0      | 0.8198<br>450 | 0.9018<br>295 | 0.0596<br>95 | 0.0656<br>645 | 0.0002<br>085 | 0.0002<br>294 |      |      |
|                 |                                                                   |      | 1      | 0.4491<br>35  | 0.4940<br>485 | 0.0597<br>25 | 0.0656<br>975 | 0.0002<br>073 | 0.0002<br>280 |      |      |
|                 |                                                                   |      | 0 & 1  | 1.0252<br>05  | 1.1277<br>255 | 0.0597<br>00 | 0.0656<br>700 | 0.0002<br>075 | 0.0002<br>283 |      |      |
|                 |                                                                   | 85   | 0      | 0.8740<br>850 | 0.9614<br>935 | 0.0630<br>40 | 0.0693<br>440 | 0.0004<br>706 | 0.0005<br>177 |      |      |
|                 |                                                                   |      | 1      | 0.5027<br>20  | 0.5529<br>920 | 0.0630<br>40 | 0.0693<br>440 | 0.0004<br>682 | 0.0005<br>150 |      |      |
|                 |                                                                   |      | 0 & 1  | 1.0797<br>30  | 1.1877<br>030 | 0.0630<br>65 | 0.0693<br>715 | 0.0004<br>679 | 0.0005<br>146 |      |      |
|                 |                                                                   | 105  | 0      | 1.0138<br>850 | 1.1152<br>735 | 0.0726<br>20 | 0.0798<br>820 | 0.0013<br>600 | 0.0014<br>960 |      |      |
|                 |                                                                   |      | 1      | 0.6437<br>00  | 0.7080<br>700 | 0.0726<br>75 | 0.0799<br>425 | 0.0013<br>600 | 0.0014<br>960 |      |      |
|                 |                                                                   |      | 0 & 1  | 1.2200<br>00  | 1.3420<br>000 | 0.0726<br>50 | 0.0799<br>150 | 0.0013<br>600 | 0.0014<br>960 |      |      |
| I <sub>DD</sub> | Active core in VLPR Inactive core in VLPS                         | 25   | 0      | 0.9900<br>60  | 1.0890<br>660 | 0.0561<br>65 | 0.0617<br>815 | 0.0000<br>143 | 0.0000<br>157 | mA   |      |
|                 | while (1) loop All<br>peripheral clocks<br>enabled Execution      |      | 1      | 0.5899<br>00  | 0.9202<br>440 | 0.0561<br>50 | 0.0875<br>940 | 0.0000<br>147 | 0.0000<br>229 |      |      |
|                 | enabled Execution<br>from flash Slow IRC =<br>8 MHz Core = 8 MHz, |      | 0 & 1  | 1.3500<br>00  | 1.4850<br>000 | 0.0561<br>65 | 0.0617<br>815 | 0.0000<br>150 | 0.0000<br>165 |      |      |
|                 |                                                                   | 70   | 0      | 1.0487<br>85  | 1.1536<br>635 | 0.0597<br>40 | 0.0657<br>140 | 0.0002<br>068 | 0.0002<br>274 |      |      |
|                 |                                                                   |      | 1      | 0.6434<br>00  | 1.0551<br>760 | 0.0597<br>35 | 0.0979<br>654 | 0.0002<br>083 | 0.0003<br>416 |      |      |
|                 |                                                                   |      | 0 & 1  | 1.4100<br>00  | 1.5510<br>000 | 0.0597<br>05 | 0.0656<br>755 | 0.0002<br>087 | 0.0002<br>296 |      |      |
|                 |                                                                   | 85   | 0      | 1.1000<br>00  | 1.2100<br>000 | 0.0630<br>25 | 0.0693<br>275 | 0.0004<br>662 | 0.0005<br>129 |      |      |
|                 |                                                                   |      | 1      | 0.6971<br>90  | 1.1364<br>197 | 0.0630<br>15 | 0.1027<br>144 | 0.0004<br>627 | 0.0007<br>542 |      |      |

| Symbol          | Description                                                                                                                                                   | Temp                            | Active | Co           | ore           | VDI          | 0101          | VDI           | 0102          | Unit | Notes |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------|--------------|---------------|--------------|---------------|---------------|---------------|------|-------|
|                 |                                                                                                                                                               | (°C)                            | core   | Тур.         | Max           | Тур.         | Max           | Тур.          | Max           |      |       |
|                 |                                                                                                                                                               |                                 | 0 & 1  | 1.4650<br>00 | 1.6115<br>000 | 0.0630<br>05 | 0.0693<br>055 | 0.0004<br>646 | 0.0005<br>110 |      |       |
|                 |                                                                                                                                                               | 105                             | 0      | 1.2450<br>00 | 1.3695<br>000 | 0.0726<br>30 | 0.0798<br>930 | 0.0013<br>600 | 0.0014<br>960 |      |       |
|                 |                                                                                                                                                               |                                 | 1      | 0.8369<br>25 | 1.3307<br>107 | 0.0726<br>50 | 0.1155<br>135 | 0.0013<br>600 | 0.0021<br>624 |      |       |
|                 |                                                                                                                                                               |                                 | 0 & 1  | 1.6050<br>00 | 1.7655<br>000 | 0.0727<br>40 | 0.0800<br>140 | 0.0013<br>650 | 0.0015<br>015 |      |       |
| I <sub>DD</sub> | Active core in VLPR Inactive core in VLPS                                                                                                                     | 25                              | 0      | 0.7395<br>40 | 0.8134<br>940 | 0.0539<br>05 | 0.0592<br>955 | 0.0000<br>151 | 0.0000<br>166 | mA   |       |
|                 | while (1) loop Compute<br>Operation Execution<br>from flash Slow IRC =                                                                                        |                                 | 1      | 0.3738<br>60 | 0.5832<br>216 | 0.0538<br>85 | 0.0840<br>606 | 0.0000<br>145 | 0.0000<br>226 |      |       |
|                 | 8 MHz Core = 8 MHz,<br>bus = 4 MHz Flash = 1                                                                                                                  |                                 | 0 & 1  | 0.9440<br>90 | 1.0384<br>990 | 0.0538<br>85 | 0.0592<br>735 | 0.0000<br>155 | 0.0000<br>170 |      |       |
|                 | MHz                                                                                                                                                           | 70                              | 0      | 0.7942<br>35 | 0.8736<br>585 | 0.0574<br>25 | 0.0631<br>675 | 0.0002<br>076 | 0.0002<br>283 |      |       |
|                 |                                                                                                                                                               |                                 | 1      | 0.4269<br>90 | 0.7002<br>636 | 0.0573<br>70 | 0.0940<br>868 | 0.0002<br>078 | 0.0003<br>408 |      |       |
|                 |                                                                                                                                                               |                                 | 0 & 1  | 0.9983<br>70 | 1.0982<br>070 | 0.0574<br>35 | 0.0631<br>785 | 0.0002<br>082 | 0.0002<br>290 |      |       |
|                 |                                                                                                                                                               | 85                              | 0      | 0.8477<br>25 | 0.9324<br>975 | 0.0606<br>75 | 0.0667<br>425 | 0.0004<br>643 | 0.0005<br>107 |      |       |
|                 |                                                                                                                                                               |                                 | 1      | 0.4798<br>30 | 0.7821<br>229 | 0.0607<br>05 | 0.0989<br>491 | 0.0004<br>650 | 0.0007<br>579 |      |       |
|                 |                                                                                                                                                               |                                 | 0 & 1  | 1.0571<br>65 | 1.1628<br>815 | 0.0607<br>05 | 0.0667<br>755 | 0.0004<br>649 | 0.0005<br>114 |      |       |
|                 |                                                                                                                                                               | 105                             | 0      | 0.9912<br>95 | 1.0904<br>245 | 0.0703<br>00 | 0.0773<br>300 | 0.0013<br>600 | 0.0014<br>960 |      |       |
|                 |                                                                                                                                                               |                                 | 1      | 0.6206<br>10 | 0.9867<br>699 | 0.0703<br>50 | 0.1118<br>565 | 0.0013<br>700 | 0.0021<br>783 |      |       |
|                 |                                                                                                                                                               |                                 | 0 & 1  | 1.2000<br>00 | 1.3200<br>000 | 0.0703<br>10 | 0.0773<br>410 | 0.0013<br>600 | 0.0014<br>960 |      |       |
| I <sub>DD</sub> | Active core in VLPR Inactive core in VLPS Coremark benchmark code Compute Operation Execution from flash Slow IRC = 8 MHz Core = 8 MHz, bus = 4 MHz Flash = 1 | 25                              | 0      | 0.8327<br>40 | 0.9160<br>140 | 0.0539<br>05 | 0.0592<br>955 | 0.0000<br>145 | 0.0000<br>160 | mA   |       |
|                 |                                                                                                                                                               | Coremark benchmark code Compute | 1      | 0.6997<br>10 | 1.0915<br>476 | 0.0538<br>90 | 0.0840<br>684 | 0.0000<br>151 | 0.0000<br>235 |      |       |
|                 |                                                                                                                                                               | rom flash Slow IRC =            | 0 & 1  | 1.3900<br>00 | 1.5290<br>000 | 0.0539<br>45 | 0.0593<br>395 | 0.0000<br>158 | 0.0000<br>173 |      |       |
|                 | bus = 4 MHz Flash = 1<br>MHz                                                                                                                                  | 70                              | 0      | 0.8597<br>70 | 0.9457<br>470 | 0.0574<br>15 | 0.0631<br>565 | 0.0002<br>069 | 0.0002<br>276 |      |       |
|                 |                                                                                                                                                               |                                 | 1      | 0.7356<br>30 | 1.2064<br>332 | 0.0574<br>35 | 0.0941<br>934 | 0.0002<br>071 | 0.0003<br>397 |      |       |
|                 |                                                                                                                                                               |                                 | 0 & 1  | 1.3950<br>00 | 1.5345<br>000 | 0.0574<br>05 | 0.0631<br>455 | 0.0002<br>074 | 0.0002<br>281 |      |       |

| Symbol          | Description                                                                                                        | Temp | Active | Co           | ore           | VDI          | DIO1          | VDI           | DIO2          | Unit | Notes |
|-----------------|--------------------------------------------------------------------------------------------------------------------|------|--------|--------------|---------------|--------------|---------------|---------------|---------------|------|-------|
|                 |                                                                                                                    | (°C) | core   | Тур.         | Max           | Тур.         | Max           | Тур.          | Max           |      |       |
|                 |                                                                                                                    | 85   | 0      | 0.9074<br>00 | 0.9981<br>400 | 0.0607<br>05 | 0.0667<br>755 | 0.0004<br>666 | 0.0005<br>133 |      |       |
|                 |                                                                                                                    |      | 1      | 0.7738<br>70 | 1.2614<br>081 | 0.0607<br>15 | 0.0989<br>654 | 0.0004<br>675 | 0.0007<br>621 |      |       |
|                 |                                                                                                                    |      | 0 & 1  | 1.4500<br>00 | 1.5950<br>000 | 0.0607<br>25 | 0.0667<br>975 | 0.0004<br>643 | 0.0005<br>107 |      |       |
|                 |                                                                                                                    | 105  | 0      | 1.1000<br>00 | 1.2100<br>000 | 0.0703<br>35 | 0.0773<br>685 | 0.0013<br>600 | 0.0014<br>960 |      |       |
|                 |                                                                                                                    |      | 1      | 0.9822<br>80 | 1.5618<br>252 | 0.0704<br>05 | 0.1119<br>439 | 0.0013<br>650 | 0.0021<br>704 |      |       |
|                 |                                                                                                                    |      | 0 & 1  | 1.6700<br>00 | 1.8370<br>000 | 0.0703<br>55 | 0.0773<br>905 | 0.0013<br>650 | 0.0015<br>015 |      |       |
| I <sub>DD</sub> | Active core in VLPW Inactive core in VLPS                                                                          | 25   | 0      | 0.2980<br>40 | 0.3278<br>440 | 0.0561<br>95 | 0.0618<br>145 | 0.0000<br>149 | 0.0000<br>164 | mA   |       |
|                 | All peripheral clocks<br>disabled Flash disabled<br>Slow IRC = 8 MHz<br>Core = 8 MHz, bus = 4<br>MHz Flash = 1 MHz |      | 1      | 0.2533<br>75 | 0.3952<br>650 | 0.0562<br>00 | 0.0876<br>720 | 0.0000<br>161 | 0.0000<br>252 |      |       |
|                 |                                                                                                                    |      | 0 & 1  | 0.3585<br>80 | 0.3944<br>380 | 0.0561<br>70 | 0.0617<br>870 | 0.0000<br>154 | 0.0000<br>169 |      |       |
|                 |                                                                                                                    | 70   | 0      | 0.3492<br>90 | 0.3842<br>190 | 0.0597<br>30 | 0.0657<br>030 | 0.0002<br>072 | 0.0002<br>279 |      |       |
|                 |                                                                                                                    |      | 1      | 0.3041<br>10 | 0.4987<br>404 | 0.0597<br>05 | 0.0979<br>162 | 0.0002<br>064 | 0.0003<br>385 |      |       |
|                 |                                                                                                                    |      | 0 & 1  | 0.4100<br>20 | 0.4510<br>220 | 0.0597<br>50 | 0.0657<br>250 | 0.0002<br>066 | 0.0002<br>272 |      |       |
|                 |                                                                                                                    | 85   | 0      | 0.4020<br>00 | 0.4422<br>000 | 0.0630<br>15 | 0.0693<br>165 | 0.0004<br>662 | 0.0005<br>129 |      |       |
|                 |                                                                                                                    |      | 1      | 0.3566<br>40 | 0.5813<br>232 | 0.0629<br>80 | 0.1026<br>574 | 0.0004<br>654 | 0.0007<br>586 |      |       |
|                 |                                                                                                                    |      | 0 & 1  | 0.4630<br>80 | 0.5093<br>880 | 0.0630<br>20 | 0.0693<br>220 | 0.0004<br>649 | 0.0005<br>114 |      |       |
|                 |                                                                                                                    | 105  | 0      | 0.5439<br>85 | 0.6255<br>827 | 0.0727<br>05 | 0.0836<br>108 | 0.0013<br>700 | 0.0015<br>755 |      |       |
|                 |                                                                                                                    |      | 1      | 0.4973<br>70 | 0.7908<br>183 | 0.0726<br>45 | 0.1155<br>056 | 0.0013<br>650 | 0.0021<br>704 |      |       |
|                 |                                                                                                                    |      | 0 & 1  | 0.6043<br>60 | 0.6950<br>140 | 0.0727<br>20 | 0.0836<br>280 | 0.0013<br>700 | 0.0015<br>755 |      |       |

# 4.3.2.5.3 Power consumption operating behaviors in low power mode NOTE

Data for this table was collected in bypass mode except where otherwise noted.

| Symbol                | Description                                                                              |        | Co     | ore | VDI   | 0101 | VDE     | 0102 | Unit | No  |
|-----------------------|------------------------------------------------------------------------------------------|--------|--------|-----|-------|------|---------|------|------|-----|
|                       |                                                                                          |        | Тур.   | Max | Тур.  | Max  | Тур.    | Max  |      | tes |
| I <sub>DD_STOP</sub>  | Both cores are in                                                                        | 25 °C  | 13.594 | TBD | 1.43  | TBD  | 0.01532 | TBD  | μΑ   |     |
|                       | STOP mode Core<br>= 1.2V, VDDIO1 =                                                       | 70 °C  | 164.44 | TBD | 5.21  | TBD  | 0.33509 | TBD  |      |     |
|                       | VDDIO2 = 3V                                                                              | 85 °C  | 352.76 | TBD | 11.16 | TBD  | 0.87761 | TBD  |      |     |
|                       |                                                                                          | 105 °C | 821.67 | TBD | 30.00 | TBD  | 2.65000 | TBD  |      |     |
| I <sub>DD_VLPS</sub>  | Both cores are in<br>Very Low Power<br>STOP mode Core<br>= 1.2V, VDDIO1 =<br>VDDIO2 = 3V | 25 °C  | 9.0509 | TBD | 1.50  | TBD  | 0.01614 | TBD  | μА   |     |
|                       |                                                                                          | 70 °C  | 81.30  | TBD | 5.42  | TBD  | 0.33092 | TBD  |      |     |
|                       |                                                                                          | 85 °C  | 180.06 | TBD | 11.50 | TBD  | 0.86987 | TBD  |      |     |
|                       |                                                                                          | 105 °C | 440.99 | TBD | 32.06 | TBD  | 2.65000 | TBD  |      |     |
| I <sub>DD_LLS</sub>   | Both cores are in<br>Low Leakage<br>STOP mode Core<br>= 1.2V, VDDIO1 =<br>VDDIO2 = 3V    | 25 °C  | 2.1166 | TBD | 1.58  | TBD  | 0.01520 | TBD  | μA   |     |
|                       |                                                                                          | 70 °C  | 30.19  | TBD | 5.25  | TBD  | 0.31557 | TBD  |      |     |
|                       |                                                                                          | 85 °C  | 66.84  | TBD | 10.86 | TBD  | 0.81976 | TBD  |      |     |
|                       |                                                                                          | 105 °C | 162.66 | TBD | 29.63 | TBD  | 2.52000 | TBD  |      |     |
| I <sub>DD_VLLS3</sub> | Both cores are in<br>VLLS3 mode; core<br>= 1.2 V, VDDIO1 =<br>VDDIO2 = 3 V <sup>1</sup>  | 25 °C  | 1.7105 | TBD | 1.32  | TBD  | 0.01572 | TBD  | μА   |     |
|                       |                                                                                          | 70 °C  | 30.42  | TBD | 5.31  | TBD  | 0.34199 | TBD  |      |     |
|                       |                                                                                          | 85 °C  | 62.98  | TBD | 10.60 | TBD  | 0.84299 | TBD  |      |     |
|                       |                                                                                          | 105 °C | 148.14 | TBD | 27.60 | TBD  | 2.52000 | TBD  |      |     |
| I <sub>DD_OFF</sub>   | Only the VBAT                                                                            | 25 °C  | TBD    | TBD | TBD   | TBD  | TBD     | TBD  | nA   |     |
|                       | domain is powered with the RTC                                                           | 70 °C  | TBD    | TBD | TBD   | TBD  | TBD     | TBD  |      |     |
|                       | oscillator operating                                                                     | 85 °C  | TBD    | TBD | TBD   | TBD  | TBD     | TBD  |      |     |
|                       | and all other supplies are at Vss.                                                       | 105 °C | TBD    | TBD | TBD   | TBD  | TBD     | TBD  |      |     |
| I <sub>DD_VLLS1</sub> | Both cores are in                                                                        | 25 °C  | 0.5308 | TBD | 1.03  | TBD  | 0.01341 | TBD  | μA   |     |
|                       | VLLS1 mode Core<br>= 1.2V, VDDIO1 =                                                      | 70 °C  | 0.785  | TBD | 4.81  | TBD  | 0.3333  | TBD  |      |     |
|                       | VDDIO2 = 3V <sup>2</sup>                                                                 | 85 °C  | 1.210  | TBD | 9.80  | TBD  | 0.84407 | TBD  |      |     |
|                       |                                                                                          | 105 °C | 1.760  | TBD | 25.41 | TBD  | 2.56000 | TBD  |      |     |

<sup>1.</sup> ALL RAM Enabled.

Table 69. Low power mode RAM adders — typical value

| Core | SRAM<br>Array | Start address | End address | Size  | 25 °C | 70 °C | 85 °C | 105 °C | Unit |
|------|---------------|---------------|-------------|-------|-------|-------|-------|--------|------|
| CPU0 | ITCM0         | 0x0800_0000   | 0x0800_1FFF | 8 KB  | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | ITCM1         | 0x0800_2000   | 0x0800_3FFF | 8 KB  | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | ITCM2         | 0x0800_4000   | 0x0800_7FFF | 16 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | ITCM3         | 0x0800_8000   | 0x0800_FFFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | DTCM0         | 0x2000_0000   | 0x2000_1FFF | 8 KB  | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | DTCM1         | 0x2000_2000   | 0x2000_3FFF | 8 KB  | TBD   | TBD   | TBD   | TBD    | μΑ   |

<sup>2.</sup> The following bits were set: CORELPCNFG\_ALLREFEN, CORELPCNFG\_POREN, CORELPCNFG\_LPOEN, CORESC\_RTCOVRIDE, CORESC\_USBOVRIDE, CORESC\_VDDIOOVRIDE.

Table 69. Low power mode RAM adders — typical value (continued)

| Core | SRAM  | Start address | End address | Size  | 25 °C | 70 °C | 85 °C | 105 °C | Unit |
|------|-------|---------------|-------------|-------|-------|-------|-------|--------|------|
|      | Array |               |             |       |       |       |       |        |      |
|      | DTCM2 | 0x2000_4000   | 0x2000_7FFF | 16 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | DTCM3 | 0x2000_8000   | 0x2000_FFFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | DTCM4 | 0x2001_0000   | 0x2001_7FFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | DTCM5 | 0x2001_8000   | 0x2001_FFFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | DTCM6 | 0x2002_0000   | 0x2002_7FFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | DTCM7 | 0x2002_8000   | 0x2002_FFFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
| CPU1 | TCM0  | 0x0900_0000   | 0x0900_1FFF | 8 KB  | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | TCM1  | 0x0900_2000   | 0x0900_3FFF | 8 KB  | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | TCM2  | 0x0900_4000   | 0x0900_7FFF | 16 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | тсм3  | 0x0900_8000   | 0x0900_FFFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | TCM4  | 0x0901_0000   | 0x0901_7FFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |
|      | TCM5  | 0x0901_8000   | 0x0901_FFFF | 32 KB | TBD   | TBD   | TBD   | TBD    | μΑ   |

### 4.3.2.6 EMC radiated emissions operating behaviors

EMC measurements to IC-level IEC standards are available from NXP on request.

### 4.3.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to nxp.com.
- 2. Perform a keyword search for "EMC design".

#### 4.3.2.8 Capacitance attributes

Table 70. Capacitance attributes

| Symbol          | Description       | Min. | Max. | Unit |
|-----------------|-------------------|------|------|------|
| C <sub>IN</sub> | Input capacitance |      | 7    | pF   |

### 4.3.3 Switching specifications

# 4.3.3.1 Device clock specifications Table 71. Device clock specifications

| Symbol                                                                                   | Description                                                                                    | Min. | Max.            | Unit | Run mode <sup>1</sup>                               |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------------------------------------------|
|                                                                                          | Normal run mode                                                                                |      |                 | -    |                                                     |
| f <sub>CORE</sub>                                                                        | Core clock (DIVCORE)                                                                           | _    | 72              | MHz  | High speed run mode                                 |
|                                                                                          |                                                                                                | _    | 48              | MHz  | Normal speed run mode                               |
|                                                                                          |                                                                                                | _    | 8               | MHz  | VLPR mode                                           |
| f <sub>EXT</sub>                                                                         | External clock (DIVEXT)                                                                        | _    | 72              | MHz  | High speed run mode                                 |
|                                                                                          |                                                                                                | _    | 48              | MHz  | Normal speed run mode                               |
|                                                                                          |                                                                                                | _    | 8               | MHz  | VLPR mode                                           |
| f <sub>BUS</sub>                                                                         | Bus clock (DIVBUS)                                                                             | _    | 72              | MHz  | High speed run mode                                 |
|                                                                                          |                                                                                                | _    | 48              | MHz  | Normal speed run mode                               |
|                                                                                          |                                                                                                | _    | 8               | MHz  | VLPR mode                                           |
| f <sub>SLOW</sub>                                                                        | Slow clock (DIVSLOW)                                                                           | _    | 24              | MHz  | High speed run mode                                 |
|                                                                                          |                                                                                                | _    | 24              | MHz  | Normal speed run mode                               |
|                                                                                          |                                                                                                | _    | 1               | MHz  | VLPR mode                                           |
| $f_{LLWU}$                                                                               | LLWU clock                                                                                     | _    | 1               | KHz  | All modes                                           |
| f <sub>WDOG</sub>                                                                        | WDOG clock                                                                                     |      | 24              | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                | _    | 1               | MHz  | VLPR mode                                           |
| f <sub>ADC</sub>                                                                         | ADC clock                                                                                      | _    | 48 <sup>2</sup> | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                | _    | 8               | MHz  | VLPR mode                                           |
| f <sub>RTC</sub>                                                                         | RTC clock                                                                                      | _    | 32.768          | KHz  | All modes                                           |
| f <sub>TSTMR</sub>                                                                       | TSTMR clock                                                                                    | _    | 1               | MHz  | All modes                                           |
| f <sub>LPTMR</sub>                                                                       | LPTMR clock                                                                                    | _    | 32 <sup>3</sup> | MHz  | All modes                                           |
| f <sub>TPM</sub> , f <sub>LPIT</sub> ,<br>f <sub>LPSPI</sub> , f <sub>LPI2C</sub> ,      | TPM clock, LPIT clock, LPSPI clock, LPI2C clock, LPUART clock, EMVSIM clock, I2S clock, FlexIO | _    | 72              | MHz  | High speed run mode                                 |
| f <sub>LPUART</sub> ,<br>f <sub>EMVSIM</sub> , f <sub>I2S</sub> ,<br>f <sub>FLEXIO</sub> | clock                                                                                          | _    | 48              | MHz  | Normal speed run mode                               |
| ·FLEXIU                                                                                  |                                                                                                |      | 8               | MHz  | VLPR mode                                           |
| f <sub>USB</sub>                                                                         | USB clock                                                                                      |      | 48              | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                          |                                                                                                |      | 0               | MHz  | VLPR mode                                           |

Table 71. Device clock specifications (continued)

| Symbol                                                                            | Description                         | Min. | Max. | Unit | Run mode <sup>1</sup>                               |
|-----------------------------------------------------------------------------------|-------------------------------------|------|------|------|-----------------------------------------------------|
| ferclk                                                                            | External reference clock            | _    | 48   | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                   |                                     |      | 8    | MHz  | VLPR mode                                           |
| f <sub>RF_OSC</sub>                                                               | Radio module output clock           |      | 32   | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                   |                                     |      | 26   | MHz  | High speed run<br>mode and Normal<br>speed run mode |
| f <sub>CAU3</sub> , f <sub>GPIO</sub> ,<br>f <sub>uSDHC</sub> , f <sub>TRNG</sub> | CAU3 clock, GPIO clock, uSDHC clock |      | 72   | MHz  | High speed run mode                                 |
|                                                                                   |                                     | _    | 48   | MHz  | Normal speed run mode                               |
|                                                                                   |                                     | _    | 8    | MHz  | VLPR mode                                           |
| f <sub>RADIO_ANA</sub>                                                            | Radio analog module clock           | _    | 24   | MHz  | High speed run<br>mode and Normal<br>speed run mode |
|                                                                                   |                                     |      | 1    | MHz  | VLPR mode                                           |

- 1. Normal run mode, High speed run mode, and VLPR mode.
- 2. See ADC electrical specifications
- 3. The Max. of 32 MHz is from RF\_OSC.

### 4.3.3.2 General switching specifications

These general-purpose specifications apply to all signals configured for GPIO, LPI2C, and LPUART signals.

#### NOTE

The term  ${}^{'}V_{DDIO}{}^{'}$  in this table refers to the associated supply rail (either  $V_{DDIO1}$  or  $V_{DDIO2}$ ) of an input or output.

Table 72. General switching specifications

| Description                                                                                                 | Min. | Max. | Unit                | Notes |
|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
| GPIO pin interrupt pulse width (digital glitch filter disabled)  — Synchronous path                         | 1.5  | _    | Bus clock<br>cycles | 1     |
| GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns                  |       |
| GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns                  |       |
| External RESET and NMI pin interrupt pulse width — Asynchronous path                                        | 100  | _    | ns                  | 2     |

Table 72. General switching specifications (continued)

| Description                                                                 | Min. | Max. | Unit | Notes |
|-----------------------------------------------------------------------------|------|------|------|-------|
| GPIO pin interrupt pulse width — Asynchronous path                          | 16   | _    | ns   | 2     |
| Port rise/fall time                                                         |      |      | -    | •     |
| Normal drive pins                                                           |      |      |      | 3     |
| • 2.7 ≤ V <sub>DDIO</sub> ≤ 3.6 V                                           | _    | 3    | ns   |       |
| Fast slew rate                                                              | _    | 10.5 |      |       |
| <ul> <li>Slow slew rate</li> <li>1.71 ≤ V<sub>DDIO</sub> ≤ 2.7 V</li> </ul> |      |      |      |       |
| • Fast slew rate                                                            | _    | 4    |      |       |
| Slow slew rate                                                              | _    | 17   |      |       |
| High drive pins                                                             |      |      |      | 4     |
| Normal/low drive enabled                                                    | _    | 2.5  | ns   |       |
| <ul> <li>2.7 ≤ V<sub>DDIO</sub> ≤ 3.6 V</li> <li>Fast slew rate</li> </ul>  | _    | 10.5 |      |       |
| Slow slew rate                                                              |      |      |      |       |
| • 1.71 ≤ V <sub>DDIO</sub> ≤ 2.7 V                                          | _    | 4    |      |       |
| Fast slew rate                                                              | _    | 17   |      |       |
| Slow slew rate                                                              |      |      |      |       |
| High drive enabled                                                          |      |      |      |       |
| <ul> <li>2.7 ≤ V<sub>DDIO</sub> ≤ 3.6 V</li> <li>Fast slew rate</li> </ul>  | _    | 2    |      |       |
| Slow slew rate                                                              | _    | 11   |      |       |
| • 1.71 ≤ V <sub>DDIO</sub> ≤ 2.7 V                                          |      | 2.5  |      |       |
| Fast slew rate                                                              |      | 17   |      |       |
| Slow slew rate                                                              |      | 17   |      |       |
| Normal drive fast pins                                                      |      |      |      | 5     |
| • $2.7 \le V_{DDIO} \le 3.6 \text{ V}$                                      | _    | 0.5  | ns   |       |
| Fast slew rate                                                              | _    | 10   |      |       |
| <ul> <li>Slow slew rate</li> <li>1.71 ≤ V<sub>DDIO</sub> ≤ 2.7 V</li> </ul> |      |      |      |       |
| • Fast slew rate                                                            | _    | 0.75 |      |       |
| Slow slew rate                                                              | _    | 19   |      |       |
| High drive fast pins                                                        |      |      |      | 6     |
| Normal/low drive enabled                                                    | _    | 0.5  | ns   |       |
| <ul> <li>2.7 ≤ V<sub>DDIO</sub> ≤ 3.6 V</li> <li>Fast slew rate</li> </ul>  | _    | 11   |      |       |
| Slow slew rate                                                              |      |      |      |       |
| • 1.71 ≤ V <sub>DDIO</sub> ≤ 2.7 V                                          | _    | 1    |      |       |
| Fast slew rate                                                              | _    | 19   |      |       |
| Slow slew rate                                                              |      |      |      |       |
| High drive enabled                                                          |      |      |      |       |
| • $2.7 \le V_{DDIO} \le 3.6 \text{ V}$                                      | _    | 2    |      |       |

Table 72. General switching specifications

| Description                        | Min. | Max. | Unit | Notes |
|------------------------------------|------|------|------|-------|
| Fast slew rate                     | _    | 13   |      |       |
| Slow slew rate                     |      |      |      |       |
| • 1.71 ≤ V <sub>DDIO</sub> ≤ 2.7 V | _    | 4    |      |       |
| Fast slew rate                     | _    | 21   |      |       |
| Slow slew rate                     |      |      |      |       |
|                                    |      |      |      |       |

- 1. The synchronous and asynchronous timing must be met.
- 2. This is the shortest pulse that is guaranteed to be recognized.
- 3. For high drive pins with high drive enabled, load is 75pF; other pins load (normal/low drive) is 25pF. Fast slew rate is enabled by clearing PORTx\_PCRn[SRE].
- 4. High drive pins are PTC[12:7], PTD[11:8], and PTE[11:10]. High drive capability is enabled by setting PORTx\_PCRn[DSE].
- 5. Normal drive fast pins are PTD[7:2], PTE[12,9:8,5:1], PTB[2,0].
- 6. High drive fast pins are PTC[12:7], PTD[11:8], and PTE[11:10]. High drive capability is enabled by setting PORTx\_PCRn[DSE].

#### NOTE

Only RESET\_b pin has analog/passive filter.

### 4.3.4 Thermal specifications

### 4.3.4.1 Thermal operating requirements

Table 73. Thermal operating requirements for VFBGA package

| Symbol         | Description              | Min. | Max. | Unit | Notes |
|----------------|--------------------------|------|------|------|-------|
| TJ             | Die junction temperature | -40  | 125  | °C   |       |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   | 1     |

1. Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed the maximum. The simplest method to determine  $T_J$  is:  $T_J = T_A + R_{\theta JA} \times$  chip power dissipation.

Table 74. Thermal operating requirements for WLCSP package

| Symbol         | Description              | Min. | Max. | Unit | Notes |
|----------------|--------------------------|------|------|------|-------|
| T <sub>J</sub> | Die junction temperature | -40  | 95   | °C   |       |
| T <sub>A</sub> | Ambient temperature      | -40  | 85   | °C   | 1     |

1. Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed the maximum. The simplest method to determine  $T_J$  is:  $T_J = T_A + R_{\theta JA} \times$  chip power dissipation.

#### 4.3.4.2 Thermal attributes

Table 75. Thermal attributes

| Board type1 <sup>1</sup> | Symbol           | Description                                         | 176 VFBGA | 191 WLCSP | Unit | Notes |
|--------------------------|------------------|-----------------------------------------------------|-----------|-----------|------|-------|
| JESD51-9,2s2p            | R <sub>eJA</sub> | Junction to<br>Ambient<br>Thermal<br>Resistance     | 35.6      | 29.2      | °C/W | 2, 3  |
| -                        | $\Psi_{ m JT}$   | Junction to<br>Package Top<br>Thermal<br>Resistance | 0.2       | 0.4       | °C/W | 4, 3  |

- 1. Thermal test board meets JEDEC specification for this package (JESD51-9).
- Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report
  is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is
  not meant to predict the performance of a package in an application-specific environment.
- 3. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the bard, and board construction.
- 4. Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2.

The thermal characterization parameter (Psi-JT) can be used to determine the junction temperature with a measurement of the temperature at the top of the package case using the following equation:

 $T_J = T_T + Psi-JT \times chip power dissipation$ 

Where  $T_T$  is the thermocouple temperature at the top of the package.

### 4.4 Peripheral operating requirements and behaviors

#### 4.4.1 Core modules

## 4.4.1.1 Debug trace timing specifications Table 76. Debug trace operating behaviors

| Symbol           | Description              | Min.                | Max. | Unit |
|------------------|--------------------------|---------------------|------|------|
| T <sub>cyc</sub> | Clock period             | Frequency dependent |      | MHz  |
| T <sub>wl</sub>  | Low pulse width          | 2                   | _    | ns   |
| T <sub>wh</sub>  | High pulse width         | 2                   | _    | ns   |
| T <sub>r</sub>   | Clock and data rise time | _                   | 3    | ns   |
| T <sub>f</sub>   | Clock and data fall time | _                   | 3    | ns   |

Table 76. Debug trace operating behaviors (continued)

| Symbol         | Description | Min. | Max. | Unit |
|----------------|-------------|------|------|------|
| Ts             | Data setup  | 1.5  | _    | ns   |
| T <sub>h</sub> | Data hold   | 1.0  | _    | ns   |

#### 4.4.1.2 SWD electricals

Table 77. SWD full voltage range electricals

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Operating voltage                               | 1.71 | 3.6  | V    |
| J1     | SWD_CLK frequency of operation                  |      |      |      |
|        | Serial wire debug                               | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period                            | 1/J1 | _    | ns   |
| J3     | SWD_CLK clock pulse width                       |      |      |      |
|        | Serial wire debug                               | 20   | _    | ns   |
| J4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | _    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |



Figure 11. Serial wire clock input timing



Figure 12. Serial wire data timing

#### 4.4.1.3 JTAG electricals

Table 78. JTAG limited voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 25   | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 1    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | _    | ns   |

Table 78. JTAG limited voltage range electricals (continued)

| Symbol | Description                             | Min. | Max. | Unit |
|--------|-----------------------------------------|------|------|------|
| J11    | TCLK low to TDO data valid              | _    | 19   | ns   |
| J12    | TCLK low to TDO high-Z                  | _    | 19   | ns   |
| J13    | TRST assert time                        | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high | 8    | _    | ns   |

Table 79. JTAG full voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 15   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 33   | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 1.4  | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 27   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 27   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  | _    | ns   |
| J11    | TCLK low to TDO data valid                         | _    | 26.2 | ns   |
| J12    | TCLK low to TDO high-Z                             | _    | 26.2 | ns   |
| J13    | TRST assert time                                   | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | _    | ns   |



Figure 13. Test clock input timing



Figure 14. Boundary scan (JTAG) timing



**Figure 15. Test Access Port timing** 

### 4.4.2 System modules

There are no specifications necessary for the device's system modules.

### 4.4.3 Clock modules

#### 4.4.3.1 Clock modules

## 4.4.3.1.1 Fast IRC (FIRC) specifications Table 80. Fast IRC (FIRC) specifications

| Symbol                                                                | Description                                                                                                                                                             | Min. | Тур.         | Max.         | Unit                    | Notes |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------|-------------------------|-------|
| V <sub>dd_firc</sub>                                                  | Supply voltage                                                                                                                                                          | 1.71 | _            | 3.6          | V                       |       |
| F <sub>firc_target</sub>                                              | IRC target frequency (nominal)                                                                                                                                          | _    |              | _            | MHz                     | 1     |
|                                                                       | Trim range = 00                                                                                                                                                         |      | 48           |              |                         |       |
|                                                                       | Trim range = 01                                                                                                                                                         |      | 52           |              |                         |       |
|                                                                       | Trim range = 10                                                                                                                                                         |      | 56           |              |                         |       |
|                                                                       | Trim range = 11                                                                                                                                                         |      | 60           |              |                         |       |
| Δf <sub>firc_ol_lv</sub>                                              | Open loop total deviation of FIRC frequency at low voltage (VDD=1.71V-1.89V) over full temperature  • Regulator disable (SCG_FIRCCSR[FIRCREGOFF]=1)  • Regulator enable | _    | ±0.5<br>±0.5 | ±1.5<br>±1.5 | %F <sub>firc_targ</sub> |       |
| Δ<br>f <sub>firc_48M_ol_hv</sub>                                      | (SCG_FIRCCSR[FIRCREGOFF]=0)  Open loop total deviation of FIRC frequency at high voltage (VDD=1.89V-3.6V) over full temperature                                         | _    | ±0.5         | ±1.0         | %F <sub>firc_targ</sub> | 2     |
|                                                                       | Regulator enable (SCG_FIRCCSR[FIRCREGOFF]=0)                                                                                                                            |      |              |              | et                      |       |
| $\begin{array}{c} \Delta \\ f_{\text{firc\_60M\_ol\_hv}} \end{array}$ | Open loop total deviation of FIRC frequency at high voltage (VDD=1.89V-3.6V) over full temperature                                                                      | _    | ±0.5         | ±1.5         | %F <sub>firc_targ</sub> | 2     |
|                                                                       | Regulator enable (SCG_FIRCCSR[FIRCREGOFF]=0)                                                                                                                            |      |              |              | et                      |       |
| $\Delta f_{firc\_cl}$                                                 | Fine Trim Resolution                                                                                                                                                    | _    | _            | ± 0.1        | %F <sub>firc_targ</sub> |       |
| J <sub>cyc_firc</sub>                                                 | Period Jitter (RMS)                                                                                                                                                     | _    | 35           | 150          | ps                      |       |
| T <sub>st_firc</sub>                                                  | Startup time                                                                                                                                                            | _    | 2            | 3            | μs                      | 3     |
| I <sub>dd_firc</sub>                                                  | Current consumption:  • 48 MHz                                                                                                                                          | _    | 350          | 400          | μA                      |       |
|                                                                       | • 52 MHz                                                                                                                                                                | _    | 360          | 420          |                         |       |
|                                                                       | • 56 MHz                                                                                                                                                                | _    | 380          | 460          |                         |       |
|                                                                       | • 60 MHz                                                                                                                                                                | _    | 400          | 500          |                         |       |

#### **Electrical characteristics**

- 1. FIRC trim range is programmable via SCG\_FIRCCFG[RANGE].
- Closed loop operation of the FIRC is only usable for USB device operation; it is not usable for USB host operation. It is enabled by configuring for USB Device, selecting FIRC as USB clock source, and enabling the clock recover function (USB\_CLK\_RECOVER\_CTRL[CLOCK\_RECOVER\_EN]=1, SCG\_FIRCCSR[FIRCREGOFF]=0).
- 3. FIRC startup time is defined as the time between clock enablement and clock availability for system use.

## 4.4.3.1.2 Slow IRC (SIRC) specifications Table 81. Slow IRC specifications

| Symbol                 | Description                                                                                           | Min. | Тур. | Max. | Unit               | Notes |
|------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|--------------------|-------|
| I <sub>DD_sirc2M</sub> | Supply current in 2 MHz mode                                                                          | _    | 14   | 17   | μΑ                 |       |
| I <sub>DD_sirc8M</sub> | Supply current in 8 MHz mode                                                                          | _    | 25   | 35   | μΑ                 |       |
| f <sub>sirc</sub>      | Output frequency                                                                                      | _    | 2    | _    | MHz                | 1     |
|                        |                                                                                                       | _    | 8    | _    |                    |       |
| Δf <sub>sirc</sub>     | Total deviation of trimmed frequency over voltage and temperature                                     | _    | _    | ±3.3 | %f <sub>sirc</sub> |       |
| Δf <sub>sirc_t</sub>   | Total deviation of trimmed frequency over voltage and reduced temperature range from -20 °C to 105 °C | _    | _    | 3    | %f <sub>sirc</sub> |       |
| T <sub>su_sirc</sub>   | Startup time                                                                                          | _    | _    | 12.5 | μs                 |       |
| J <sub>cyc_sirc</sub>  | Period jitter (RMS)  • f <sub>sirc</sub> = 2 MHz                                                      | _    | 350  | _    | ps                 | 2     |
|                        | • f <sub>sirc</sub> = 8 Mhz                                                                           | _    | 100  | _    |                    |       |

- 1. Selection of output frequency for Slow IRC between 2 MHz and 8 MHz is controlled by SCG\_SIRCCFG[RANGE].
- 2. This specification was obtained using an NXP developed PCB. Jitter is dependent on the noise characteristics of each PCB and results will vary.

## 4.4.3.1.3 Low Power Oscillator (LPO) electrical specifications Table 82. Low Power Oscillator (LPO) electrical specifications

| Symbol               | Parameter                               | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------------|------|------|------|------|
| F <sub>LPO</sub>     | Internal low power oscillator frequency | 0.9  | 1    | 1.1  | kHz  |
| I <sub>LPO</sub>     | Current consumption                     | _    | 8.85 | TBD  | μΑ   |
| T <sub>startup</sub> | Startup Time                            | _    |      | TBD  | μs   |

## 4.4.3.1.4 LPFLL electrical specifications Table 83. LPFLL electrical specifications

| Symbol           | Parameter         | Min. | Тур. | Max. | Unit |
|------------------|-------------------|------|------|------|------|
| l <sub>avg</sub> | Power consumption |      | 240  |      | μΑ   |

Table 83. LPFLL electrical specifications (continued)

| Symbol             | Parameter                                                                          | Min.            | Тур. | Max. | Unit |
|--------------------|------------------------------------------------------------------------------------|-----------------|------|------|------|
| T <sub>start</sub> | Start-up time                                                                      |                 | 3.6  |      | μs   |
|                    | Frequency accuracy over temperature and voltage in open loop after process trimmed | -10             | _    | 10   | %    |
| ΔF <sub>cl</sub>   | Frequency accuracy in closed loop                                                  | -1 <sup>1</sup> | _    | 1 1  | %    |

<sup>1.</sup>  $\Delta F_{cl}$  is dependent on reference clock accuracy. For example, if locked to crystal oscillator,  $\Delta F_{cl}$  is typically limited by trimming ability of the module itself; if locked to other clock source which has 3% accuracy, then  $\Delta F_{cl}$  can only be  $\pm 3\%$ .

#### 4.4.3.2 32 kHz oscillator electrical characteristics

### 4.4.3.2.1 32 kHz oscillator DC electrical specifications Table 84. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 |      | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | _    | ΜΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

<sup>1.</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

## 4.4.3.2.2 32 kHz oscillator frequency specifications Table 85. 32 kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.             | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|------------------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | _    | 32.768 | _                | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _                | ms   | 1     |
| f <sub>ec_extal32</sub> | Externally provided input clock frequency | _    | 32.768 | _                | kHz  | 2     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | V <sub>BAT</sub> | mV   | 2, 3  |

- 1. Proper PC board layout procedures must be followed to achieve specifications.
- 2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.
- 3. The parameter specified is a peak-to-peak value and  $V_{IH}$  and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$  to  $V_{BAT}$ .

#### 4.4.3.3 Recommended crystal and oscillator specification

This chip is designed to meet targeted standard specifications for frequency error over the life of the part, which includes the temperature, mechanical and aging effects.

The table below includes the recommended crystal specifications. Note that these are recommendations only and deviation may be allowed. However, deviations may result in degraded RF performance or possibly a failure to meet RF protocol certification standards. Designers must ensure that the crysta(s) used meets the requirements of their application.

Table 86. Recommended crystal and oscillator specification

| Symbol           | Description                                                        |       | 32.0 MH | z     | 2     | 26.0 MHz |       | Unit   | Note |
|------------------|--------------------------------------------------------------------|-------|---------|-------|-------|----------|-------|--------|------|
|                  |                                                                    | Min   | Тур     | Max   | Min   | Тур      | Max   | 1      |      |
| T <sub>A</sub>   | Operating<br>Temperature                                           | -40   |         | 105   | -40   |          | 105   | °C     | 1    |
|                  | Crystal initial frequency tolerance                                | -10   |         | 10    | -10   |          | 10    | ppm    | 2, 3 |
|                  | Crystal frequency stability and aging                              | -25   |         | 25    | -25   |          | 24    | ppm    | 2, 4 |
|                  | Oscillator variation                                               | -12   |         | 15    | -12   |          | 16    | ppm    | 5    |
|                  | Total reference<br>oscillator<br>tolerance for BLE<br>applications | -50   |         | 50    | -50   |          | 50    | ppm    | 6    |
| $C_L$            | Load capacitance                                                   | 7     | 10      | 13    | 7     | 10       | 13    | pF     | 2, 7 |
| C <sub>0</sub>   | Shunt capacitance                                                  | 0.469 | 0.67    | 0.871 | 0.42  | 0.6      | 0.78  | pF     | 2, 7 |
| C <sub>m1</sub>  | Motional capacitance                                               | 1.435 | 2.05    | 2.665 | 1.435 | 2.05     | 2.665 | fF     | 2, 7 |
| L <sub>m1</sub>  | Motional inductance Lm1                                            | 8.47  | 12.1    | 15.73 | 12.81 | 18.3     | 23.79 | mH     | 2, 7 |
| R <sub>m1</sub>  | Motional resistance                                                |       | 25      | 50    |       | 35       | 50    | Ω      | 2    |
| ESR              | Equivalent series resistance                                       |       |         | 60    |       |          | 60    | Ω      |      |
| Pd               | Maximum crystal drive                                              |       | 10      | 200   |       | 10       | 200   | μw     | 2    |
| TS               | Trim sensitivity                                                   | 6.30  | 9.00    | 11.70 | 6.39  | 9.12     | 11.86 | ppm/pF | 2, 7 |
| T <sub>OSC</sub> | Oscillator startup time                                            |       | 500     |       |       | 500      |       | μs     | 8    |

<sup>1.</sup> Full temperature range of this device. A reduced range can be chosen to meet application needs.

<sup>2.</sup> Recommended crystal specification.

<sup>3.</sup> Measured at 25 °C.

- 4. Combination of frequency stability variation over desired temperature range and frequency variation due to aging over desired lifetime of system.
- 5. Variation due to temperature, process, and aging of MCU.
- 6. Sum of crystal initial frequency tolerance, crystal frequency stability and aging, oscillator variation, and PCB manufacturing variation must not exceed this value.
- 7. Typical is target. 30% tolerances shown.
- 8. Time from oscillator enable to clock ready. Dependent on the complete hardware configuration of the oscillator.



Figure 16. Crystal Electrical Block Diagram

#### 4.4.4 Memories and memory interfaces

### 4.4.4.1 Flexbus switching specifications

All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency.

#### **Electrical characteristics**

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values.

Table 87. Flexbus limited voltage range switching specifications

| Num | Description                             | Min.     | Max. | Unit | Notes |
|-----|-----------------------------------------|----------|------|------|-------|
|     | Frequency of operation                  | _        | 24   | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _    | ns   |       |
| FB2 | Address, data, and control output valid | _        | 7    | ns   |       |
| FB3 | Address, data, and control output hold  | 1        | _    | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 7.2      | _    | ns   |       |
| FB5 | Data and FB_TA input hold               | 0        | _    | ns   | 2     |

<sup>1.</sup> Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

<sup>2.</sup> Specification is valid for all FB\_AD[31:0] and FB\_TA.



Figure 17. FlexBus read timing diagram



Figure 18. FlexBus write timing diagram

## 4.4.4.2 Ultra High Speed SD/SDIO/MMC Host Interface (uSDHC) AC timing

This section describes the electrical information of the uSDHC, which includes SD/eMMC4.3 (Single Data Rate) timing, eMMC4.4/4.41/4.5 (Dual Date Rate) timing

#### 4.4.4.2.1 SD/eMMC4.3 (Single Data Rate) AC Timing

The following figure depicts the timing of SD/eMMC4.3



Figure 19. SD/eMMC4.3 timing

The following table lists the SD/eMMC4.3 timing characteristics.

Table 88. SD/eMMC4.3 interface timing specification

| ID               | Parameter                                                | Symbols                      | Min         | Max   | Unit |
|------------------|----------------------------------------------------------|------------------------------|-------------|-------|------|
| Card Input Clock |                                                          |                              |             | •     | •    |
| SD1              | Clock Frequency<br>(Low Speed)                           | f <sub>PP</sub> <sup>1</sup> | 0           | 400   | kHz  |
|                  | Clock Frequency<br>(SD/SDIO Full<br>Speed/High<br>Speed) | f <sub>PP</sub> <sup>2</sup> | 0           | 24/48 | MHz  |
|                  | Clock Frequency<br>(MMC Full Speed/<br>High Speed)       | f <sub>PP</sub> <sup>3</sup> | 0           | 16/48 | MHz  |
|                  | Clock Frequency<br>(Identification<br>Mode)              | f <sub>OD</sub>              | 100         | 400   | kHz  |
| SD2              | Clock Low Time                                           | t <sub>WL</sub>              | 7           | _     | ns   |
| SD3              | Clock High Time                                          | t <sub>WH</sub>              | 7           | _     | ns   |
| SD4              | Clock Rise Time                                          | t <sub>TLH</sub>             | _           | 3     | ns   |
| SD5              | Clock Fall Time                                          | t <sub>THL</sub>             | _           | 3     | ns   |
| uSDHC Output/Car | d Inputs SD_CMD, S                                       | Dx_DATAx (Refere             | nce to CLK) | •     |      |
| SD6              | uSDHC Output<br>Delay                                    | t <sub>OD</sub>              | -6.6        | 3.6   | ns   |
| uSDHC Input/Card | Outputs SD_CMD, S                                        | Dx_DATAx (Refere             | nce to CLK) |       |      |
| SD7              | uSDHC Input<br>Setup Time                                | t <sub>ISU</sub>             | 2.5         | _     | ns   |
| SD8              | uSDHC Input Hold<br>Time <sup>4</sup>                    | t <sub>IH</sub>              | 1.5         | _     | ns   |

<sup>1.</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V.

#### **Electrical characteristics**

- 2. In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–24 MHz. In high-speed mode, clock frequency can be any value between 0–48 MHz.
- 3. In normal (full) speed mode for MMC card, clock frequency can be any value between 0–16 MHz. In high-speed mode, clock frequency can be any value between 0–48 MHz.
- 4. To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.

#### 4.4.4.2.2 eMMC4.4/4.41 (Dual Data Rate) AC Timing

The following figure depicts the timing of eMMC4.4/4.41.



Figure 20. eMMC4.4/4.41 timing

The following table lists the eMMC4.4/4.41 timing characteristics. Be aware that only DATA is sampled on both edges of the clock (not applicable to CMD).

Table 89. eMMC4.4/4.41 interface timing specification

| ID                 | Parameter                                | Symbols           | Min         | Max | Unit |
|--------------------|------------------------------------------|-------------------|-------------|-----|------|
| Card Input Clock   |                                          |                   |             |     |      |
| SD1                | Clock Frequency<br>(eMMC4.4/4.41<br>DDR) | f <sub>PP</sub>   | 0           | 52  | MHz  |
| SD1                | Clock Frequency<br>(SD3.0 DDR)           | f <sub>PP</sub>   | 0           | 50  | MHz  |
| uSDHC Output / Ca  | rd Inputs SD_CMD,                        | SDx_DATAx (Refere | nce to CLK) |     |      |
| SD2                | uSDHC Output<br>Delay                    | t <sub>OD</sub>   | 2.5         | 7.1 | ns   |
| uSDHC Input / Card | Outputs SD_CMD,                          | SDx_DATAx (Refere | nce to CLK) |     |      |
| SD3                | uSDHC Input<br>Setup Time                | t <sub>ISU</sub>  | 2.6         | _   | ns   |
| SD4                | uSDHC Input Hold<br>Time                 | t <sub>LH</sub>   | 1.5         | _   | ns   |

### 4.4.4.3 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

## 4.4.4.3.1 Flash timing specifications — commands Table 90. Flash command timing specifications

| Symbol                  | Description                                | Min. | Тур. | Max.  | Unit | Notes |
|-------------------------|--------------------------------------------|------|------|-------|------|-------|
|                         | Read 1s Block execution time               |      |      |       |      |       |
| t <sub>rd1blk256k</sub> | 256 KB secondary program flash             | _    | _    | 2     | ms   |       |
| t <sub>rd1blk512k</sub> | 512 KB primary program flash               |      | _    | 2     | ms   |       |
|                         | Read 1s Section execution time             |      |      |       |      |       |
| t <sub>rd1sec2k</sub>   | 2 KB flash                                 |      | _    | 90    | μs   | 1     |
| t <sub>rd1sec4k</sub>   | 4 KB flash                                 |      | _    | 100   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time               | _    | _    | 95    | μs   | 1     |
| t <sub>pgm8</sub>       | Program Phrase execution time              |      | 110  | 225   | μs   |       |
|                         | Erase Flash Block execution time           |      |      |       |      | 2     |
| t <sub>ersblk256k</sub> | 256 KB secondary program flash             |      | 220  | 2500  | ms   |       |
| t <sub>ersblk512k</sub> | 512 KB primary program flash               | _    | 435  | 5000  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time          |      | 15   | 150   | ms   | 2     |
| t <sub>pgmsec1k</sub>   | Program Section execution time (1KB flash) | _    | 8    | _     | ms   |       |
|                         | Generate CRC execution time (CRCRDY=0)     |      |      |       |      |       |
| t <sub>crc4</sub>       | 4 sectors                                  | _    | 375  | 425   | μs   |       |
| t <sub>crc32</sub>      | 32 sectors                                 | _    | 3    | 3.5   | ms   |       |
| t <sub>crc128</sub>     | 128 sectors                                |      | 12   | 14    | ms   |       |
|                         | Generate CRC execution time (CRCRDY=1)     |      |      |       |      |       |
| t <sub>crcr4</sub>      | 4 sectors                                  |      | 860  | 985   | μs   |       |
| t <sub>crcr32</sub>     | 32 sectors                                 |      | 7    | 8     | ms   |       |
| t <sub>crcr128</sub>    | 128 sectors                                | _    | 28   | 32    | ms   |       |
| t <sub>rd1allx</sub>    | Read 1s All Blocks execution time          | _    | _    | 6     | ms   |       |
| t <sub>rdindex</sub>    | Read Index execution time                  |      | _    | 35    | μs   | 1     |
| t <sub>pgmindex</sub>   | Program Index execution time               |      | 110  | _     | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time            |      | 1100 | 13000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time  |      | _    | 40    | μs   | 1     |
|                         | Swap Control execution time                |      |      |       |      |       |
| t <sub>swapx01</sub>    | control code 0x01                          | _    | 350  | _     | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                          | _    | 125  | 250   | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                          | _    | 150  | 275   | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                          |      | _    | 40    | μs   | 1     |
| t <sub>swapx10</sub>    | control code 0x10                          | _    | 125  | 250   | μs   |       |
| t <sub>ersallu</sub>    | Erase All Blocks Unsecure execution time   | _    | 1100 | 13000 | ms   | 2     |

Table 90. Flash command timing specifications (continued)

| Symbol                          | Description       | Min. | Тур. | Max. | Unit | Notes |
|---------------------------------|-------------------|------|------|------|------|-------|
| Set RAM Function execution time |                   |      |      |      |      |       |
| t <sub>setramcc</sub>           | Control Code 0xCC | _    | 130  | _    | μs   |       |
| t <sub>setramff</sub>           | Control Code 0xFF | _    | 85   | _    | μs   |       |

- 1. Assumes 25MHz or greater flash clock frequency.
- 2. Maximum times for erase parameters based on expectations at cycling end-of-life.

## 4.4.4.3.2 Flash high voltage current behaviors Table 91. Flash high voltage current behaviors

| Symbol              | Description                                                                       | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current<br>adder during high<br>voltage flash<br>programming<br>operation | _    | 3.5  | 7.5  | mA   |
| I <sub>DD_ERS</sub> | Average current<br>adder during high<br>voltage flash erase<br>operation          | _    | 1.5  | 4.0  | mA   |

## 4.4.4.3.3 Reliability specifications Table 92. NVM reliability specifications

| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |  |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|--|--|
|                         | Program Flash                          |      |                   |      |        |       |  |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | _    | years  |       |  |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | _    | years  |       |  |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              | _    | cycles | 2     |  |  |

Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

#### 4.4.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

<sup>2.</sup> Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.

### 4.4.6 Analog

### 4.4.6.1 ADC electrical specifications

## 4.4.6.1.1 ADC operating conditions Table 93. ADC operating conditions

| Symbol               | Description                         | Conditions                                 | Min.             | Typ. <sup>1</sup> | Max.                                           | Unit | Notes |
|----------------------|-------------------------------------|--------------------------------------------|------------------|-------------------|------------------------------------------------|------|-------|
| $V_{DDA}$            | Supply voltage                      |                                            | 1.71             | _                 | 3.6                                            | V    | 2     |
| $V_{REFH}$           | ADC reference voltage high          |                                            | 1.2              | _                 | $V_{DDA}$                                      | V    |       |
| V <sub>REFL</sub>    | ADC reference voltage low           |                                            | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub>                               | V    |       |
| $V_{ADIN}$           | Input voltage                       |                                            | VREFL            | _                 | Min. of<br>VREFH<br>and<br>VDDIOx <sup>3</sup> | V    | 4     |
| C <sub>ADIN</sub>    | Input capacitance                   | 12-bit mode                                | _                | 5                 | 7                                              | pF   |       |
| R <sub>ADIN</sub>    | Input series resistance             |                                            | _                | 2                 | 5                                              | kΩ   |       |
| R <sub>AS</sub>      | Analog source resistance (external) | 12-bit mode<br>f <sub>ADCK</sub> < TBD MHz | _                | _                 | 5                                              | kΩ   | 5     |
| f <sub>ADCK</sub>    | ADC conversion                      | 12-bit mode                                |                  |                   |                                                | MHz  |       |
|                      | clock frequency                     | CFG[PWRSEL]=0b00                           | 4                | _                 | 4                                              |      |       |
|                      |                                     | CFG[PWRSEL]=0b01                           | 4                | _                 | 8                                              |      |       |
|                      |                                     | CFG[PWRSEL]=0b10                           | 4                | _                 | 16                                             |      |       |
|                      |                                     | CFG[PWRSEL]=0b11                           | 4                | _                 | 32                                             |      |       |
| C <sub>rate</sub>    | ADC conversion rate                 | 12-bit mode, no ADC hardware averaging     | 234.771          | _                 | 235.546                                        | ksps |       |
|                      |                                     | CFG[PWRSEL]=0b00                           | 234.939          | _                 | 472.322                                        |      |       |
|                      |                                     | CFG[PWRSEL]=0b01                           | 234.853          | _                 | 248.294                                        |      |       |
|                      |                                     | CFG[PWRSEL]=0b10                           | 234.936          | _                 | 1230.830                                       |      |       |
|                      |                                     | CFG[PWRSEL]=0b11                           |                  |                   |                                                |      |       |
| t <sub>ADCSTUP</sub> | Analog startup time                 |                                            | _                | _                 | 4                                              | μs   | 6     |

<sup>1.</sup> Typical values assume  $V_{DDA}$  = 3.0 V, Temp = 25 °C,  $f_{ADCK}$  = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.

<sup>2.</sup>  $V_{DDA}$  must be equal to the higher of  $V_{DDIO1}$  or  $V_{DDIO2}$ .

<sup>3.</sup> VDDIOx is either VDDIO1 or VDDIO2 and is dependent on the IO supply associated with the ADC channel pin. If VREFH is less than VDDIOx, then voltage inputs greater than VREFH but less than VDDIOx are allowed but result in a saturated conversion result.

<sup>4.</sup> If VREFH is less than VDDA, then voltage inputs greater than VREFH but less than VDDA are allowed but result in a saturated conversion result.

- 5. This resistance is external to the packaged device. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had  $< 8 \Omega$  analog source resistance. The  $R_{AS} \times C_{AS}$  time constant should be kept to < 1 ns.
- 6. The startup time is defined as the duration from when (1) CFG[PWREN] is set or (2) when a trigger event initiates command execution until the analog circuits are stable and ready to sample and convert analog input channels. When CFG[PWREN]=0b0, the delay period controlled by CFG[PUDLY] after an initial trigger detect must exceed the analog startup time of t<sub>ADCSTUP</sub> to guarantee ADC operation.



Figure 21. ADC input impedance equivalency diagram

## 4.4.6.1.2 ADC electrical characteristics Table 94. ADC characteristics (V<sub>REFH</sub> = TBD V, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description    | Conditions <sup>1</sup>                         | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes |
|----------------------|----------------|-------------------------------------------------|-------|-------------------|------|------|-------|
| I <sub>DDA_ADC</sub> | Supply current | CFG[PWRSEL]=0b00, f <sub>ADCK</sub><br>= 4 MHz  | _     | 40                | _    | μΑ   | 3     |
|                      |                | CFG[PWRSEL]=0b01, f <sub>ADCK</sub><br>= 12 MHz | _     | 95                | _    | μΑ   |       |
|                      |                | CFG[PWRSEL]=0b10, f <sub>ADCK</sub><br>= 24 MHz | _     | 190               | _    | μΑ   |       |
|                      |                | CFG[PWRSEL]=0b11, f <sub>ADCK</sub><br>= 48 MHz | _     | 380               | _    | μΑ   |       |
| I <sub>DDA_ADC</sub> | Supply current | ADC Idle, analog pre-enabled (CFG[PWREN]=0b1)   | _     | 10                | _    | μΑ   |       |
| I <sub>DDA_ADC</sub> | Supply current | During ADC command execution                    | 0.215 | _                 | 1.7  | mA   | 4     |

Table 94. ADC characteristics ( $V_{REFH} = TBD V$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol                | Description                                          | Conditions <sup>1</sup>                         | Min.         | Typ. <sup>2</sup>      | Max.            | Unit             | Notes                                              |
|-----------------------|------------------------------------------------------|-------------------------------------------------|--------------|------------------------|-----------------|------------------|----------------------------------------------------|
| f <sub>ADACK</sub>    | ADC<br>asynchronous<br>clock source                  |                                                 | _            | 2                      | _               | MHz              |                                                    |
| Δf <sub>ADACK_T</sub> | Deviation of<br>ADACK clock<br>due to<br>temperature |                                                 | _            | ±7%                    | _               |                  |                                                    |
|                       | Sample Time                                          | See Reference Manual chapte                     | r for sample | times                  |                 |                  |                                                    |
| TUE                   | Total unadjusted error                               | 12-bit mode                                     | _            | ±4                     | ±6.8            | LSB <sup>5</sup> | 6                                                  |
| DNL                   | Differential non-<br>linearity                       | 12-bit mode                                     | _            | ±0.7                   | -1.1 to<br>+1.9 | LSB <sup>5</sup> | 6                                                  |
| INL                   | Integral non-<br>linearity                           | 12-bit mode                                     | _            | ±1.0                   | -2.7 to<br>+1.9 | LSB <sup>5</sup> | 6                                                  |
| E <sub>FS</sub>       | Full-scale error                                     | 12-bit mode                                     | _            | -4                     | -5.4            | LSB <sup>5</sup> | V <sub>ADIN</sub> = V <sub>REFH</sub> <sup>6</sup> |
| EQ                    | Quantization error                                   | 12-bit mode                                     | _            | _                      | ±0.5            | LSB <sup>5</sup> |                                                    |
| ENOB                  | Effective number                                     | 12-bit single-ended mode                        |              |                        |                 |                  | 7                                                  |
|                       | of bits                                              | • Avg = 32                                      | _            | 9.561                  | _               | bits             |                                                    |
|                       |                                                      | • Avg = 4                                       | _            | 10.014                 | _               | bits             |                                                    |
| E <sub>IL</sub>       | Input leakage error                                  |                                                 |              | $I_{ln} \times R_{AS}$ |                 | mV               | 8                                                  |
|                       | Temp sensor slope                                    | Across the full temperature range of the device | 1.70         | 1.78                   | 1.85            | mV/°C            | 9                                                  |
| V <sub>TEMP25</sub>   | Temp sensor voltage                                  | 25 °C                                           | 701          | 711                    | 721             | mV               | 9                                                  |

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH}$  = TBD V
- 2. Typical values assume  $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C,  $f_{ADCK} = 2.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.
- 3. Shortest sample time (CMDHa[STS]=0x0), continuous operation (command execution set for single or multi-command sequential loop).
- 4. The ADC supply current during command execution depends on the ADC conversion clock speed, power option selected (CFG[PWRSEL]) and sample time selected (CMDHa[STS]). For lowest power operation, set CFG[PWRSEL]=0b00 with TBD MHz ADC conversion clock speed. If the application allows slower conversion rates, longer sample times can be configured to reduce average power consumption.
- 5.  $1 LSB = (V_{REFH} V_{REFL})/2^{N}$
- 6. ADC conversion clock < 16...TBD MHz, Max hardware averaging (CMDHa[AVGS] = 0x7)
- 7. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 8. I<sub>In</sub> = leakage current. Refer to pin leakage specification in the packaged device's voltage and current operating ratings.
- 9. ADC conversion clock < 3 MHz

Figure 22. TBD PLACEHOLDER -- Typical ENOB vs. ADCK for 12-bit single-ended mode

## 4.4.6.2 Voltage reference electrical specifications Table 95. VREF full-range operating requirements

| Symbol           | Description                    | Min. | Max.                    | Unit | Notes |
|------------------|--------------------------------|------|-------------------------|------|-------|
| V <sub>DDA</sub> | Supply voltage for 1.2V output | 1.71 | 3.6                     | V    | _     |
|                  | Supply voltage for 2.1V output | 2.4  | 3.6                     | V    |       |
| T <sub>A</sub>   | Temperature                    |      | emperature<br>he device | °C   | _     |
| C <sub>L</sub>   | Output load capacitance        | 10   | 00                      | nF   | 1, 2  |

- 1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.
- 2. The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

Table 96. VREF full-range operating behaviors

| Symbol              | Description                                                                 |                | Min.  | Тур.  | Max.  | Unit | Notes |
|---------------------|-----------------------------------------------------------------------------|----------------|-------|-------|-------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal VDDA and              | 1.2 V<br>range | 1.19  | 1.195 | 1.2   | V    | 1     |
|                     | temperature=25 °C                                                           | 2.1 V<br>range | 2.091 | 2.1   | 2.109 | V    | 1     |
| V <sub>step</sub>   | Voltage reference trim step for 1.2 V                                       | output         | _     | 0.5   | _     | mV   | 1     |
|                     | Voltage reference trim step for 2.1 V                                       | output         | _     | 1.0   | _     | mV   | 1     |
| I <sub>bg</sub>     | Bandgap only current                                                        |                | _     | 60    | 80    | μΑ   | 1     |
| I <sub>Ip</sub>     | Low-power buffer current                                                    |                | _     | 180   | 360   | μA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                                   |                | _     | 480   | 960   | μΑ   | 1     |
| $\Delta V_{LOAD}$   | Load regulation — current is ± 1.0                                          | mA             | _     | ±0.2  | _     | mV   | 1, 2  |
| T <sub>stup</sub>   | Buffer startup time                                                         |                | _     | _     | 100   | μs   | _     |
| V <sub>vdrift</sub> | Voltage drift for 1.2 V output (Vmax -Vn<br>the full voltage range)         | nin across     | _     | 0.5   | 2     | mV   | 1     |
|                     | Voltage drift for 2.1 V output (Vmax -Vn the full voltage range)            | nin across     | _     | 0.9   | 3.5   | mV   |       |
| V <sub>tdrift</sub> | Temperature drift for 1.2 V output (Vm-<br>across the full temperature rang |                | _     | 2     | 15    | mV   | 3     |
|                     | Temperature drift for 2.1 V output (Vmacross the full temperature rang      |                | _     | 3.5   | 27    | mV   |       |

- See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register for V<sub>out</sub> selection of 1.2 V or 2.1 V.
- 2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load
- 3. To get best performance of VREF temperature drift, VREF\_SC[ICOMPEN] must be set.

## 4.4.6.3 CMP and 6-bit DAC electrical specifications Table 97. Comparator and 6-bit DAC electrical specifications

| Symbol                       | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|------------------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub> <sup>1</sup> | Supply voltage                                      | 1.71                  | _    | 3.6             | V                |
| I <sub>DDHS</sub>            | Supply current, high-speed mode (EN=1, HPMD=1)      | _                     | _    | 180             | μA               |
| I <sub>DDLS</sub>            | Supply current, normal mode (EN=1, HPMD=0, NPMD=0)  | _                     | _    | 20              | μA               |
| I <sub>DDNS</sub>            | Supply current, nano mode (EN=1, HPMD=0, NPMD=1)    | _                     | _    | 0.390           | μA               |
| V <sub>AIN</sub>             | Analog input voltage                                | V <sub>SS</sub> - 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>             | Analog input offset voltage                         | _                     | _    | 20              | mV               |
| V <sub>H</sub>               | Analog comparator hysteresis <sup>2</sup>           |                       |      |                 |                  |
|                              | • CR0[HYSTCTR] = 00                                 | _                     | 5    | _               | mV               |
|                              | • CR0[HYSTCTR] = 01                                 | _                     | 10   | _               | mV               |
|                              | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _               | mV               |
|                              | • CR0[HYSTCTR] = 11                                 | _                     | 30   | _               | mV               |
| V <sub>CMPOh</sub>           | Output high                                         | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub>           | Output low                                          | _                     | _    | 0.5             | V                |
| t <sub>DHS</sub>             | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>             | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                              | Analog comparator initialization delay <sup>3</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub>           | 6-bit DAC current adder (enabled)                   | _                     | 7    | _               | μΑ               |
| INL                          | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>4</sup> |
| DNL                          | 6-bit DAC differential non-linearity                | -0.3                  | _    | 0.3             | LSB              |

- 1. For LPCMP0  $V_{DD} = V_{DDIO1}$ ; for LPCMP1,  $V_{DD} = V_{DDIO2}$ .
- 2. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.
- 3. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.
- 4.  $1 LSB = V_{reference}/64$

#### **Electrical characteristics**



Figure 23. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 1)



Figure 24. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 0, NPMD = 0)



Figure 25. Typical hysteresis vs. Vin level (VDD = 3.3 V, HPMD = 0, NPMD = 1)

#### 4.4.6.4 12-bit DAC electrical characteristics

## 4.4.6.4.1 12-bit DAC operating requirements Table 98. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min. | Max. | Unit | Notes |
|-------------------|-------------------------|------|------|------|-------|
| $V_{DDA}$         | Supply voltage          | 1.71 | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13 | 3.6  | V    | 1     |
| C <sub>L</sub>    | Output load capacitance | _    | 100  | pF   | 2     |
| IL                | Output load current     | _    | 1    | mA   |       |

<sup>1.</sup> The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REF}}$  OUT.

### 4.4.6.4.2 12-bit DAC operating behaviors Table 99. 12-bit DAC operating behaviors

| Symbol                | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                             | _    | _    | 250  | μА   |       |
| I <sub>DDA_DACH</sub> | Supply current — high-speed mode                            | _    | _    | 900  | μΑ   |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) — low-power mode  | _    | 100  | 200  | μѕ   | 1     |
| t <sub>DACHP</sub>    | Full-scale settling time (0x080 to 0xF7F) — high-power mode | _    | 15   | 30   | μs   | 1     |

<sup>2.</sup> A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.

Table 99. 12-bit DAC operating behaviors (continued)

| Symbol               | Description                                                                      | Min.                      | Тур.     | Max.       | Unit   | Notes |
|----------------------|----------------------------------------------------------------------------------|---------------------------|----------|------------|--------|-------|
| t <sub>CCDACLP</sub> | Code-to-code settling time (0xBF8 to 0xC08) — low-power mode and high-speed mode | _                         | 0.7      | 1          | μs     | 1     |
| V <sub>dacoutl</sub> | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000    | _                         | _        | 100        | mV     |       |
| V <sub>dacouth</sub> | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF   | V <sub>DACR</sub><br>-100 | _        | $V_{DACR}$ | mV     |       |
| INL                  | Integral non-linearity error — high speed mode                                   | _                         | _        | ±8         | LSB    | 2     |
| DNL                  | Differential non-linearity error — V <sub>DACR</sub> > 2                         | _                         | _        | ±1         | LSB    | 3     |
| DNL                  | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                  | _                         | _        | ±1         | LSB    | 4     |
| V <sub>OFFSET</sub>  | Offset error                                                                     | _                         | ±0.4     | ±0.8       | %FSR   | 5     |
| E <sub>G</sub>       | Gain error                                                                       | _                         | ±0.1     | ±0.6       | %FSR   | 5     |
| PSRR                 | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V                           | 60                        | _        | 90         | dB     |       |
| $T_CO$               | Temperature coefficient offset voltage                                           | _                         | 3.7      | _          | μV/C   | 6     |
| $T_GE$               | Temperature coefficient gain error                                               | _                         | 0.000421 | _          | %FSR/C |       |
| Rop                  | Output resistance (load = 3 kΩ)                                                  | _                         | _        | 250        | Ω      |       |
| SR                   | Slew rate -80h→ F7Fh→ 80h                                                        |                           |          |            | V/µs   |       |
|                      | High power (SP <sub>HP</sub> )                                                   | 1.2                       | 1.7      | _          |        |       |
|                      | Low power (SP <sub>LP</sub> )                                                    | 0.05                      | 0.12     | _          |        |       |
| BW                   | 3dB bandwidth                                                                    |                           |          |            | kHz    |       |
|                      | High power (SP <sub>HP</sub> )                                                   | 550                       | _        | _          |        |       |
|                      | Low power (SP <sub>LP</sub> )                                                    | 40                        |          | _          |        |       |

<sup>1.</sup> Settling within ±1 LSB

<sup>2.</sup> The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV

<sup>3.</sup> The DNL is measured for 0 + 100 mV to  $V_{DACR}$  -100 mV 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  -100 mV with  $V_{DDA}$  > 2.4 V

 <sup>5.</sup> Calculated by a best fit curve from V<sub>SS</sub> + 100 mV to V<sub>DACR</sub> - 100 mV
 6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



Figure 26. Typical INL error vs. digital code



Figure 27. Offset at half scale vs. temperature

#### **4.4.7 Timers**

See General switching specifications.

#### 4.4.8 Communication interfaces

### 4.4.8.1 EMV SIM specifications

Each EMV SIM module interface consists of a total of five pins.

The interface is designed to be used with synchronous Smart cards, meaning the EMV SIM module provides the clock used by the Smart card. The clock frequency is typically 372 times the Tx/Rx data rate; however, the EMV SIM module can also work with CLK frequencies of 16 times the Tx/Rx data rate.

There is no timing relationship between the clock and the data. The clock that the EMV SIM module provides to the Smart card is used by the Smart card to recover the clock from the data in the same manner as standard UART data exchanges. All five signals of the EMV SIM module are asynchronous with each other.

The smart card is initiated by the interface device; the Smart card responds with Answer to Reset. Although the EMV SIM interface has no defined requirements, the ISO/IEC 7816 defines reset and power-down sequences (for detailed information see ISO/IEC 7816).



Figure 28. EMV SIM Clock Timing Diagram

The following table defines the general timing requirements for the EMV SIM interface.

Table 100. Timing Specifications, High Drive Strength

| ID      | Parameter                                          | Symbol            | Min | Max              | Unit |
|---------|----------------------------------------------------|-------------------|-----|------------------|------|
| SI<br>1 | EMV SIM clock frequency (EMVSIMn_CLK) <sup>1</sup> | S <sub>freq</sub> | 1   | 5                | MHz  |
| SI<br>2 | EMV SIM clock rise time (EMVSIMn_CLK) <sup>2</sup> | S <sub>rise</sub> | _   | 0.08 × (1/Sfreq) | ns   |
| SI<br>3 | EMV SIM clock fall time (EMVSIMn_CLK) <sup>2</sup> | S <sub>fall</sub> | _   | 0.08 × (1/Sfreq) | ns   |

Table 100. Timing Specifications, High Drive Strength (continued)

| ID      | Parameter                                                    | Symbol            | Min | Max | Unit |
|---------|--------------------------------------------------------------|-------------------|-----|-----|------|
|         | EMV SIM input transition time (EMVSIMn_IO, EMVSIMn_PD)       | S <sub>tran</sub> | 20  | 25  | ns   |
| Si<br>5 | EMV SIM I/O rise time / fall time (EMVSIMn_IO) <sup>3</sup>  | Tr/Tf             | _   | 0.8 | μs   |
| Si<br>6 | EMV SIM RST rise time / fall time (EMVSIMn_RST) <sup>4</sup> | Tr/Tf             | _   | 0.8 | μs   |

- 1. 50% duty cycle clock,
- 2. With C = 50 pF
- 3. With Cin = 30 pF, Cout = 30 pF,
- 4. With Cin = 30 pF,

#### 4.4.8.1.1 EMV SIM Reset Sequences

Smart cards may have internal reset, or active low reset. The following subset describes the reset sequences in these two cases.

#### 4.4.8.1.1.1 Smart Cards with Internal Reset

Following figure shows the reset sequence for Smart cards with internal reset. The reset sequence comprises the following steps:

- After power-up, the clock signal is enabled on EMVSIMn\_CLK (time T0)
- After 200 clock cycles, EMVSIMn\_IO must be asserted.
- The card must send a response on EMVSIMn\_IO acknowledging the reset between 400–40000 clock cycles after T0.



Figure 29. Internal Reset Card Reset Sequence

The following table defines the general timing requirements for the SIM interface.

**Table 101. Timing Specifications, Internal Reset Card Reset Sequence** 

| Ref | Min | Max | Units                    |
|-----|-----|-----|--------------------------|
| 1   |     |     | EMVSIMx_CLK clock cycles |
| 2   | 400 |     | EMVSIMx_CLK clock cycles |

#### 4.4.8.1.1.2 Smart Cards with Active Low Reset

Following figure shows the reset sequence for Smart cards with active low reset. The reset sequence comprises the following steps:

- After power-up, the clock signal is enabled on EMVSIMn\_CLK (time T0)
- After 200 clock cycles, EMVSIMn\_IO must be asserted.
- EMVSIMn\_RST must remain low for at least 40,000 clock cycles after T0 (no response is to be received on RX during those 40,000 clock cycles)
- EMVSIMn\_RST is asserted (at time T1)
- EMVSIMn\_RST must remain asserted for at least 40,000 clock cycles after T1, and a response must be received on EMVSIMn\_IO between 400 and 40,000 clock cycles after T1.



Figure 30. Active-Low-Reset Smart Card Reset Sequence

The following table defines the general timing requirements for the EMVSIM interface..

Table 102. Timing Specifications, Internal Reset Card Reset Sequence

| Ref No | Min    | Max    | Units                    |
|--------|--------|--------|--------------------------|
| 1      | _      | 200    | EMVSIMx_CLK clock cycles |
| 2      | 400    | 40,000 | EMVSIMx_CLK clock cycles |
| 3      | 40,000 | _      | EMVSIMx_CLK clock cycles |

#### 4.4.8.1.2 EMVSIM Power-Down Sequence

Following figure shows the EMV SIM interface power-down AC timing diagram. Table 103 table shows the timing requirements for parameters (SI7–SI10) shown in the figure. The power-down sequence for the EMV SIM interface is as follows:

- EMVSIMn\_SIMPD port detects the removal of the Smart Card
- EMVSIMn\_RST is negated
- EMVSIMn\_CLK is negated
- EMVSIM\_IO is negated
- EMVSIMx\_VCCENy is negated

Each of the above steps requires one OSC32KCLK period (usually 32 kHz, also known as rtcclk in below figure). Power-down may be initiated by a Smart card removal detection; or it may be launched by the processor.



Figure 31. Smart Card Interface Power Down AC Timing

| Ref No | Parameter                               | Symbol               | Min                              | Max             | Units |
|--------|-----------------------------------------|----------------------|----------------------------------|-----------------|-------|
| SI7    | EMVSIM reset to SIM clock stop          | S <sub>rst2clk</sub> | 0.9 × 1/<br>Frtcclk <sup>1</sup> | 1.1 × 1/Frtcclk | μs    |
| SI8    | EMVSIM reset to SIM Tx data low         | S <sub>rst2dat</sub> | 1.8 × 1/<br>Frtcclk              | 2.2 × 1/Frtcclk | μs    |
| SI9    | EMVSIM reset to SIM voltage enable low  | S <sub>rst2ven</sub> | 2.7 × 1/<br>Frtcclk              | 3.3 × 1/Frtcclk | μs    |
| SI10   | EMVSIM presence detect to SIM reset low | S <sub>pd2rst</sub>  | 0.9 × 1/<br>Frtcclk              | 1.1 × 1/Frtcclk | μs    |

1. Frtcclk is OSC32KCLK, and this clock must be enabled during the power down sequence.

#### NOTE

Same timing is also followed when auto power down is initiated. See Reference Manual for reference.

## 4.4.8.2 USB electrical specifications

The USB electricals for the USB module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit **usb.org**.

#### **NOTE**

The IRC48M meets the USB jitter specifications for certification in Device mode when the USB clock recovery mode is enabled. It does not meet the USB jitter specifications for certification in Host mode operation.

This device does not have the USB\_CLKIN signal available and therefore cannot support Host mode operation.

# 4.4.8.3 USB VREG electrical specifications Table 104. USB VREG electrical specifications

| Symbol                | Description                                                                                                           | Min. | Typ. <sup>1</sup> | Max.   | Unit     | Notes |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------|------|-------------------|--------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                  | 2.7  | _                 | 5.5    | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current equal zero, input supply (VREGIN) > 3.6 V                                  | _    | 125               | 186    | μA       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                             | _    | 1.1               | 10     | μА       |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode  • VREGIN = 5.0 V and temperature=25 °C  • Across operating voltage and temperature | -    | 650<br>—          | _<br>4 | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                                                       | _    | _                 | 120    | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                   | _    | _                 | 1      | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) > 3.6 V                                                              |      |                   |        |          |       |
|                       | Run mode                                                                                                              | 3    | 3.3               | 3.6    | V        |       |
|                       | Standby mode                                                                                                          | 2.1  | 2.8               | 3.6    | V        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) < 3.6 V, pass-through mode                                           | 2.1  | _                 | 3.6    | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                                                             | 1.76 | 2.2               | 8.16   | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                                                                | 1    | _                 | 100    | mΩ       |       |
| I <sub>LIM</sub>      | Short circuit current                                                                                                 |      | 290               |        | mA       |       |

<sup>1.</sup> Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.

## 4.4.8.4 LPSPI switching specifications

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes.

<sup>2.</sup> Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to I<sub>Load</sub>.

All timing is shown with respect to  $20\%~V_{DD}$  and  $80\%~V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all LPSPI pins.

#### NOTE

- Slew rate disabled pads are those pins with PORTx\_PCRn[SRE] bit cleared. Slew rate enabled pads are those pins with PORTx\_PCRn[SRE] bit set.
- To achieve high bit rate, it is recommended to use fast pins (PTB[2,0], PTD[7:2], PTE[12,9:8,5:1]) and/or high drive pins (PTC[12:7], PTD[11:8], PTE[11:10]).

Table 105. LPSPI master mode timing on slew rate disabled pads

| Num. | Symbol              | Description                    | Min.                      | Max.                          | Unit               | Note |
|------|---------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | tspsck              | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1/2                       | _                             | t <sub>SPSCK</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1/2                       | _                             | t <sub>SPSCK</sub> |      |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30  | 1024 x<br>t <sub>periph</sub> | ns                 | ı    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 18                        | _                             | ns                 |      |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                         | _                             | ns                 |      |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                         | 15                            | ns                 |      |
| 9    | t <sub>HO</sub>     | Data hold time (outputs)       | 0                         | _                             | ns                 |      |
| 10   | t <sub>RI</sub>     | Rise time input                | _                         | t <sub>periph</sub> - 25      | ns                 |      |
|      | t <sub>FI</sub>     | Fall time input                |                           |                               |                    |      |
| 11   | t <sub>RO</sub>     | Rise time output               | _                         | 25                            | ns                 | _    |
|      | t <sub>FO</sub>     | Fall time output               |                           |                               |                    |      |

<sup>1.</sup> f<sub>periph</sub> is the LPSPI peripheral functional clock.

Table 106. LPSPI master mode timing on slew rate enabled pads

| Num. | Symbol             | Description                    | Min.                      | Max.                          | Unit               | Note |
|------|--------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>    | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub> | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>  | Enable lead time               | 1/2                       |                               | t <sub>SPSCK</sub> | _    |
| 4    | t <sub>Lag</sub>   | Enable lag time                | 1/2                       |                               | t <sub>SPSCK</sub> | _    |
| 5    | twspsck            | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30  | 1024 x<br>t <sub>periph</sub> | ns                 | _    |

<sup>2.</sup>  $t_{periph} = 1/f_{periph}$ 

Table 106. LPSPI master mode timing on slew rate enabled pads (continued)

| Num. | Symbol          | Description                   | Min. | Max.                     | Unit | Note |
|------|-----------------|-------------------------------|------|--------------------------|------|------|
| 6    | t <sub>SU</sub> | Data setup time (inputs)      | 96   | _                        | ns   | _    |
| 7    | t <sub>HI</sub> | Data hold time (inputs)       | 0    | _                        | ns   | _    |
| 8    | t <sub>v</sub>  | Data valid (after SPSCK edge) | _    | 52                       | ns   | _    |
| 9    | t <sub>HO</sub> | Data hold time (outputs)      | 0    | _                        | ns   | _    |
| 10   | t <sub>RI</sub> | Rise time input               | _    | t <sub>periph</sub> - 25 | ns   | _    |
|      | t <sub>FI</sub> | Fall time input               |      |                          |      |      |
| 11   | t <sub>RO</sub> | Rise time output              | _    | 36                       | ns   | _    |
|      | t <sub>FO</sub> | Fall time output              |      |                          |      |      |

- 1. f<sub>periph</sub> is the LPSPI peripheral functional clock
- 2.  $t_{periph} = 1/f_{periph}$



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 32. LPSPI master mode timing (CPHA = 0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 33. LPSPI master mode timing (CPHA = 1)

Table 107. LPSPI slave mode timing on slew rate disabled pads

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | -                        | t <sub>periph</sub> | _    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _                        | ns                  | _    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2.5                      | _                        | ns                  | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 3.5                      | _                        | ns                  | _    |
| 8    | ta                  | Slave access time              | _                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | _                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                        | 31                       | ns                  | _    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  | _    |
| 12   | t <sub>RI</sub>     | Rise time input                | _                        | t <sub>periph</sub> - 25 | ns                  | _    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | _                        | 25                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

- 1.  $f_{periph}$  is the LPSPI peripheral functional clock
- 2. t<sub>periph</sub> = 1/f<sub>periph</sub>
   3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state

| Table 108. LPSPI slave mode timing on slew rate | enabled pads |
|-------------------------------------------------|--------------|
|-------------------------------------------------|--------------|

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | _                        | t <sub>periph</sub> | _    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _                        | ns                  | _    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | _                        | ns                  | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | _                        | ns                  | _    |
| 8    | ta                  | Slave access time              | _                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | _                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                        | 122                      | ns                  | _    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  | _    |
| 12   | t <sub>RI</sub>     | Rise time input                | _                        | t <sub>periph</sub> - 25 | ns                  | _    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | _                        | 36                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

- 1. f<sub>periph</sub> is the LPSPI peripheral functional clock
- $t_{periph} = 1/f_{periph}$ Time to data active from high-impedance state
- 4. Hold time to high-impedance state



Figure 34. LPSPI slave mode timing (CPHA = 0)



Figure 35. LPSPI slave mode timing (CPHA = 1)

#### 4.4.8.5 LPI<sup>2</sup>C

#### NOTE

The LPI2C async function clock must not be faster than 24 MHz.

| Symbol           | Description         |                           | Min. | Max. | Unit | Notes |
|------------------|---------------------|---------------------------|------|------|------|-------|
| f <sub>SCL</sub> | SCL clock frequency | Standard mode (Sm)        | 0    | 100  | kHz  | 1     |
|                  |                     | Fast mode (Fm)            | 0    | 400  |      | 1, 2  |
|                  |                     | Fast mode Plus (Fm+)      | 0    | 1000 |      | 1, 3  |
|                  |                     | Ultra Fast mode (UFm)     | 0    | 5000 |      | 1, 4  |
|                  |                     | High speed mode (Hs-mode) | 0    | 3400 |      | 1, 5  |

Table 109. LPI<sup>2</sup>C specifications

- 1. See General switching specifications, measured at room temperature.
- 2. Measured with the maximum bus loading of 400pF at 3.3V VDD with pull-up Rp =  $580\Omega$  on normal drive pins or  $350\Omega$  on high drive pins, and at 1.8V VDD with Rp =  $880\Omega$ . For all other cases, select appropriate Rp per I2C Bus Specification and the pin drive capability.
- 3. Fm+ is only supported on high drive pin with high drive enabled. It is measured with the maximum bus loading of 400pF at 3.3V VDD with Rp =  $350\Omega$ . For all other cases, select appropriate Rp per I2C Bus Specification and the pin drive capability.
- 4. UFm is only supported on high drive pin with high drive enabled and push-pull output only mode. It is measured at 3.3V VDD with the maximum bus loading of 400pF. For 1.8V VDD, the maximum speed is 4Mbps.
- 5. Hs-mode is only supported in slave mode and on the high drive pins with high drive enabled.

#### 4.4.8.6 LPUART

See General switching specifications.

### 4.4.8.7 I2S/SAI switching specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.

## 4.4.8.7.1 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | _    | ns          |
| S2   | I2S_MCLK (as an input) pulse width high/low                       | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 15.5 | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 19   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  | 26   | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |

Table 110. I2S/SAI master mode timing



Figure 36. I2S/SAI timing — master modes

Table 111. I2S/SAI slave mode timing

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                              | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                     | 80   | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    | 33   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 10   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid1             | _    | 28   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 37. I2S/SAI timing — slave modes

# 4.4.8.7.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

Table 112. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | _    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid |      | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    |      | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  |      | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |



Figure 38. I2S/SAI timing — master modes

Table 113. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                              | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                     | 250  | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   |      | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    |      | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 |      | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid1             | _    | 72   | ns          |

<sup>1.</sup> Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 39. I2S/SAI timing — slave modes

#### 4.4.9 DC-DC Converter Recommended Electrical Characteristics

Table 114. DC-DC Converter Recommended operating conditions

| Characteristic                         | Symbol                 | Min | Тур | Max | Unit |
|----------------------------------------|------------------------|-----|-----|-----|------|
| DCDC Supply Voltage <sup>1, 2, 3</sup> | VDD <sub>DCDC_IN</sub> | 2.1 | _   | 3.6 | V    |
| External Inductor                      | L_DCDC                 |     | μΗ  |     |      |
| Inductor Resistance in Buck Mode       | ESR                    | _   | 0.2 | 0.5 | Ohms |

- The DC-DC converter generates 1.5 V at VOUT\_RF and 1.225 V at VOUT\_CORE pins. VOUT\_RF can be used to
  power the VDD\_RF, VDDIOx and VDDA supplies if configured to output a minimum of 1.8 V. If the system has a
  seperate 1.8 V supply, then it is recommended that VOUT\_RF power only the VDD\_RF supplies and be kept to 1.5 V.
- 2. The DCDC converter generates 1.225 V at VOUT\_CORE. This can be used to power the VDD\_CORE supplies. This supply must not be used to power any additional circuitry.
- 3. In Buck mode, DC-DC converter needs 2.1 V min to start, the supply can drop to 1.8 V (or VDD\_RF target value + 50 mV; whichever is higher) after DC-DC converter settles.

**Table 115. DC-DC Converter Specifications** 

| Characteristics                | Conditions                                  | Symbol               | Min   | Тур            | Max   | Unit |
|--------------------------------|---------------------------------------------|----------------------|-------|----------------|-------|------|
| DC-DC Converter Output Power   | Total power output of VOUT_RF and VOUT_CORE | Pdcdc_out            | _     | _              | 125   | mW   |
| DC-DC Converter input voltage  | _                                           | VDCDC_IN             | 2.1   | _              | 3.6   | Vdc  |
|                                | _                                           | VOUT_RF              | 1.500 | _              | 2.075 | Vdc  |
| DC-DC Converter output Voltage | RUN mode                                    | VOUT_CORE            | 1.225 | 1.225          | 1.325 | Vdc  |
|                                | HSRUN mode                                  | VOUT_CORE            | 1.400 | 1.400          | 1.450 | Vdc  |
| DCDC Turn on Time              | _                                           | T <sub>DCDC_ON</sub> | _     | 5 <sup>1</sup> | _     | ms   |

**Table 115. DC-DC Converter Specifications (continued)** 

| Characteristics                           | Conditions | Symbol                        | Min | Тур | Max | Unit |
|-------------------------------------------|------------|-------------------------------|-----|-----|-----|------|
| VOUT_RF Output Current                    | _          | IOUT_RF                       | _   | _   | 100 | mA   |
| VOUT_CORE Output Current                  | _          | IOUT_CORE                     | _   | _   | 100 | mA   |
| Switching frequency                       | _          | DCDC_FREQ                     | _   | 2   | _   | MHz  |
| DCDC Conversion Efficiency                | _          | DCDC_EFF_buck                 | _   | 90% | _   |      |
| DCDC Settling Time for increasing voltage |            | T <sub>DCDC_SETTLE_buck</sub> | _   | 260 | _   | ms/V |
| DCDC Settling Time for decreasing voltage |            | T <sub>DCDC_SETTLE_buck</sub> | _   | 38  | _   | ms/V |

<sup>1.</sup> Based on LDO is on and output at 1.5 V and 1.2 V. DCDC set to default 1.5 V and 1.235 V

### 4.4.10 Transceiver Electrical Characteristics

## 4.4.10.1 Recommended radio operating conditions

Table 116. Recommended operating conditions

| Characteristic                                                                                            | Symbol                                                             | Min              | Тур | Max   | Unit |
|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------|-----|-------|------|
| Bypass Mode RF and Analog Power Supply Voltage                                                            | VDD <sub>RF1</sub> ,<br>VDD <sub>RF2</sub> ,<br>VDD <sub>RF3</sub> | 1.45             | 1.5 | 3.6   | Vdc  |
| Input Frequency                                                                                           | fin                                                                | 2.360            | _   | 2.480 | GHz  |
| RF Input Power                                                                                            | Pmax                                                               | _                | _   | 10    | dBm  |
| Crystal Reference Oscillator Frequency (±40 ppm over operating conditions to meet the 802.15.4 Standard.) | fref                                                               | 26 MHz or 32 MHz |     |       |      |

## 4.4.10.2 Receiver Feature Summary

Table 117. Top level receiver specifications ( $T_A = 25$  °C, nominal process unless otherwise noted)

| Characteristic <sup>1</sup>                                                                             | Symbol               | Min.  | Тур. | Max.   | Unit |
|---------------------------------------------------------------------------------------------------------|----------------------|-------|------|--------|------|
| Supply current power down on VDD_RFx supplies                                                           | I <sub>pdn</sub>     | _     | 200  | 1000   | nA   |
| Supply current Rx on with DC-DC converter enable (Buck; VDD <sub>DCDC_in</sub> = 3.6 V) <sup>3, 2</sup> | I <sub>Rxon</sub>    | _     | 5.7  | _      | mA   |
| Supply current Rx on with DC-DC converter disabled (Bypass) <sup>2</sup>                                | I <sub>Rxon</sub>    | _     | 12.8 | _      | mA   |
| Input RF frequency                                                                                      | f <sub>in</sub>      | 2.360 | _    | 2.4835 | GHz  |
| GFSK Rx sensitivity(250 kb/s GFSK-BT=0.5, h=0.5)                                                        | SENS <sub>GFSK</sub> | _     | -99  | _      | dBm  |

Table 117. Top level receiver specifications ( $T_A$  = 25 °C, nominal process unless otherwise noted) (continued)

| Characteristic <sup>1</sup>                                                                                                                 | Symbol                     | Min. | Тур. | Max. | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|------|------|------|
| GFSK Rx sensitivity(2000 kb/s GFSK-BT=0.5, h=0.5)                                                                                           | SENS <sub>GFSK</sub>       | _    | -93  | _    | dBm  |
| BLE Rx sensitivity <sup>4</sup>                                                                                                             | SENS <sub>BLE</sub>        | _    | -96  | _    | dBm  |
| IEEE 802.15.4 Rx sensitivity <sup>5</sup>                                                                                                   | SENS <sub>15.4</sub>       | _    | -100 | _    | dBm  |
| Noise figure for max gain mode at typical sensitivity                                                                                       | NF <sub>HG</sub>           | _    | 7.2  | _    | dB   |
| Receiver signal strength indicator range <sup>6</sup>                                                                                       | RSSI <sub>Range</sub>      | -100 | _    | 5    | dBm  |
| Receiver signal strength indicator resolution                                                                                               | RSSI <sub>Res</sub>        | _    | 1    | _    | dBm  |
| Typical RSSI variation over frequency                                                                                                       |                            | -2   | _    | 2    | dB   |
| Typical RSSI variation over temperature                                                                                                     |                            | -2   | _    | 2    | dB   |
| Narrowband RSSI accuracy <sup>7</sup>                                                                                                       | RSSI <sub>Acc</sub>        | -3   | _    | 3    | dB   |
| BLE co-channel interference (Wanted signal at -67 dBm , BER <0.1%. Measurement resolution 1 MHz).                                           | BLE <sub>co-channel</sub>  |      | -7   |      | dB   |
| IEEE 802.15.4 co-channel interference (Wanted signal 3 dB over reference sensitivity level)                                                 | 15.4 <sub>co-channel</sub> | _    | 6    | _    | dB   |
| Adjacent/Alternate Channel Performance <sup>8</sup>                                                                                         |                            | •    |      |      |      |
| BLE Adjacent ±1 MHz interference offset (Wanted signal at -67 dBm , BER <0.1%. Measurement resolution 1 MHz.)                               | SEL <sub>BLE, 1 MHz</sub>  | _    | 2    | _    | dB   |
| BLE Adjacent ±2 MHz interference offset (Wanted signal at -67 dBm , BER <0.1%. Measurement resolution 1 MHz.)                               | SEL <sub>BLE, 2 MHz</sub>  | _    | 40   | _    | dB   |
| BLE Alternate ±3 MHz interference offset (Wanted signal at -67 dBm, BER <0.1%. Measurement resolution 1 MHz.)                               | SEL <sub>BLE, 3 MHz</sub>  | _    | 50   | _    | dB   |
| BLE Alternate ≥ ±4 MHz interference offset (Wanted signal at -67 dBm, BER <0.1%. Measurement resolution 1 MHz.)                             | SEL <sub>BLE, 4 MHz</sub>  | _    | 55   | _    | dB   |
| BLE maximum degradation with BLE carrier offset (CFO) between ± 150 kHz (25 kHz step)                                                       | CFO <sub>BLE</sub>         | _    | 3    | _    | dB   |
| IEEE 802.15.4 Adjacent ±5 MHz interference offset (Wanted signal 3 dB over reference sensitivity level , PER <1%)                           | SEL <sub>15.4,5 MHz</sub>  | _    | 55   | _    | dB   |
| IEEE 802.15.4 Alternate ≥ ±10 MHz interference offset (Wanted signal 3 dB over reference sensitivity level , PER <1%.)                      | SEL <sub>15.4,5 MHz</sub>  | _    | 60   | _    | dB   |
| Intermodulation Performance                                                                                                                 |                            |      |      |      |      |
| BLE intermodulation with continuous wave interferer at ±3 MHz and modulated interferer is at ±6 MHz (Wanted signal at -67 dBm , BER<0.1%.)  |                            | _    | -24  | _    | dBm  |
| BLE intermodulation with continuous wave interferer at ±5 MHz and modulated interferer is at ±10 MHz (Wanted signal at -67 dBm , BER<0.1%.) |                            | _    | -35  | _    | dBm  |
| Blocking Performance <sup>8</sup>                                                                                                           |                            |      |      |      |      |

Table 117. Top level receiver specifications ( $T_A$  = 25 °C, nominal process unless otherwise noted) (continued)

| Characteristic <sup>1</sup>                                                                                                                                                                                                                    | Symbol | Min. | Тур. | Max. | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|------|
| BLE out of band blocking from 30 MHz to 1000 MHz and 4000 MHz to 5000 MHz (Wanted signal at -67 dBm , BER<0.1%. Interferer continuous wave signal.)9                                                                                           | _      | _    | 10   | _    | dBm  |
| BLE out of band blocking from 1000 MHz to 2000 MHz and 3000 MHz to 4000MHz (Wanted signal at -67 dBm , BER<0.1%. Interferer continuous wave signal.)                                                                                           | _      | _    | 8    | _    | dBm  |
| BLE out of band blocking from 2001 MHz to 2339 MHz and 2484 MHz to 2999 MHz (Wanted signal at -67 dBm , BER<0.1%. Interferer continuous wave signal.)                                                                                          | _      | _    | 0    | _    | dBm  |
| BLE out of band blocking from 5000 MHz to 12750 MHz (Wanted signal at -67 dBm , BER<0.1%. Interferer continuous wave signal.)9                                                                                                                 | _      | _    | 10   | _    | dBm  |
| BLE out of band blocking from 2300 MHz to 2400 MHz ( LTE Band40) (Wanted signal at -67 dBm , BER<0.1%. Interferer continuous wave signal.)                                                                                                     | _      | _    | -4   | _    | dBm  |
| BLE out of band blocking from 2496 MHz to 2690 MHz ( LTE Band41) (Wanted signal at -67 dBm ,BER<0.1%. Interferer continuous wave signal.)                                                                                                      | _      | _    | 0    | _    | dBm  |
| IEEE 802.15.4 out of band blocking for frequency offsets > 10 MHz and <= 80 MHz(Wanted signal 3 dB over reference sensitivity level, PER <1%. Interferer continuous wave signal.) <sup>10</sup>                                                |        | _    | -20  | _    | dBm  |
| IEEE 802.15.4 out of band blocking from carrier frequencies in 1 GHz to 4 GHz range excluding frequency offsets < ±80 MHz (Wanted signal 3 dB over reference sensitivity level, PER <1%. Interferer continuous wave signal.)                   |        | _    | -10  | _    | dBm  |
| IEEE 802.15.4 out of band blocking frequency from carrier frequencies < 1 GHz and > 4 GHz (Wanted signal 3 dB over reference sensitivity level, PER <1%. Interferer continuous wave signal.9                                                   |        | _    | -2   | _    | dBm  |
| Spurious Emission < 1.6 MHz offset (Measured with 100 kHz resolution and average detector. Device transmit on RF channel with center frequency fc and spurious power measured in 1 MHz at RF frequency f), where If-fcl< 1.6 MHz               | _      | _    | -54  | _    | dBc  |
| Spurious Emission > 2.5 MHz offset (Measured with 100 kHz resolution and average detector. Device transmit on RF channel with center frequency fc and spurious power measured in 1 MHz at RF frequency f), where If-fcl> 2.5 MHz <sup>11</sup> | _      | _    | -70  | _    | dBc  |

- 1. All the RX parameters are measured at the RF pins
- 2. Transceiver power consumption
- 3. DCDC default target values are used. RF supply voltage is set to 1.5V.
- 4. Measured at 0.1% BER using 37 byte long packets in max gain mode and nominal conditions
- 5. In max gain mode and nominal conditions
- 6. RSSI performance in narrowband mode
- 7. With one point calibration over frequency and temperature

#### **Electrical characteristics**

- 8. BLE Adjacent and Block parameters are measured with modulated interference signals
- 9. Exceptions allowed for carrier frequency harmonics.
- 10. Exception to the 10 MHz > freq offset <= 80 MHz out-of-band blocking limit allowed for frequency offsets of twice the reference frequency(fref).
- 11. Exceptions allowed for twice the reference clock frequency(fref) multiples.

Table 118. Receiver specifications with generic FSK modulations

|                    |                        |                     |                                 |                                     | Adjacent                                     | /Alternate c                                 | hannel sele                                  | ctivity (dB) <sup>1</sup>                    |                |
|--------------------|------------------------|---------------------|---------------------------------|-------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------|
| Modulation<br>type | Data<br>rate<br>(kb/s) | Channel<br>BW (kHz) | Typical<br>sensitivity<br>(dBm) | Desired<br>signal<br>level<br>(dBm) | Interferer<br>at ±1*<br>channel<br>BW offset | Interferer<br>at ±2*<br>channel<br>BW offset | Interferer<br>at ±3*<br>channel<br>BW offset | Interferer<br>at ±4*<br>channel<br>BW offset | Co-<br>channel |
| GFSK BT =          | 2000                   | 4000                | -93                             | -67                                 | 45                                           | 50                                           | 55                                           | 58                                           | -5             |
| 0.5, h = 0.5       | 1000                   | 2000                | -95.5                           | -67                                 | 45                                           | 55                                           | 55                                           | 50                                           | -8             |
|                    | 500                    | 1000                | -98                             | -85                                 | 40                                           | 50                                           | 55                                           | 55                                           | -6             |
|                    | 250                    | 500                 | -99                             | -85                                 | 27                                           | 38                                           | 44                                           | 48                                           | -6             |
| GFSK, BT =         | 2000                   | 2000                | -88                             | -67                                 | 37                                           | 45                                           | 47                                           | 47                                           | -12            |
| 0.5, h = 0.3       | 1000                   | 1000                | -91                             | -67                                 | 35                                           | 45                                           | 40                                           | 49                                           | -14            |
|                    | 500                    | 800                 | -93.4                           | -85                                 | 22                                           | 30                                           | 37                                           | 41                                           | -11            |
|                    | 250                    | 500                 | -94.6                           | -85                                 | 19                                           | 25                                           | 30                                           | 34                                           | -10            |
| GFSK, BT =         | 1000                   | 2000                | -96.5                           | -85                                 | 42                                           | 50                                           | 53                                           | 55                                           | -8             |
| 0.5, h = 0.7       | 500                    | 1000                | -98.6                           | -85                                 | 40                                           | 50                                           | 55                                           | 55                                           | -6             |
|                    | 250                    | 600                 | -99.2                           | -85                                 | 28.7                                         | 38                                           | 46                                           | 50                                           | -7             |
| GMSK BT =          | 2000                   | 3200                | -88.5                           | -80                                 | 37                                           | 40                                           | 47                                           | 50                                           | -10            |
| 0.3                | 1000                   | 1600                | -92.4                           | -85                                 | 37                                           | 44                                           | 45                                           | 50                                           | -7.2           |
|                    | 500                    | 800                 | -94.3                           | -85                                 | 22                                           | 30                                           | 36                                           | 41                                           | -7             |
|                    | 250                    | 500                 | -95.8                           | -85                                 | 18                                           | 25                                           | 30                                           | 34                                           | -6             |
| GMSK, BT =         | 2000                   | 4000                | -93.9                           | -85                                 | 43                                           | 52                                           | 55                                           | 57                                           | -8             |
| 0.7                | 1000                   | 2000                | -96.8                           | -85                                 | 40                                           | 50                                           | 52                                           | 55                                           | -7             |
|                    | 500                    | 1000                | -98.5                           | -85                                 | 40                                           | 50                                           | 55                                           | 55                                           | -6             |
|                    | 250                    | 600                 | -99.3                           | -85                                 | 30                                           | 40                                           | 46                                           | 50                                           | -7             |
| Generic            | 2000                   | 6000                | -94.5                           | -85                                 | 35                                           | 45                                           | 55                                           | 57                                           | -9             |
| MSK                | 1000                   | 3000                | -96.9                           | -85                                 | 23                                           | 30                                           | 40                                           | 45                                           | -7             |
|                    | 500                    | 1600                | -98.7                           | -85                                 | 32                                           | 42                                           | 49                                           | 55                                           | -6             |
|                    | 250                    | 800                 | -100                            | -85                                 | 26                                           | 34                                           | 40                                           | 46                                           | -5             |
| GFSK, BT =         | 1000                   | 1600                | -94.5                           | -85                                 | 45                                           | 52                                           | 57                                           | 60                                           | -11.5          |
| 0.5, h = 1.0       | 500                    | 800                 | -96.8                           | -85                                 | 26                                           | 36                                           | 42                                           | 47                                           | -10            |
|                    | 250                    | 400                 | -96.8                           | -85                                 | 20                                           | 29                                           | 35                                           | 40                                           | -10            |

<sup>1.</sup> Selectivity measured with an unmodulated blocker

## 4.4.10.3 Transmit and PLL Feature Summary

- Supports constant envelope modulation of 2.4 GHz ISM and 2.36 GHz MBAN frequency bands
- Fast PLL Lock time: < 25 µs
- Reference Frequency:
  - 26 and 32 MHz supported for BLE and FSK modes
  - 32 MHz supported for IEEE Standard 802.15.4

Table 119. Top level Transmitter Specifications (TA=25°C, nominal process unless otherwise noted)

| Characteristic <sup>1</sup>                                                                                                       | Symbol                              | Min.  | Тур. | Max.   | Unit    |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------|------|--------|---------|
| Supply current power down on VDD_RFx supplies                                                                                     | I <sub>pdn</sub>                    | _     | 200  | _      | nA      |
| Supply current Tx On with P <sub>RF</sub> = 0dBm and DC-DC converter enabled (Buck; VDD <sub>DCDC_in</sub> = 3.6 V), <sup>2</sup> | I <sub>Txone</sub>                  | _     | 5.7  | _      | mA      |
| Supply current Tx On with P <sub>RF</sub> = 0 dBm and DC-DC converter disabled (Bypass) <sup>2</sup>                              | I <sub>Txond</sub>                  | _     | 12.7 | _      | mA      |
| Output Frequency                                                                                                                  | f <sub>c</sub>                      | 2.360 | _    | 2.4835 | GHz     |
| Maximum RF Output power <sup>3</sup>                                                                                              | P <sub>RF,max</sub>                 | _     | 3.5  | _      | dBm     |
| Minimum RF Output power <sup>3</sup>                                                                                              | P <sub>RF,min</sub>                 | _     | -30  | _      | dBm     |
| RF Output power control range                                                                                                     | P <sub>RFCR</sub>                   | _     | 34   | _      | dB      |
| IEEE 802.15.4 Peak Frequency Deviation                                                                                            | F <sub>dev15.4</sub>                | _     | ±500 | _      | kHz     |
| IEEE 802.15.4 Error Vector Magnitude <sup>4</sup>                                                                                 | EVM <sub>15.4</sub>                 |       | 4    | 8      | %       |
| IEEE 802.15.4 Offset Error Vector Magnitude <sup>5</sup>                                                                          | OEVM <sub>15.4</sub>                |       | 0.5  | 2      | %       |
| IEEE 802.15.4 TX spectrum level at 3.5MHz offset <sup>4, 6</sup>                                                                  | TXPSD <sub>15.4</sub>               |       |      | -40    | dBc     |
| BLE TX Output Spectrum 20dB BW                                                                                                    | TXBW <sub>BLE</sub>                 | 1.0   |      | _      | MHz     |
| BLE average frequency deviation using a 00001111 modulation sequence                                                              | $\Delta$ f1 <sub>avg,BLE</sub>      |       | 250  |        | kHz     |
| BLE average frequency deviation using a 01010101 modulation sequence                                                              | $\Delta$ f2 <sub>avg,BLE</sub>      |       | 220  |        | kHz     |
| BLE RMS FSK Error                                                                                                                 | FSK <sub>err</sub> , <sub>BLE</sub> |       | 3%   |        |         |
| BLE Maximum Deviation of the Center Frequency <sup>7</sup>                                                                        | F <sub>cdev,BLE</sub>               | _     | ±10  | _      | kHz     |
| BLE Adjacent Channel Transmit Power at 2MHz offset <sup>6</sup>                                                                   | P <sub>RF2MHz,BLE</sub>             | _     | _    | -50    | dBm     |
| BLE Adjacent Channel Transmit Power at >= 3MHz offset <sup>6</sup>                                                                | P <sub>RF3MHz,BLE</sub>             | _     | _    | -55    | dBm     |
| BLE in-band spectral emissions at fc ±4 MHz offset (adjacent channel transmitt power)                                             | P <sub>RF4MHz,BLE</sub>             | _     | _    | -60    | dBm     |
| BLE Frequency Hopping Support                                                                                                     |                                     |       | YES  |        |         |
| 2 <sup>nd</sup> Harmonic of Transmit Carrier Frequency (Pout = PRF,max), 8                                                        | TXH2                                | _     | -46  | _      | dBm/MHz |
| 3 <sup>rd</sup> Harmonic of Transmit Carrier Frequency (Pout = PRF,max) <sup>8</sup>                                              | TXH3                                |       | -58  | _      | dBm/MHz |

<sup>1.</sup> All the TX parameters are measured at test hardware SMA connector

<sup>2.</sup> Transceiver power consumption

#### **Electrical characteristics**

- 3. Measured at the RF pins
- 4. Measured as per IEEE Standard 802.15.4
- 5. Offset EVM is computed at one point per symbol, by combining the I value from the beginning of each symbol and the Q value from the middle of each symbol into a single complex value for EVM computations
- 6. Measured at P<sub>RF,max</sub> and recommended TX match
- 7. Maximum drift of carrier frequency of the PLL during a BLE packet with a nominal 32MHz reference crystal
- 8. Harmonic Levels based on recommended 2 component match. Transmit harmonic levels depend on the tolerances and quality of the matching components.

Transmit PA driver output as a function of the PA\_POWER[5:0] field when measured at the IC pins is as follows:



Table 120. Transmit Output Power as a function of PA\_POWER[5:0]

|               | TX Pout (dBm) |           |            |  |  |  |
|---------------|---------------|-----------|------------|--|--|--|
| PA_POWER[5:0] | T = -40 °C    | T = 25 °C | T = 105 °C |  |  |  |
| 1             | -30.1         | -31.1     | -32.6      |  |  |  |
| 2             | -24.0         | -25.0     | -26.4      |  |  |  |
| 4             | -17.9         | -19.0     | -20.4      |  |  |  |
| 6             | -14.5         | -15.6     | -17.0      |  |  |  |
| 8             | -12.0         | -13.1     | -14.5      |  |  |  |
| 10            | -10.1         | -11.2     | -12.6      |  |  |  |
| 12            | -8.5          | -9.6      | -11.0      |  |  |  |
| 14            | -7.2          | -8.3 -9.7 |            |  |  |  |
| 16            | -6.1          | -7.2      | -8.6       |  |  |  |
| 18            | -5.1          | -6.2      | -7.6       |  |  |  |
| 20            | -4.2          | -5.3 -6.7 |            |  |  |  |
| 22            | -3.4          | -4.5      | -5.9       |  |  |  |
| 24            | -2.7          | -3.8      | -5.2       |  |  |  |
| 26            | -2.0          | -3.1      | -4.5       |  |  |  |
| 28            | -1.4          | -2.5      | -3.9       |  |  |  |
| 30            | -0.8          | -1.9      | -3.3       |  |  |  |
| 32            | -0.3          | -1.4      | -2.8       |  |  |  |
| 34            | 0.2           | -1.0      | -2.4       |  |  |  |
| 36            | 0.6           | -0.5      | -1.9       |  |  |  |
| 38            | 1.1           | -0.1 -1.5 |            |  |  |  |
| 40            | 1.5           | 0.3 -1.1  |            |  |  |  |
| 42            | 1.9           | 0.7 -0.7  |            |  |  |  |
| 44            | 2.2           | 1.1 -0.3  |            |  |  |  |
| 46            | 2.6           | 1.4       | 0.0        |  |  |  |
| 48            | 2.9           | 1.8       | 0.3        |  |  |  |
| 50            | 3.2           | 2.1       | 0.6        |  |  |  |
| 52            | 3.5           | 2.4       | 0.9        |  |  |  |
| 54            | 3.7           | 2.6       | 1.2        |  |  |  |
| 56            | 3.9           | 2.9 1.5   |            |  |  |  |
| 58            | 4.2           | 3.1       | 1.7        |  |  |  |
| 60            | 4.4           | 3.3 1.9   |            |  |  |  |
| 62            | 4.5           | 3.5       | 2.1        |  |  |  |

## 5 Design considerations

## 5.1 Hardware design considerations

This device contains protective circuitry to guard against damage due to high static voltage or electric fields. However, take normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit.

#### 5.1.1 Printed circuit board recommendations

- Place connectors or cables on one edge of the board and do not place digital circuits between connectors.
- Drivers and filters for I/O functions must be placed as close to the connectors as possible. Connect TVS devices at the connector to a good ground. Connect filter capacitors at the connector to a good ground.
- Physically isolate analog circuits from digital circuits if possible.
- Place input filter capacitors as close to the MCU as possible.
- For best EMC performance, route signals as transmission lines; use a ground plane directly under LQFP packages; and solder the exposed pad (EP) to ground directly under QFN packages.

## 5.1.2 Power delivery system

Consider the following items in the power delivery system:

- Use a plane for ground.
- Use a plane for MCU VDDIOx supply if possible.
- Always route ground first, as a plane or continuous surface, and never as sequential segments.
- Route power next, as a plane or traces that are parallel to ground traces.
- Place bulk capacitance, 10 µF or more, at the entrance of the power plane.
- Place bypass capacitors for MCU power domain as close as possible to each VDDIOx/VSS pair, including VDDA/VSSA and VREFH/VREFL.
- The minimum bypass requirement is to place 0.1 µF capacitors positioned as near as possible to the package supply pins.
- It is recommended to include a filter circuit with one bulk capacitor (no less than  $2.2 \, \mu F$ ) and one  $0.1 \, \mu F$  capacitor at the VREGIN and VOUT33 pins to improve USB performance.
- Take special care to minimize noise levels on the VREFH/VREFL inputs. An option is to use the internal reference voltage (output 1.2 V/2.1 V typically) as the ADC reference.

- VDDIO2 is dedicated to powering PORTE.
- VDDA must be higher or equal to VDDIO1 and VDDIO2.

## 5.1.3 Analog design

Each ADC input must have an RC filter as shown in the following figure. The maximum value of R must be RAS max if fast sampling and high resolution are required. The value of C must be chosen to ensure that the RC time constant is very small compared to the sample period.



Figure 40. RC circuit for ADC input

High voltage measurement circuits require voltage division, current limiting, and over-voltage protection as shown the following figure. The voltage divider formed by R1 – R4 must yield a voltage less than or equal to VREFH. The current must be limited to less than the injection current limit. Since the ADC pins do not have diodes to VDD, external clamp diodes must be included to protect against transient over-voltages.



Figure 41. High voltage measurement with an ADC input

## 5.1.4 Digital design

Ensure that all I/O pins cannot get pulled above VDDIOx (Max I/O is VDDIOx+0.3V).

#### **CAUTION**

Do not provide power to I/O pins prior to VDDIOx, especially the RESET\_b pin.

### • RESET\_b pin

The RESET\_b pin is an open-drain I/O pin that has an internal pullup resistor. An external RC circuit is recommended to filter noise as shown in the following figure. The resistor value must be in the range of 4.7 k $\Omega$  to 10 k $\Omega$ ; the recommended capacitance value is 0.1  $\mu$ F. The RESET\_b pin also has a selectable digital filter to reject spurious noise.



Figure 42. Reset circuit

When an external supervisor chip is connected to the RESET\_b pin, a series resistor must be used to avoid damaging the supervisor chip or the RESET\_b pin, as shown in the following figure. The series resistor value (RS below) must be in the range of  $100~\Omega$  to  $1~k\Omega$  depending on the external reset chip drive strength. Select the open-drain output from the supervisor chip.



Figure 43. Reset signal connection to external reset chip

#### • NMI pin

Do not add a pull-down resistor or capacitor on the NMI\_b pin, because a low level on this pin will trigger non-maskable interrupt. When this pin is enabled as the NMI function, an external pull-up resistor ( $10 \text{ k}\Omega$ ) as shown in the following figure is recommended for robustness.

If the NMI\_b pin is used as an I/O pin, the non-maskable interrupt handler is required to disable the NMI function by remapping to another function. The NMI function is disabled by programming the FOPT[NMI\_DIS] bit to zero.



Figure 44. NMI pin biasing

## Debug interface

This MCU uses the standard ARM SWD and JTAG interface protocol as shown in the following figure. While pull-up or pull-down resistors are not required (SWD\_DIO has an internal pull-up and SWD\_CLK has an internal pull-down), external  $10~\text{k}\Omega$  pull resistors are recommended for system robustness. The RESET\_b pin recommendations mentioned above must also be considered.



Figure 45. SWD debug interface



Figure 46. JTAG debug interface

• Low leakage stop mode wakeup

Select low leakage wakeup pins (LLWU\_Px) to wake the MCU from one of the low leakage stop modes (LLS/VLLSx). See RV32M1 subfamily Pinout for pin selection.

• Unused pin

Unused GPIO pins must be left floating (no electrical connections) with the MUX field of the pin's PORTx\_PCRn register equal to 0:0:0. This disables the digital input path to the MCU.

If the USB module is not used, leave the USB data pins (USB0\_DP, USB0\_DM) floating. Connect VREGIN and VOUT to ground through a 10 k $\Omega$  resistor if the USB module is not used.

## 5.1.5 Crystal oscillator

This device contains two crystal oscillators, a 26/32 MHz oscillator to support the RF module and a 32 kHz oscillator for the RTC. The outputs of both oscillators are available for use by other modules within the device.

Both oscillators have their own integrated feedback resistor and internal load capacitors as shown in the following figure. The only external components required are the crystals. The load capacitor values for the 26/32 MHz oscillator are adjusted by the ANA\_TRIM[BB\_XTAL\_TRIM] field contained in the RSIM block. The load capacitor values for the RTC oscillator are adjusted by the SCxP bits in the CR register in the RTC module.



Figure 47. Crystal connection

#### 5.2 Software considerations

All Kinetis MCUs are supported by comprehensive NXP and third-party hardware and software enablement solutions, which can reduce development costs and time to market. Featured software and tools are listed below. Visit <a href="http://www.nxp.com/kinetis/sw">http://www.nxp.com/kinetis/sw</a> for more information and supporting collateral.

**Evaluation and Prototyping Hardware** 

• Freedom Development Platform: http://www.nxp.com/freedom

IDEs for Kinetis MCUs

• MCUXpresso IDE: kex.nxp.com

• Partner IDEs: http://www.nxp.com/kide

**Development Tools** 

• PEG Graphics Software: http://www.nxp.com/peg

• MCUXpresso Config Tools: kex.nxp.com )

Run-time Software

#### **Revision History**

- Kinetis SDK: kex.nxp.com or http://www.nxp.com/ksdk
- Kinetis Bootloader: http://www.nxp.com/kboot
- ARM mbed Development Platform: http://www.nxp.com/mbed

For all other partner-developed software and tools, visit <a href="http://www.nxp.com/partners">http://www.nxp.com/partners</a>.

## **6 Revision History**

The following table provides a revision history for this document.

**Table 121. Revision History** 

| Rev. No. | Date    | Substantial Changes   |
|----------|---------|-----------------------|
| 1        | 09/2018 | Initial NDA release   |
| 1.1      | 11/2018 | Updated for TBD data. |

How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamlQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

©2017-2018 NXP B.V.

Document Number RV32M1 Revision 1.1, 11/27/2018



