### Introduction to GPU architecture

Caroline Collange Inria Rennes – Bretagne Atlantique

caroline.collange@inria.fr https://team.inria.fr/pacap/members/collange/

> Master 2 SIF ADA - 2020

# Graphics processing unit (GPU)



- Graphics rendering accelerator for computer games
  - Mass market: low unit price, amortized R&D
  - Increasing programmability and flexibility
- Inexpensive, high-performance parallel processor
  - GPUs are everywhere, from cell phones to supercomputers
- General-Purpose computation on GPU (GPGPU)

### GPUs in high-performance computing

GPU/accelerator share in Top500 supercomputers

In 2010: 2%

In 2020: 30%

 2016+ trend: Heterogeneous multi-core processors influenced by GPUs



#2 Summit (USA) 4,608 × (2 Power9 CPUs + 6 Volta GPUs)



#4 Sunway TaihuLight (China) 40,960 × SW26010 (4 big + 256 small cores)

#### GPUs in the future?

- Yesterday (2000-2010)
  - Homogeneous multi-core
  - Discrete components
- Today (2011-...)Chip-level integration
  - CPU cores and GPU cores on the same chip
  - Still different programming models, software stacks
- Tomorrow
   Heterogeneous multi-core
  - GPUs to blend into throughput-optimized, general purpose cores?



### **Outline**

- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
  - Hardware trends
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

### The free lunch era... was yesterday

- 1980's to 2002: Moore's law, Dennard scaling, micro-architecture improvements
  - Exponential performance increase
  - Software compatibility preserved



Hennessy, Patterson. Computer Architecture, a quantitative approach. 5<sup>th</sup> Ed. 2010

Do not rewrite software, buy a new machine!

### Technology evolution

- Memory wall
  - Memory speed does not increase as fast as computing speed
  - Harder to hide memory latency
- Power wall
  - Power consumption of transistors does not decrease as fast as density increases
  - Performance is now limited by power consumption
- ILP wall
  - Law of diminishing returns on Instruction-Level Parallelism
  - → Pollack rule: cost ≃ performance²







### Usage changes

- New applications demand parallel processing
  - Computer games : 3D graphics
  - Search engines, social networks..."big data" processing
- New computing devices are power-constrained
  - Laptops, cell phones, tablets...
    - Small, light, battery-powered
  - Datacenters
    - High power supply and cooling costs





### Latency vs. throughput

- Latency: time to solution
  - Minimize time, at the expense of power
  - Metric: time e.g. seconds
- Throughput: quantity of tasks processed per unit of time
  - Assumes unlimited parallelism
  - Minimize energy per operation
  - Metric: operations / time e.g. Gflops / s
- CPU: optimized for latency
- GPU: optimized for throughput





#### Amdahl's law

Bounds speedup attainable on a parallel machine



- S Speedup
- P Ratio of parallel portions
- N Number of processors





"The more you are, the least faster you go"

G. Amdahl. Validity of the Single Processor Approach to Achieving Large-Scale Computing Capabilities. AFIPS 1967.

# Why heterogeneous architectures?

Time to run sequential portions  $S = \frac{1}{(1-P) + (P)}$ Time to run parallel portions

- Latency-optimized multi-core (CPU)
  - Low efficiency on parallel portions: spends too much resources
- Throughput-optimized multi-core (GPU)
  - Low performance on sequential portions
- Heterogeneous multi-core (CPU+GPU)
  - Use the right tool for the right job
  - Allows aggressive optimization for latency or for throughput







### Example: System on Chip for smartphone



### **Outline**

- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
  - Hardware trends
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

# The (simplest) graphics rendering pipeline



### How much performance do we need

... to run 3DMark 11 at 50 frames/second?

| Element      | Per frame | Per second |
|--------------|-----------|------------|
| Vertices     | 12.0M     | 600M       |
| Primitives   | 12.6M     | 630M       |
| Fragments    | 180M      | 9.0G       |
| Instructions | 14.4G     | 720G       |



- Intel Core i7 2700K: 56 Ginsn/s peak
  - We need to go 13x faster
  - Make a special-purpose accelerator

### Aside: GPU as an out-of-order pipeline

Graphics APIs demand that primitives are Clipping, Rasterization drawn in submission order

Attribute interpolation

- e.g. back-to-front rendering
- Shaders proceed out of order
  - 10 000s fragments in flight
  - Shaders render fragments out of order
  - Raster ops put fragments back in order for framebuffer update
  - Various binning and tiling techniques to identify independent fragments

 General-purpose compute pipeline is much simpler than graphics pipeline



### GPGPU: General-Purpose computation on GPUs

#### **GPGPU** history summary

#### Microsoft DirectX

| 7.x             | 8.0 | 8.1 | 9.0 a | 9.0b | 9.0c | 10.0 | 10.1 | 11 |
|-----------------|-----|-----|-------|------|------|------|------|----|
| Unified shadors |     |     |       |      |      | -    |      |    |

Unified shaders

#### **NVIDIA**

| NV10  | NV20                 | NV30  | NV40                 | G70  | G80-G90 | GT200 | GF100 |
|-------|----------------------|-------|----------------------|------|---------|-------|-------|
| FP 16 | Programmable shaders | FP 32 | Dynamic control flow | SIMT | CUDA    |       |       |





### Today: what do we need GPUs for?

- 1. 3D graphics rendering for games
  - Complex texture mapping, lighting computations...
- 2. Computer Aided Design workstations
  - Complex geometry
- 3. High-performance computing
  - Complex synchronization, off-chip data movement, high precision
- 4. Convolutional neural networks
  - Complex scheduling of low-precision linear algebra
- One chip to rule them all
  - Find the common denominator









### **Outline**

- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
  - Hardware trends
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

### Trends: compute performance



### Trends: memory bandwidth



### Trends: energy efficiency



### **Outline**

- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
  - Hardware trends
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

### What is parallelism?

Parallelism: independent operations which execution can be overlapped Operations: memory accesses or computations

How much parallelism do I need?

- Little's law in queuing theory
  - Average customer arrival rate λ
  - Average time spent W
  - Average number of customers
     L = λ×W
- ← throughput
- ← latency
- ← Parallelism = throughput × latency

- Units
  - For memory: B = GB/s × ns
  - For arithmetic: flops = Gflops/s × ns

## Throughput and latency: CPU vs. GPU



→ Need 56 times more parallelism!

### Consequence: more parallelism

- GPU vs. CPU
  - 8× more parallelism to feed more units (throughput)
  - 6× more parallelism to hide longer latency
  - 56× more total parallelism
- How to find this parallelism?



### Sources of parallelism

- ILP: Instruction-Level Parallelism
  - Between independent instructions in sequential program

- TLP: Thread-Level Parallelism
  - Between independent execution contexts: threads

add 
$$r3 \leftarrow r1$$
,  $r2$   
mul  $r0 \leftarrow r0$ ,  $r1$   
sub  $r1 \leftarrow r3$ ,  $r0$ 



### Avoiding instruction redundancy

- In the 1840s: the Analytical Engine programmed using punched cards
  - Instructions : operation cards
  - Operands : variable cards



- One instruction (e.g. multiplication) can operate on multiple data
  - In the words of Ada Lovelace "The same operation would be performed on different subjects of operation."
  - (Vectors had not been invented yet)



### Sources of parallelism

- ILP: Instruction-Level Parallelism
  - Between independent instructions in sequential program

add 
$$r3 \leftarrow r1$$
,  $r2$   
mul  $r0 \leftarrow r0$ ,  $r1$   
sub  $r1 \leftarrow r3$ ,  $r0$ 

- TLP: Thread-Level Parallelism
  - Between independent execution contexts: threads

- DLP: Data-Level Parallelism
  - Between elements of a vector: same operation on several elements

vadd r 
$$\leftarrow$$
 a, b  $a_1 \ a_2 \ a_3 \ b_1 \ b_2 \ b_3 \ \hline r_1 \ r_2 \ r_3$ 

## Example: $X \leftarrow a \times X$

• In-place scalar-vector product: X ← a×X

Sequential (ILP) For 
$$i = 0$$
 to  $n-1$  do:  
  $X[i] \leftarrow a * X[i]$ 

Threads (TLP)

Launch n threads:

X[tid] ← a \* X[tid]

Vector (DLP)  $X \leftarrow a * X$ 

Or any combination of the above

### Uses of parallelism

- "Horizontal" parallelism for throughput
  - More units working in parallel

- "Vertical" parallelism for latency hiding
  - Pipelining: keep units busy when waiting for dependencies, memory



Α

### How to extract parallelism?

|     | Horizontal        | Vertical                                        |
|-----|-------------------|-------------------------------------------------|
| ILP | Superscalar       | Pipelined                                       |
| TLP | Multi-core<br>SMT | Interleaved / switch-on-event<br>multithreading |
| DLP | SIMD / SIMT       | Vector / temporal SIMT                          |

- We have seen the first row: ILP
- We will now review techniques for the next rows: TLP, DLP

### **Outline**

- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
  - Hardware trends
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

### Sequential processor

```
for i = 0 to n-1
X[i] \leftarrow a * X[i]

Source code

move i \leftarrow 0
loop:
load t \leftarrow X[i]
mul t \leftarrow a \times t
store X[i] \leftarrow t
add i \leftarrow i+1
```

Machine code

branch i<n? loop</pre>



- Focuses on instruction-level parallelism
  - Exploits ILP: vertically (pipelining) and horizontally (superscalar)

### The incremental approach: multi-core

Several processors
 on a single chip
 sharing one memory space



**Intel Sandy Bridge** 

- Area: benefits from Moore's law
- Power: extra cores consume little when not in use
  - e.g. Intel Turbo Boost



Source: Intel

### Homogeneous multi-core

Horizontal use of thread-level parallelism



Threads: T0 T1

Improves peak throughput

#### Example: Tilera Tile-GX

- Grid of (up to) 72 tiles
- Each tile: 3-way VLIW processor,
   5 pipeline stages, 1.2 GHz







#### Interleaved multi-threading

Vertical use of thread-level parallelism



Threads: T0 T1 T2 T3

 Hides latency thanks to explicit parallelism improves achieved throughput

## Example: Oracle Sparc T5

- 16 cores / chip
- Core: out-of-order superscalar, 8 threads
- 15 pipeline stages, 3.6 GHz









#### Clustered multi-core

- For each individual unit, select between
  - Horizontal replication
  - Vertical time-multiplexing
- Examples
  - Sun UltraSparc T2, T3
  - AMD Bulldozer
  - IBM Power 7, 8, 9





- Area-efficient tradeoff
- Blurs boundaries between cores

#### Implicit SIMD

- Factorization of fetch/decode, load-store units
  - Fetch 1 instruction on behalf of several threads
  - Read 1 memory location and broadcast to several registers



- In NVIDIA-speak
  - SIMT: Single Instruction, Multiple Threads
  - Convoy of synchronized threads: warp
- Extracts DLP from multi-thread applications

### How to exploit common operations?

#### Multi-threading implementation options:

- Horizontal: replication
  - Different resources, same time
  - Chip Multi-Processing (CMP)
- Vertical: time-multiplexing
  - Same resource, different times
  - Multi-Threading (MT)
- Factorization
  - If we have common operations between threads
  - Same resource, same time
  - Single-Instruction Multi-Threading (SIMT)







## **Explicit SIMD**

- Single Instruction Multiple Data
- Horizontal use of data level parallelism

```
loop:
    vload T ← X[i]
    vmul T ← a×T
    vstore X[i] ← T
    add i ← i+4
    branch i<n? loop

Machine code
```



- Examples
  - Intel MIC (16-wide)
  - AMD GCN GPU (16-wide×4-deep)
  - Most general purpose CPUs (4-wide to 16-wide)

#### **Outline**

- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

#### Hierarchical combination

- All of these techniques face the law of diminishing returns
  - More cores → complex interconnect, hard to maintain cache coherence
  - More threads/core → more register and cache pressure
  - Wider vectors → more performance lost to irregular control/data flow
- Both CPUs and GPUs combine various techniques
  - Superscalar execution
  - Multiple cores
  - Multiple threads/core
  - SIMD units

### Example CPU: Intel Core i7

- Is a wide superscalar, but has also
  - Multicore
  - Multi-thread / core
  - SIMD units
- Up to 116 operations/cycle from 8 threads



#### Example GPU: NVIDIA GeForce GTX 980

- SIMT: warps of 32 threads
- 16 SMs / chip
- 4×32 cores / SM, 64 warps / SM



- 4612 Gflop/s
- Up to 32768 threads in flight

# Taxonomy of parallel architectures

|     | Horizontal         | Vertical                                         |
|-----|--------------------|--------------------------------------------------|
| ILP | Superscalar / VLIW | Pipelined                                        |
| TLP | Multi-core<br>SMT  | Interleaved / switch-on-<br>event multithreading |
| DLP | SIMD / SIMT        | Vector / temporal SIMT                           |

#### Classification: multi-core



#### How to read the table

- Given an application with known ILP, TLP, DLP how much throughput / latency hiding can I expect?
  - For each cell, take minimum of existing parallelism and hardware capability
  - The column-wise product gives throughput / latency hiding



## Classification: GPU and many small-core



#### **Outline**

- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

# What is inside a graphics card?



NVIDIA Volta V100 GPU. Artist rendering!

### External memory: discrete GPU

#### Classical CPU-GPU model

- Split memory spaces
- Need to transfer data explicitly
- Highest bandwidth from GPU memory
- Transfers to main memory are slower



Example configuration: Intel Core i7 4790, Nvidia GeForce GTX 980

## Discrete GPU memory technology

- GDDR5, GDDR5x
  - Qualitatively like regular DDR
  - Optimized for high frequency at the expense of latency and cost
  - e.g. Nvidia Titan X: 12 chip pairs x 32-bit bus  $\times$  10 GHz  $\rightarrow$  480 GB/s
- High-Bandwidth Memory (HBM)
  - On-package stacked memory on silicon interposer



- Limited capacity and high cost
- e.g. AMD R9 Fury X:  $4 \times 4$ -high stack  $\times 1024$ -bit  $\times 1$  GHz  $\rightarrow 512$  GB/s

#### Maximizing memory bandwidth

#### Memory bandwidth is a critical resource

- Cache hierarchy reduces throughput demand on main memory
  - Bandwidth amplification
  - Less energy per access
- Hardware data compression in caches and memory
  - Lossy compression for textures (under programmer control)
  - Lossless compression for framebuffer, z-buffer...

## External memory: embedded GPU

#### Most GPUs today are integrated

- Same physical memory
- May support memory coherence
  - GPU can read directly from CPU caches
- More contention on external memory



## GPU high-level organization

- Processing units
  - Streaming Multiprocessors (SM) in Nvidia jargon
  - Compute Unit (CU) in AMD's
  - Closest equivalent to a CPU core
  - Today: from 1 to 20 SMs in a GPU
- Memory system: caches
  - Keep frequently-accessed data
  - Reduce throughput demand on main memory
  - Managed by hardware (L1, L2) or software (Shared Memory)



## GPU processing unit organization

#### Each SM is a highly-multithreaded processor

- Today: 24 to 48 warps of 32 threads each
  - $\rightarrow$  ~1K threads on each SM, ~10K threads on a GPU





## GPU: on-chip memory

- Conventional wisdom
  - Cache area in CPU vs. GPU according to the NVIDIA CUDA Programming Guide:



Figure 1-2. The GPU Devotes More Transistors to Data Processing

But... if we include registers:



GPUs have more internal memory than desktop CPUs

### Registers: CPU vs. GPU

- Registers keep the contents of local variables
- Typical values

|                    | CPU    | GPU   |
|--------------------|--------|-------|
| Registers/thread   | 32     | 32    |
| Registers/core     | 256    | 65536 |
| Read / Write ports | 10R/5W | 2R/1W |

GPU: many more registers, but made of simpler memory

## The locality dilemma

More cores → higher communication latency





- Solution 1: bigger caches (general-purpose multi-cores, Intel MIC)
- Solution 2: more threads / core (GPUs, Sparc T)
   Need extra memory for thread state
   → more registers, bigger caches
- Solution 3: programmer-managed communication (many small cores)



#### Where are we heading?

#### Alternatives for future many-cores

- A unified world General-purpose multi-cores continue to exploit more ILP, TLP and DLP Eventually replace all special-purpose many-cores
- A specialized world Varieties of many-cores continue evolving independently Co-existance of GPU for graphics, many-core for HPC, many-thread for servers...
- A heterogeneous world
   Special-purpose many-cores co-exist within the same chip
   Multi-core CPU + GPU + many-core accelerator...

### Next time: SIMT control flow management



Architecture: multi-thread programming model

#### Dark magic!

Hardware datapaths: SIMD execution units



### Takeaway

- Parallelism for throughput and latency hiding
- Types of parallelism: ILP, TLP, DLP
- All modern processors exploit the 3 kinds of parallelism
- GPUs focus on Thread-level and Data-level parallelism

### Memory models: a (very) simplified view

- Shared memory, fully-consistent
  - Preserves program order
  - Writes are eventually visible to everyone
  - Same order of writes seen by everyone
- Shared memory, relaxed consistency
  - Makes data sharing explicit: memory fence makes data visible to other threads
- Distributed memory space
  - Communication by message passing







### Coherence: high-level principle

Multiple cores, multiple write-back caches



- Write: get ownership, invalidate other copies
- Read miss: get modified value from owner cache

## Snooping-based protocol



- Broadcast invalidation requests and data requests to all caches
- Limited scalability
- Optimization: snoop filter to cache coherence data
- Used in most multi-core CPUs

### Directory-based protocol



- Keep track of state in a directory
  - Directory is typically distributed
- More scalable, higher storage overhead
- Used in: Oracle Sparc T5, Intel MIC

#### Many cores getting more and more cores?

- Sun/Oracle Sparc T since 2005:
  - ×2 core count
  - ×4 thread count
  - > ×5 single-thread performance



Shah et al. Sparc T4: a dynamically-threaded

server-on-a-chip. IEEE Micro 2012

Desktop CPUs: 4 to 6 cores in high-end since 2007

Core count explosion did not happen

T5: 16 S3 cores.

128 threads

#### **Outline**

- Computer architecture crash course
  - The simplest processor
  - Exploiting instruction-level parallelism
- GPU, many-core: why, what for?
  - Technological trends and constraints
  - From graphics to general purpose
- Forms of parallelism, how to exploit them
  - Why we need (so much) parallelism: latency and throughput
  - Sources of parallelism: ILP, TLP, DLP
  - Uses of parallelism: horizontal, vertical
- Let's design a GPU!
  - Ingredients: Sequential core, Multi-core, Multi-threaded core, SIMD
  - Putting it all together
  - Architecture of current GPUs: cores, memory

# Zooming in into one SM







82