# IC Lab Formal Verification Bonus Quick Test 2023 Spring

Name: 劉峻瑋 Student ID: <u>0810917</u> Account: <u>iclab054</u>

#### 1. Bonus:

### (a) What is Formal verification?

What's the difference between Formal and Pattern based verification?

And list the pros and cons for each.

Formal verification tests all possible stimulus, one cycle at a time. We can set properties including assert, cover, assume, and test whether DUT meet the properties as it walks through stimulus in BFS.

Pattern based verification generate stimulus sometimes randomly, and test whether DUT meet the pattern requirement as it walks through the random pattern in DFS.

|      | Formal verification                                      | Pattern based verification                                                |
|------|----------------------------------------------------------|---------------------------------------------------------------------------|
| Pros | 1.Less testbench effort required                         | 1.Test the DUT more efficiently.                                          |
|      | 2.Reveals bugs that pattern based can't find out.        | 2.Ignore some states that won't happen.                                   |
|      | 3.More deterministic, none or very little randomization. |                                                                           |
| Cons | Take more time to stimulus                               | 1.More testbench effort required.                                         |
|      |                                                          | 2.May leave some errors since it may not test all the possible condition. |

#### (b) What is glue logic?

Why will we use glue logic to simplify our SVA expression?

Glue logic is auxiliary logic to observe and track events, and doesn't cost extra price.

Because SVA expression sometimes will be complex, we use glue logic to simplify the SVA expression.

(c) What is the difference between Functional coverage and Code coverage?

What's the meaning of 100% code coverage, could we claim that our assertion is well enough for verification? Why?

Functional coverage tells whether you test all required functionality of your design, describes user defined SVA cover property. Convenient for creating comprehensive coverage involving variables values/transitions/crosses. May be incomplete due to human error.

Code coverage tells whether you executed every code in your design, each if-else go through their true and false states or not, which is easy to generate automatically, and guaranteed to be structurally complete. May not capture all meaningful behavior of design.

100% code coverage means we have executed all the code. But we can't claim that our assertion is well verification. The reason is code coverage only check whether our code is executed, but not the correctness.

(d) What is the difference between COI coverage and proof coverage for realizing checker's completeness? Try to explain from the meaning, relationship, and tool effort perspective.

COI coverage is called Cone-of-Influence, each assertion affected by some cover items, and the union of the all assert COI is COI coverage. COI is the maximum potential of proof coverage. COI analysis is a faster measurement.

Proof coverage is to find the region cannot truly influence assertion status, represents the portion of design verified by formal engines. Proof coverage is subsets of COI. COI doesn't require a proof to take place, while proof coverage does. Identify more unchecked code than COI measurement, with greater tool effort. Proof coverage is a slower measurement.

(e) What are the roles of ABVIP and scoreboard separately?

Try to explain the definition, objective, and the benefit.

ABVIP is called Assertion Based Verification Intellectual Properties. Are a comprehensive set of checkers and RTL that check for protocol compliance. It's benefit designers to design easier and more quickly.

Scoreboard behaves like a monitor, observe input data and output data of DUV. It's often used to check data packet dropped, duplicated data packets, order of data packets, order of data packets. Benefit is to reduce state-space complexity, also reduce barrier of adoption.

(f) List four bugs in Lab Exercise

What is the answer of the Lab Exercise?

1. arvalid should remain stable if arvalid and !arready



Ans: else if statement modify into (n state == AXI AR) condition.

2. awvalid should remain stable if awvalid and !awready;



Ans: else if statement modify into (n\_state == AXI\_AW) condition.

```
always_ff@(posedge clk or negedge inf.rst_n) begin
    if(!inf.rst_n)begin
        inf.AW_VALID <= 'b0;
    end
    else begin
        if(n_state == AXI_AW) inf.AW_VALID <= 1'b1;
        else inf.AW_VALID <= 1'b0;
    end
end</pre>
```

## 3. W\_Data != temp\_w when writing



Ans: modify the else if condition into (inf.C\_in\_valid && !inf.C\_r\_wb)

4.data integrity went wrong



Ans: Change inf.AW ADDR into the correct answer and correct concatenate data type.