



# LAB 4: Parameterized N-Bit Structural Multiplier

Date: 15 de mayo de 2025



Proffesor: Dr. Francisco Javier Rodríguez Navarrete

Students: Cesar Eduardo Inda Ceniceros

Alonso Emmanuel López Macías

*Team: 14* 





### Introduction

In modern digital systems, binary multiplication is a fundamental operation found in arithmetic logic units (ALUs), processors, and digital signal processors (DSPs). Digital multipliers enable efficient and accurate computations in hardware architectures, making their structural implementation a key component in digital design.

The objective of this lab is to develop a 4-bit structural multiplier and then extend it to a parameterized N-bit version. Through this implementation, the student will become familiar with essential concepts such as the use of buses, structural logic description, module instantiation, and the use of generate blocks to efficiently replicate hardware structures. Additionally, the design will include a functional comparison between the structural multiplier and a reference model using the "\*" operator, verifying its behavior through extensive testing. Finally, the lab includes the deployment of the design on an FPGA, where both inputs and the output will be displayed in hexadecimal format using 7-segment displays, integrating knowledge acquired in previous labs.



Figure: 1 N-bit Multiplier





### Requirements

**Step1.-** Create a 4-bit multiplier following the following diagram:



Figure: 2 Multiplier Diagram

**Step2.-** Once you have the 4-bit multiplier, you will create a function called "check multiplication" where we will use the \* operator multiplier. We will create a testbench and instantiate both our structural multiplier and use our function that uses the operator. In this testbench we will send stimuli to both (at least 1000) and then we will compare the output of both circuits. We will use the \* multiplier function as our reference model and then print a "TEST PASSED" if all comparations are ok or "TEST FAILED" if one of the comparations are not.

**Step3.**- After we have a working 4-bit multiplier, we will create a N-bit multiplier using this as a base. Create a draft of how the connections of the instances and wires would look like if they were named variables (for example: i, j, k) to figure out how you have to calculate the index for each of the iterations of the circuit for N-bits, use a generate block to generate the needed wires and instantiations.





We will add parameterization to the \* operator multiplier as well.

In the testbench we will modify it to use parameterized inputs and outputs and then we will set the N of the multiplier to 32 and 64 and re-run the test to verify the functionality.

**Step4.**- Once it's complete we will use the circuit to implement the multiplier in the FPGA, we will use lab 1 once again for more readability in the output, however we will only use the decodifier (not the double dabble algorithm) because we want to see both input and output as hexadecimal. For this the decodifier will have to be changed to support a, b, c, d, e, f:



Figure: 3 Bcd Requeriment

Remember, each of these settings has a different parameterization and a different synthesized circuit. For this, a testbench that verifies all 3 types is mandatory since the 32-bit, 4 CHANNEL, and 18-bit, 16 CHANNELS won't fit in the I/O of the FPGA.

The decodifier will use case statements and procedural blocks for easier implementation. The multiplier will be changed to N=8.

**Step5.-** In the FPGA implementation we will have the following:

- Use the following **switches** for input **A: SW [7] to SW [0]**.
- Use the following switches for input B: SW [15] to SW [8]
- Use the following 7-segment display for hexadecimal input A: HEX [7] to HEX [6].
- Use the following 7-segment display for hexadecimal input B: HEX [5] to HEX [6].
- Use the following **7-segment** display for hexadecimal output product P: **A: HEX[3] to HEX [0]**.





## **Development**

To create this project, I first had to define the implementation of a *half adder and a full adder* in order to ensure that the *4-bit trial multiplier* would function correctly during testing and implementation.

```
Immodule half_adder(
    input A,
    input B,
    output SUM,
    output CARRY
);
    assign SUM = A ^ B;
    assign CARRY = A & B;
endmodule
```

Figure: 4 Half\_Adder.v

The Implementation for the *full adder* was:

```
module full_adder(
    input A,
    input B,
    input Cin,
    output SUM,
    output CARRY

);
    wire S1, C1, C2;
    half_adder HA1(.A(A), .B(B), .SUM(S1), .CARRY(C1));
    half_adder HA2(.A(S1), .B(Cin), .SUM(SUM), .CARRY(C2));
    assign CARRY = C1 | C2;
endmodule
```

Figure: 5 Full\_Adder.v

The logic for test 4-bit multiplier was "mut\_4bit\_structural"

Figure: 6 mult\_4bit\_structural. v





For the correct operation of the 4-bit multiplier, it was necessary to add a control mechanism for the partial products. To achieve this, an *"rippler\_adder\_8"* was used, which follows the following logic:

```
⊟module ripple_adder_8 (
      input
input
                    А,
      output [7
                :0] SÚM
      wire [7:0] carry;
      full_adder
                                                                  SUM (SUM
                                                                 .SUM(SUM
                                                                                 .CARRY(carry
      full adder
                  FA1
                                   .B(B[1
                                               .cin(carry
      full_adder
full_adder
                                   .в(в
                                              .cin(carry
                                                                 .SUM(SUM
                                                                                  .CARRY(carry
                                                                 .SUM(SUM
                  FA3
                                   .B(B
                                               .cin(carry
                                                                                 .CARRY(carry
                       (.A(A
      full_adder
                       (.A(A[
                                   .B(B
                                                                  .SUM(SUM
                                                                                 .CARRY(carry
                                                                 .SUM(SUM
      full_adder FA5
                       (.A(A
                                   .B(B
                                               .Cin(carry
                                                                                 .CARRY(carry
      full adder
                                               .cin(carry
                                                                                 .CARRY(/
 endmodule
```

Figure: 7 rippler\_adder\_8. v

The logic for parameterized *multiplier for N bits* was the following:

Figure: 8 mult\_Nbit\_structural.v. v

In this case before to do the Nbit parameterized multiplier was necessary test the 4bit multiplier and the logic system for improve and generate the scalabity for the Nbit multiplier. Once that part of the logic was obtained, it became possible to generate the logic for a parameterizable multiplier i.e., one capable of handling 8, 32, 64, or any other value assigned to the parameter. This was achieved by designing scalable logic that performed the necessary shifts and operations correctly.





#### The consideration for **bcd-7-segment**:

```
□module hex_decoder
       input [3:0] in,
output reg [6:0] seg
L);
       always @(*) begin
case (in)
4'h0: seg
7'b100_0000;
                          seg =
                  4'h1: seg = 7'b111_1001;
4'h2: seg = 7'b010_0100;
                  4'h3: seg = 7
                                     'b011_0000;
                                     b001_1001;
b001_0010;
                   4'h4:
                          seg =
                    'h5:
                          seg =
                   4'h6:
                                     b000_0010;
                          seg =
                    'h7:
                          seg =
                                      b111_1000;
                  4'h8: seg =
                                     b000_0000;
                          seg = 7
seg = 7
                                     b001_0000;
                  4'h9:
                     hA:
                          seg =
                                      b000_1000;
                   4'hB: seg =
                                     b000_0011;
                                     b100_0110;
                  4'hc: seg = 7
                  4'hD: seg = 7'b010_0001;
4'hE: seg = 7'b000_0110;
                  4'hF: seg = 7'b000_1110;
default: seg = 7'b111_1111;
             endcase
        end
  endmodule
```

Figure: 9 hex\_decoder.v.

To test the logic on the FPGA board, the following was considered: instantiating values of the parameterizable multiplier and making use of the hexadecimal decoder elements. This allowed the main logic to function correctly, while also optimizing certain elements by maintaining function calls or instances from other files.

```
□module top_fpga_mult (
          input
                          .5:0] sw,
                      [6:0] HEXO, HEX1, HEX2, HEX3,
          output
                                 HEX4, HEX5, HEX6, HEX7
         wire [7:0] A = SW[7:0];
wire [7:0] B = SW[15:8];
wire [15:0] P;
           // Instanciar multiplicador
         mult_Nbit_structural #(.N(8)) multiplier (
.A(A),
                 .B(B),
         );
         // Decodificar entradas y salidas en hexadecimal
hex_decoder h0 (.in(P[3:0]), .seg(HEX0));
hex_decoder h1 (.in(P[7:4]), .seg(HEX1));
hex_decoder h2 (.in(P[11:8]), .seg(HEX2));
hex_decoder h3 (.in(P[15:12]), .seg(HEX3));
                                                                 .seg(HEX3)):
         hex_decoder h4 (.in(B[3:0]),
hex_decoder h5 (.in(B[7:4]),
                                                                  .seg(HEX4));
.seg(HEX5));
         hex_decoder h6 (.in(A[3:0]),
hex_decoder h7 (.in(A[7:4]),
                                                                  .seg(HEX6));
                                                                  .seg(HEX7));
   endmodu le
```

Figure: 10 top\_fpga\_mult.v.





### **Testbench**

The correct assignment of the testbenches was carried out in the "Assignments" section, and the 4-bit multiplier was tested first—specifically, the structural file along with the logic of the "4-bit multiplier testbench":

```
timescale 1ns / 1ps
module mult_4bit_tb;
    reg [3:0] A;
reg [3:0] B;
wire [7:0] P_structural;
reg [7:0] P_expected;
     integer i;
     integer errors;
     // Instancia del multiplicador estructural
    mult_4bit_structural uut (
         .A(A),
         .B(B),
         .P(P_structural)
    );
     // Función de referencia usando el operador '*'
    function [7:0] check_multiplication;
  input [3:0] A_in;
  input [3:0] B_in;
         begin
              check_multiplication = A_in * B_in;
         end
     endfunction
     initial begin
         errors = 0;
         for (i = 0; i < 1000; i = i + 1) begin
A = $random % 16; // [0, 15]
B = $random % 16; // [0, 15]
              #1; // Esperar un poco a que se propaguen señales
              P_expected = check_multiplication(A, B);
              if (P_structural !== P_expected) begin
                   $display("ERROR: A=%d B=%d | Expected=%d, Got=%d", A, B, P_expected, P_structural);
                   errors = errors + 1;
              end
         end
             (errors == 0)
              $display("TEST PASSED: All results are correct.");
              $display("TEST FAILED: %d errors found.", errors);
         $finish;
     end
endmodule
```

Figure: 11 mult\_4bit\_tb.v





#### **Debug in Model Sim:**

```
= +
                     Value K 1 ■ Now →
▼ Name
                                                                        0101
⊕ → A
                      0101 Pack... Internal
                                                                        0110
                      0110
+-4
P_structural
                                                                        00011110
                                  Internal
                      0001... Net
                                                                        1010100
   P_expected
                      0001... Pack... Internal
999

→ /mult_4bit_tb/errors

                           Inte... Internal
H
                            Inte... Internal
                                                                        9 ns
# add wave *
# view structure
# .main_pane.structure.interior.cs.body.struct
# view signals
# .main_pane.objects.interior.cs.body.tree
# run -all
# TEST PASSED: All results are correct.
# ** Note: $finish : D:/Verilog/Lab4/mult_4bit_tb.v(51)
    Time: 1 us Iteration: 0 Instance: /mult 4bit tb
# 1
# Break in Module mult_4bit_tb at D:/Verilog/Lab4/mult_4bit_tb.v line 51
```

Figure: 12 mult 4bit tb ModelSim

The logic for the parameterizable multiplier and its corresponding testbench were created to test it properly. For do adjustment in the parameterized <u>Parameter N = Value</u>

```
timescale 1ns / 1ps
module mult_Nbit_tb;
      parameter N = 32;
     reg [N-1:0] A, B;
wire [2*N-1:0] P_structural;
reg [2*N-1:0] P_expected;
     integer i;
integer errors;
     // Instancia del multiplicador parametrizable mult_Nbit_structural #(N) uut (
           .A(A),
.B(B),
.P(P_structural)
     ):
     // Función de referencia usando operador '*'
function [2*N-1:0] check_multiplication;
input [N-1:0] A_in;
input [N-1:0] B_in;
           check_multiplication = A_in * B_in;
     endfunction
     initial begin
  errors = 0;
           for (i = 0; i < 1000; i = i + 1) begin
                 A = $random;
B = $random;
#1; // pequeña espera para propagación
                 P_expected = check_multiplication(A, B);
                  if (P_structural !== P_expected) begin
    $display("ERROR: A=%h B=%h | Expected=%h, Got=%h", A, B, P_expected, P_structural);
    errors = errors + 1;
                  end
           if (errors == 0)
    $display("TEST PASSED for N = %0d", N);
           else $\display("TEST FAILED for N = %Od: %Od errors", N, errors);
           $finish;
endmodule
```

Figure: 13 mult\_Nbit\_tb.v





### Debug in Model Sim:

In this process 999.409 nano seconds.

```
🔷 Objects 🗆
₹ Name
                    Kind 1 ■ No
                               ∓-∜ /mult_Nbit_tb/A
                                                          11101010101001000000100101101010101
                     Para... Internal
                               H-4 /mult_Nbit_tb/B
                                                          0011101101110010011011010111010
                1110... Pack... Internal
                               → /mult_Nbit_tb/P_str... 00110110100001...
                                                          0011... Pack... Internal
  P_structural
                         Internal
                                                          0011... Pack... Internal
                               📭 🥎 /mult_Nbit_tb/
                     Inte... Internal

<u>→</u> /mult_Nbit_tb/errors
🛨 🔷 errors
 run -all
  TEST PASSED for N = 32
                              : D:/Verilog/Lab4/mult_Nbit_tb.v(51)
  ** Note: $finish
      Time: 1 us Iteration: 0 Instance: /mult_Nbit_tb
  1
 Break in Module mult Nbit tb at D:/Verilog/Lab4/mult Nbit tb.v line 51
```

Figure: 14 mult\_Nbit\_tb.v ModelSim

# **FPGA Implementation**

Once the program was completed, the compilation process was carried out in order to generate the pin assignment plan and correctly map the pins according to the program's requirements.



Figure: 15 Compilation Brief





The pins were assigned in this case we used all the bcd-7-segments in the images can see only a example, but is necessary set all bcd from the data sheet.

| in               |       |          | °Ut HEX0[6]                              | Output | DIM H22 |
|------------------|-------|----------|------------------------------------------|--------|---------|
| SW[15]           | Input | PIN_AA22 |                                          | Output | PIN_H22 |
| <u>□</u> SW[14]  | Input | PIN_AA23 | HEX0[5]                                  | Output | PIN_J22 |
| in_ SW[13]       | Input | PIN_AA24 | Out HEX0[4]                              | Output | PIN_L25 |
| in_ SW[12]       | Input | PIN_AB23 | <sup>out</sup> HEX0[3]                   | Output | PIN_L26 |
| i□_ SW[11]       | Input | PIN_AB24 | out HEX0[2]                              | Output | PIN_E17 |
| SW[10]           | Input | PIN_AC24 | º  □  □  □  □  □  □  □  □  □  □  □  □  □ | Output | PIN F22 |
| <u>-</u> SW[9]   | Input | PIN_AB25 | out HEXO[0]                              | Output | PIN G18 |
| <u>□</u> SW[8]   | Input | PIN_AC25 | out HEX1[6]                              | Output | PIN_U24 |
| <b>□</b> _ SW[7] | Input | PIN_AB26 | º  ■ HEX1[5]                             | Output | PIN_U23 |
| in_ SW[6]        | Input | PIN_AD26 |                                          |        | _       |
| in_ SW[5]        | Input | PIN_AC26 |                                          | Output | PIN_W25 |
| in_ SW[4]        | Input | PIN AB27 | Out HEX1[3]                              | Output | PIN_W22 |
| in_ SW[3]        | Input | PIN AD27 | <sup>out</sup> HEX1[2]                   | Output | PIN_W21 |
| in_ SW[2]        | Input | PIN_AC27 | <sup>out</sup> HEX1[1]                   | Output | PIN_Y22 |
| SW[1]            | Input | PIN_AC28 | <sup>out</sup> HEX1[0]                   | Output | PIN_M24 |
| in_ SW[0]        | Input | PIN_AB28 | <sup>out</sup> HEX2[6]                   | Output | PIN_W28 |

Figure: 16 PinPlanner

The RTL view can be observed as follows.



Figure: 17 RTL Viewer





### **FPGA Results**

Once the testbenches were successfully tested, we proceeded to verify the correct operation of the parameterizable multiplier directly on the FPGA. In this case, 8 bits were input for "A" and 8 bits for "B", with the result displayed in BCD format.

#### 1.- Test; A=11111111(FF); B=11111111(FF); R=FE01



Figure: 18 Test1

### 2.- Test; A=11111111(FF); B=00000011(03); R=02FD



Figure: 19 Test2





# **GitHub Repository**

https://github.com/CeicGitHub/Fundamentals\_Of\_Digital\_Design\_FPGA\_2/tree/Lab4\_Multip\_lier

## Conclusion / Issues

#### Cesar Eduado Inda Ceniceros

One of the biggest challenges I faced while completing this lab was designing a multiplier that could scale to different values. For the 4-bit version, we used the half adder and full adder files, but for this implementation, we had to rely on shifting and logic without using those files. This approach allowed for a more optimized and readable implementation in terms of code. This practice helped me gain a deeper understanding of how a multiplier works, and I found it interesting to see how it can be made parameterizable simply by modifying a single value in the code. The consideration of generating callbacks to certain instances or what I commonly refer to as function calls in other programming contexts helped me better understand this part of Verilog and its combination with hardware logic.

#### Alonso Emmanuel Lopez Macias

Personally, we faced some difficulties understanding that we needed to add the ripple adder component to properly handle controlled additions. Initially, we were misinterpreting some values, which caused errors in the 4-bit multiplier. Later on, we had to start implementing improvements, and this made the implementation clearer for me. Working step by step through the generation of project files and seeing how these instances were called from other modules helped me realize that it's not necessary to load all the logic into a single Verilog file. Keeping the code modular is not only a good practice but also improves understanding and readability. Separating the testbenches for specific modules and the programming considerations for physical FPGA testing helped me understand the workflow more deeply—this was one of the key lessons I took from this lab.