

# 1. Description

## 1.1. Project

| Project Name    | Seeed-LoRa-E5     |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 6.4.0 |
| Date            | 12/07/2021        |

### 1.2. MCU

| MCU Series     | STM32WL       |
|----------------|---------------|
| MCU Line       | STM32WLEx     |
| MCU name       | STM32WLE5JCIx |
| MCU Package    | UFBGA73       |
| MCU Pin number | 73            |

## 1.3. Core(s) information

| Core(s) | ARM Cortex-M4 |
|---------|---------------|

## 2. Pinout Configuration



UFBGA73 (Top view)

# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate        | Label     |
|------------|-----------------|----------|------------------|-----------|
| UFBGA73    | (function after |          | Function(s)      |           |
|            | reset)          |          |                  |           |
| A1         | VSSSMPS         | Power    |                  |           |
| A2         | VDDSMPS         | Power    |                  |           |
| A4         | PA14            | I/O      | DEBUG_JTCK-SWCLK |           |
| A5         | VDDA            | Power    |                  |           |
| A7         | VDD             | Power    |                  |           |
| A8         | VBAT            | Power    |                  |           |
| B1         | VLXSMPS         | Power    |                  |           |
| B2         | VFBSMPS         | Power    |                  |           |
| B6         | PC14-OSC32_IN   | I/O      | RCC_OSC32_IN     |           |
| В7         | VSS             | Power    |                  |           |
| B8         | PA13            | I/O      | DEBUG_JTMS-SWDIO |           |
| C1         | PB3 *           | I/O      | GPIO_Output      | DBG3      |
| C2         | PB4 *           | I/O      | GPIO_Output      | DBG4      |
| C3         | PB7             | I/O      | USART1_RX        | USARTx_RX |
| C5         | PC15-OSC32_OUT  | I/O      | RCC_OSC32_OUT    |           |
| D2         | PB5 *           | I/O      | GPIO_Output      | LED2      |
| D6         | PA0 *           | I/O      | GPIO_Output      | DBG1      |
| D7         | PB13            | I/O      | GPIO_EXTI13      | BUT1      |
| D9         | VSS             | Power    |                  |           |
| E1         | PB6             | I/O      | USART1_TX        | USARTx_TX |
| E2         | VDD             | Power    |                  |           |
| E3         | VSS             | Power    |                  |           |
| E8         | VDDRF           | Power    |                  |           |
| E9         | VDD             | Power    |                  |           |
| F5         | NRST            | Reset    |                  |           |
| F6         | PB0-VDD_TCXO    | I/O      | VDDTCXO          |           |
| F7         | VDDRF1V55       | Power    |                  |           |
| G5         | VSS             | Power    |                  |           |
| G6         | VSSRF           | Power    |                  |           |
| G7         | VSSRF           | Power    |                  |           |
| G8         | VSSRF           | Power    |                  |           |
| G9         | OSC_IN          | MonolO   | RCC_OSC_IN       |           |
| H4         | PB10 *          | I/O      | GPIO_Output      | DBG2      |
| H5         | VDD             | Power    |                  |           |
| H6         | VSSRF           | Power    |                  |           |
| H7         | RFI_N           | MonolO   |                  |           |

| Pin Number<br>UFBGA73 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label    |
|-----------------------|---------------------------------------|----------|--------------------------|----------|
| H8                    | VDDPA                                 | Power    |                          |          |
| H9                    | VR_PA                                 | Power    |                          |          |
| J1                    | PA4 *                                 | I/O      | GPIO_Output              | RF_CTRL1 |
| J2                    | PA5 *                                 | I/O      | GPIO_Output              | RF_CTRL2 |
| J6                    | RFI_P                                 | MonolO   |                          |          |
| J8                    | RFO_LP                                | MonolO   |                          |          |
| J9                    | RFO_HP                                | MonolO   |                          |          |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



Page 5

# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                                     |
|-----------------------------------|-----------------------------------------------------------|
| Project Name                      | Seeed-LoRa-E5                                             |
| Project Folder                    | C:\Users\danam\STM32CubeIDE\workspace_1.7.0\Seeed-LoRa-E5 |
| Toolchain / IDE                   | STM32CubeIDE                                              |
| Firmware Package Name and Version | STM32Cube FW_WL V1.1.0                                    |
| Application Structure             | Advanced                                                  |
| Generate Under Root               | Yes                                                       |
| Do not generate the main()        | No                                                        |
| Minimum Heap Size                 | 0x200                                                     |
| Minimum Stack Size                | 0x400                                                     |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | Yes                                   |
| Keep User Code when re-generating                             | Yes                                   |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |
| Enable Full Assert                                            | No                                    |

### 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | SystemClock_Config  | RCC                      |
| 2    | MX_GPIO_Init        | GPIO                     |
| 3    | MX_ADC_Init         | ADC                      |
| 4    | MX_RTC_Init         | RTC                      |
| 5    | MX_DMA_Init         | DMA                      |
| 6    | MX_USART1_UART_Init | USART1                   |
| 7    | MX_SUBGHZ_Init      | SUBGHZ                   |
| 8    | MX_LoRaWAN_Init     | LORAWAN                  |

# 6. Power Consumption Calculator report

### 6.1. Microcontroller Selection

| Series    | STM32WL       |
|-----------|---------------|
| Line      | STM32WLEx     |
| MCU       | STM32WLE5JCIx |
| Datasheet | DS13105_Rev7  |

### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.0 |

### 6.3. Battery Selection

| Battery           | Li-SOCL2(AAA700) |
|-------------------|------------------|
| Capacity          | 700.0 mAh        |
| Self Discharge    | 0.08 %/month     |
| Nominal Voltage   | 3.6 V            |
| Max Cont Current  | 10.0 mA          |
| Max Pulse Current | 30.0 mA          |
| Cells in series   | 1                |
| Cells in parallel | 1                |

## 6.4. Sequence

| Step                   | Step1                  | Step2          |
|------------------------|------------------------|----------------|
| Mode                   | RUN                    | STOP2          |
| Vdd                    | 3.0                    | 3.0            |
| Voltage Source         | Battery                | Battery        |
| Range                  | Range1-Medium/SMPS-OFF | NoRange        |
| Fetch Type             | SRAM1                  | NA             |
| CPU Frequency          | 48 MHz                 | 0 Hz           |
| Clock Configuration    | MSI                    | ALL CLOCKS OFF |
| Clock Source Frequency | 48 MHz                 | 0 Hz           |
| Peripherals            |                        |                |
| Additional Cons.       | 0 mA                   | 0 mA           |
| Average Current        | 5.65 mA                | 885 nA         |
| Duration               | 0.1 ms                 | 0.9 ms         |
| DMIPS                  | 60.0                   | 0.0            |
| Ta Max                 | 124.47                 | 125            |
| Category               | In DS Table            | In DS Table    |

### 6.5. Results

| Sequence Time | 1 ms              | Average Current | 565.8 µA   |
|---------------|-------------------|-----------------|------------|
| Battery Life  | 1 month, 21 days, | Average DMIPS   | 60.0 DMIPS |
|               | 1 hour            |                 |            |

### 6.6. Chart



## 7. Peripherals and Middlewares Configuration

#### 7.1. ADC

mode: Temperature Sensor Channel

mode: Vrefint Channel7.1.1. Parameter Settings:

#### ADC\_Settings:

Clock Prescaler Synchronous clock mode divided by 4 \*

Resolution ADC 12-bit resolution

Calibration Disable

Data Alignment Right alignment

Scan Conversion Mode Disabled

End Of Conversion Selection End of single conversion

Low Power Auto WaitDisabledAuto OffDisabledContinuous Conversion ModeDisabledDiscontinuous Conversion ModeDisabled

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None

DMA Continuous Requests Disabled

Overrun behaviour Overrun data overwritten \*

Sequencer Sequencer set to fully configurable

SamplingTime Common 1 160.5 Cycles \*
SamplingTime Common 2 160.5 Cycles \*

Oversampling Mode Disabled
Trigger Frequency High frequency

ADC\_Regular\_ConversionMode:

Enable Regular Conversions Disable

#### 7.2. ADV\_TRACE

mode: Enabled

#### **7.3. DEBUG**

JTAG and Trace: Serial Wire

### 7.4. MISC

mode: misc

#### 7.5. RCC

**High Speed Clock (HSE): TCXO** 

Low Speed Clock (LSE): Crystal/Ceramic Resonator

7.5.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Disabled
Data Cache Enabled

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 64

MSI Calibration Value 0

MSI Auto Calibration Enabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

LSE Drive Capability

LSE oscillator low drive capability

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

#### 7.6. RTC

mode: Activate Clock Source mode: Activate Calendar Alarm A: Internal Alarm A 7.6.1. Parameter Settings:

#### General:

Asynchronous Predivider value RTC\_PREDIV\_A \*

Bin Mode Free running Binary mode \*

SSRU Underflow Interrupt Enabled

Alarm A:

Free running 32 bit value 0

Binary AutoControl RTC\_ALARMSUBSECONDBIN\_AUTOCLR\_NO \*

Free running 32 bit mask SS[31:0] are compared and must match to activate alarm.

7.7. SEQUENCER

mode: Enabled

**7.8. SUBGHZ** 

mode: Activated

7.8.1. Parameter Settings:

Baudrate Prescaler Value 4 \*

7.9. SYS

**Timebase Source: None** 

**7.10. TIMER** 

mode: Enabled

7.11. TINY\_LPM

mode: Enabled

7.12. USART1

**Mode: Asynchronous** 

7.12.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable
ClockPrescaler 1

Fifo Mode Enable \*

Txfifo Threshold 1 eighth full configuration

Rxfifo Threshold 1 eighth full configuration

**Advanced Features:** 

Auto Baudrate Disable TX Pin Active Level Inversion Disable RX Pin Active Level Inversion Disable Disable **Data Inversion** Disable TX and RX Pins Swapping Enable Overrun Enable DMA on RX Error MSB First Disable

#### **7.13. LORAWAN**

#### mode: Enabled

### 7.13.1. LoRaWAN application:

#### Application selection:

Application End Node skeleton \*

Application configuration recommandations !! Please read carefully Information panel

below!!

true \*

board settings:

Board Resources None

Send Tx on Timer or Button Evt TX\_ON\_TIMER

lora\_app:

Active region LORAMAC\_REGION\_US915 \*

Transmition duty cycle 10000
Application user port 2
Switch class port 3

Default class CLASS\_A

Default handler message state Unconfirmed message

Handler Adaptive Data Rate
On
Default activation type
OTAA
Default Unicast ping slots periodicity
4

sys\_conf:

Disable Low Power Mode

Trace verbose level VLEVEL\_M
Enable Application Logging true
Activate Debugger true \*

#### 7.13.2. LoRaWAN commissioning:

**Commissioning:** 

Public network true Current network ID 0

se-identity:

Static Device EUI true \*

LoRaWAN device EUI 2C, F7, F1, 20, 24, 90, 0E, A5 \*

App/Join EUI 01, 01, 01, 01, 01, 01, 01

Application key 8B,0C,9A,82,E6,74,A5,11,B9,E

5,26,A9,11,87,EB,84 \*

Network key 8B,0C,9A,82,E6,74,A5,11,B9,E

5,26,A9,11,87,EB,84 \*

Static Device Address false

Network session key 2B,7E,15,16,28,AE,D2,A6,AB,F7,15,88,0

9,CF,4F,3C

2B,7E,15,16,28,AE,D2,A6,AB,F7,15,88,0 Application session key

9,CF,4F,3C

lorawan\_conf:

Enable Key read access true

#### 7.13.3. LoRaWAN middleware:

lorawan\_conf:

Region(s) selection please select the desired region(s) in the

list below

true

Region Asia freq: 923 false

Region Australia freq: 915 false

Region China freq: 470 false

Region China freq: 779 false

false Region Europe freq: 433

Region Europe freq: 868 Region Korea freq: 920 false

false Region India freq: 865

Region USA freq: 915 true Region Russia freq: 864 false

Enable Hybrid mode true \*

Enable LoRaMAC ClassB false

radio\_conf:

Radio maximum wakeup time (in ms) 1

Probes Lines in Platform Settings

true \*

radio\_board\_if:

Select radio Driver Bsp via extSettings \*

mw\_log\_conf:

Enable Middleware log true

### 7.13.4. Platform Settings:

 ADC
 ADC

 RTC
 RTC

 USART
 USART1

 Debug Line 1
 PA0

 Debug Line 2
 PB10

 Debug Line 3
 PB3

 Debug Line 4
 PB4

<sup>\*</sup> User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP     | Pin                    | Signal               | GPIO mode                                                   | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|------------------------|----------------------|-------------------------------------------------------------|-----------------------------|--------------|------------|
| DEBUG  | PA14                   | DEBUG_JTCK-<br>SWCLK | n/a                                                         | n/a                         | n/a          |            |
|        | PA13                   | DEBUG_JTMS-<br>SWDIO | n/a                                                         | n/a                         | n/a          |            |
| RCC    | PC14-<br>OSC32_IN      | RCC_OSC32_IN         | n/a                                                         | n/a                         | n/a          |            |
|        | PC15-<br>OSC32_OU<br>T | RCC_OSC32_O<br>UT    | n/a                                                         | n/a                         | n/a          |            |
|        | PB0-<br>VDD_TCXO       | VDDTCXO              | n/a                                                         | n/a                         | n/a          |            |
|        | OSC_IN                 | RCC_OSC_IN           | n/a                                                         | n/a                         | n/a          |            |
| USART1 | PB7                    | USART1_RX            | Alternate Function Push Pull                                | No pull-up and no pull-down | Very High    | USARTx_RX  |
|        | PB6                    | USART1_TX            | Alternate Function Push Pull                                | No pull-up and no pull-down | Very High    | USARTx_TX  |
| GPIO   | PB3                    | GPIO_Output          | Output Push Pull                                            | No pull-up and no pull-down | Very High    | DBG3       |
|        | PB4                    | GPIO_Output          | Output Push Pull                                            | No pull-up and no pull-down | Very High    | DBG4       |
|        | PB5                    | GPIO_Output          | Output Push Pull                                            | No pull-up and no pull-down | Very High    | LED2       |
|        | PA0                    | GPIO_Output          | Output Push Pull                                            | No pull-up and no pull-down | Very High    | DBG1       |
|        | PB13                   | GPIO_EXTI13          | External Interrupt Mode with Falling edge trigger detection | Pull-up *                   | n/a          | BUT1       |
|        | PB10                   | GPIO_Output          | Output Push Pull                                            | No pull-up and no pull-down | Very High    | DBG2       |
|        | PA4                    | GPIO_Output          | Output Push Pull                                            | No pull-up and no pull-down | Very High    | RF_CTRL1   |
|        | PA5                    | GPIO_Output          | Output Push Pull                                            | No pull-up and no pull-down | Very High    | RF_CTRL2   |

## 8.2. DMA configuration

| DMA request | Stream        | Direction            | Priority |
|-------------|---------------|----------------------|----------|
| USART1_TX   | DMA1_Channel1 | Memory To Peripheral | Low      |

### USART1\_TX: DMA1\_Channel1 DMA request Settings:

Mode: Normal
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

## 8.3. NVIC configuration

## 8.3.1. NVIC

| Interrupt Table                                           | Enable | Preenmption Priority | SubPriority |
|-----------------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                                    | true   | 0                    | 0           |
| Hard fault interrupt                                      | true   | 0                    | 0           |
| Memory management fault                                   | true   | 0                    | 0           |
| Prefetch fault, memory access fault                       | true   | 0                    | 0           |
| Undefined instruction or illegal state                    | true   | 0                    | 0           |
| System service call via SWI instruction                   | true   | 0                    | 0           |
| Debug monitor                                             | true   | 0                    | 0           |
| Pendable request for system service                       | true   | 0                    | 0           |
| System tick timer                                         | true   | 0                    | 0           |
| RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts | true   | 0                    | 0           |
| DMA1 Channel 1 Interrupt                                  | true   | 2                    | 0           |
| USART1 Interrupt                                          | true   | 2                    | 0           |
| EXTI Lines [15:10] Interrupt                              | true   | 0                    | 0           |
| RTC Alarms (A and B) Interrupt                            | true   | 0                    | 0           |
| SUBGHZ Radio Interrupt                                    | true   | 0                    | 0           |
| PVD and PVM detector                                      | unused |                      |             |
| FLASH (CFI) global Interrupt                              | unused |                      |             |
| RCC Interrupt                                             | unused |                      |             |
| ADC Interrupt                                             |        | unused               |             |

## 8.3.2. NVIC Code generation

| Enabled interrupt Table                                   | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|-----------------------------------------------------------|-----------------------------------|-------------------------|------------------|
| Non maskable interrupt                                    | false                             | true                    | false            |
| Hard fault interrupt                                      | false                             | true                    | false            |
| Memory management fault                                   | false                             | true                    | false            |
| Prefetch fault, memory access fault                       | false                             | true                    | false            |
| Undefined instruction or illegal state                    | false                             | true                    | false            |
| System service call via SWI instruction                   | false                             | true                    | false            |
| Debug monitor                                             | false                             | true                    | false            |
| Pendable request for system service                       | false                             | true                    | false            |
| System tick timer                                         | false                             | true                    | false            |
| RTC Tamper, RTC TimeStamp, LSECSS and RTC SSRU Interrupts | false                             | true                    | true             |
| DMA1 Channel 1 Interrupt                                  | false                             | true                    | true             |
| USART1 Interrupt                                          | false                             | true                    | true             |

| Enabled interrupt Table        | Select for init   | Generate IRQ | Call HAL handler |
|--------------------------------|-------------------|--------------|------------------|
|                                | sequence ordering | handler      |                  |
| EXTI Lines [15:10] Interrupt   | false             | true         | true             |
| RTC Alarms (A and B) Interrupt | false             | true         | true             |
| SUBGHZ Radio Interrupt         | false             | true         | true             |

<sup>\*</sup> User modified value

# 9. System Views

- 9.1. Category view
- 9.1.1. Current



### 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00648230.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00530369.pdf

manual

Programming http://www.st.com/resource/en/programming\_manual/DM00046982.pdf

manual

Programming http://www.st.com/resource/en/programming\_manual/DM00104451.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00660735.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf

Application note http://www.st.com/resource/en/application\_note/DM00220769.pdf

Application note http://www.st.com/resource/en/application\_note/DM00226326.pdf

Application note http://www.st.com/resource/en/application\_note/DM00236305.pdf

Application note http://www.st.com/resource/en/application\_note/DM00257177.pdf

Application note http://www.st.com/resource/en/application\_note/DM00311483.pdf

Application note http://www.st.com/resource/en/application\_note/DM00315319.pdf

Application note http://www.st.com/resource/en/application\_note/DM00380469.pdf

Application note http://www.st.com/resource/en/application\_note/DM00395696.pdf

Application note http://www.st.com/resource/en/application\_note/DM00403796.pdf

Application note http://www.st.com/resource/en/application\_note/DM00493651.pdf

Application note http://www.st.com/resource/en/application\_note/DM00536349.pdf

Application note http://www.st.com/resource/en/application\_note/DM00660594.pdf

| Application note | http://www.st.com/resource/en/application_note/DM00660597.pdf |
|------------------|---------------------------------------------------------------|
| Application note | http://www.st.com/resource/en/application_note/DM00660670.pdf |
| Application note | http://www.st.com/resource/en/application_note/DM00690797.pdf |
| Application note | http://www.st.com/resource/en/application_note/DM00725181.pdf |
| Application note | http://www.st.com/resource/en/application_note/DM00739353.pdf |