# SRL FIFO Core Specification

Author: Andrew Mulcock Andrewm@opencores.orgs

Rev. 0.1 January 22, 2008



#### Revision History

| Rev. | Date | Author         | Description |
|------|------|----------------|-------------|
| 0.1  |      | Andrew Mulcock | First Draft |
|      |      |                |             |

## **Contents**

| SRL FIFO CORE          | I  |
|------------------------|----|
| SPECIFICATION          | 1  |
|                        |    |
| CONTENTS               | II |
| 1                      | 1  |
|                        |    |
| INTRODUCTION           | 1  |
| 2                      | 2  |
| IO PORTS & PARAMETERS  |    |
|                        |    |
| 2.1 Core Parameters.   | 2  |
| 2.2 Ports              |    |
| 3                      | 3  |
| OPERATION              | 3  |
| 3.1 Reset              |    |
| 3.2 Writing.           |    |
| 3.3 Reading.           | 4  |
| 3.4 FULL FLAG.         |    |
| 3.5 Data Present Flag. |    |
| 5                      | 6  |
|                        |    |
| ARCHITECTURE           | 6  |

### Introduction

The SRL FIFO is a group of First In First Out (FIFO's) registers, based upon the shift register principle. These are aimed in particular at the Xilinx range of FPGA's that have very efficient shift register implementations, known as SRL.

Shift register based FIFOs have been around for years, The definitive article on shift register based FIFOs is a Xilinx document. Not to surprising when according to wiki, it's Peter Alfke who is now at Xilinx who invented the first electronic (ASIC) FIFO.

Initially there are two versions of the FIFO available,

- Srl fifo 16
- Srl\_fifo\_32

These are to cover FPGA's that have an inherent SRL of 16 long or 32 long.

#### **Features:**

- Standard VHDL, no instantiated blocks
- Small size, 8 bit wide, 32 deep FIFO uses 19 LUTs in a Spartan 3A
- Operates from a wide range of input clock frequencies
- Static synchronous design
- Fully synthesizable

# **IO ports & Parameters**

#### 2.1 Core Parameters

| Parameter | Default | Description                              |
|-----------|---------|------------------------------------------|
| Width     | 8       | How many bits wide is the FIFO data path |

#### 2.1.1 Width

The width of the FIFOs data in and data out ports is set by the GENERIC Width.

#### 2.2 Ports

| Port         | Width | Directi | Description                                       |
|--------------|-------|---------|---------------------------------------------------|
|              |       | on      |                                                   |
| Reset        | 1     | Input   | Synchronous active high reset                     |
| Clk          | 1     | Input   | Clock                                             |
| Data_in      | Width | Input   | Data in to FIFO                                   |
| Data_out     | Width | Output  | Data out of FIFO                                  |
| Write        | 1     | Input   | Active High Write. High with clock to write new   |
|              |       |         | data in                                           |
| Read         | 1     | Input   | Active High Write. High with clock to write new   |
|              |       |         | data in                                           |
| Data_present | 1     | Output  | Synchronous to clock, High when FIFO is not empty |
| Half_full    | 1     | Output  | Synchronous to clock, High when FIFO is ½ full    |
| Full         | 1     | Output  | Synchronous to clock, High when FIFO is full      |

# **Operation**

#### 3.1 Reset

The RESET is required to be active for at least two clock cycles to initialize the FIFO.

#### 3.2 Writing

Data can be written to the FIFO provided the FIFO is not full. This is indicated by the FULL output being a '1'. Writing is achieved by the WRITE being high and the DATA\_IN inputs being stable on the rising edge of the clock.

Writing to the FIFO if the FIFO is full is none destructive on the FIFO contents or flags.



www.opencores.org Rev 0.1 3 of 7

#### 3.3 Reading

Data can be read from the FIFO provided the FIFO has data in it. This is indicated by the DATA\_PRESENT output being a '1'. Reading is achieved by the READ input being high on the rising edge of the clock.

Reading from an empty FIFO is none destructive on the flags or data in the FIFO.



#### 3.4 Full Flag

The full flag goes high on the rising edged of the clock when data is being written into the last position of the FIFO and no read is happening.



The full flag goes low on the rising edge of the clock when data is being read from the FIFO and no write is happening.



www.opencores.org Rev 0.1 4 of 7

#### 3.5 Data Present Flag

The Data present flag goes high on the rising edged of the clock when the first data is being written into the FIFO.



The Data present flag goes low on the rising edged of the clock when the last data is being read from the FIFO provided no write is happening.



Figure 6 Data\_present Flag, last data read from FIFO

# **Architecture**



Figure 7 Top level Architecture