

# Logic and Memory Ferroelectric Field-Effect-Transistor Using Reversible and Irreversible Domain Wall Polarization

Song-Hyeon Kuk<sup>®</sup>, Seungmin Han, Dong Hyun Lee, *Graduate Student Member, IEEE*, Bong Ho Kim<sup>®</sup>, Joonsup Shim<sup>®</sup>, Min Hyuk Park, *Member, IEEE*, Jae-Hoon Han, *Associate Member, IEEE*, and Sang-Hyeon Kim<sup>®</sup>, *Member, IEEE* 

Abstract—We propose a higher- $\kappa$  non-hysteric ferroelectric field-effect transistor (FEFET) using reversible domain wall displacement. By separately stimulating reversible and irreversible domain walls, whose concepts have been experimentally suggested recently, our  $HfZrO_x$ -based FEFET showed remarkable performance as both a logic and a memory device. This was achieved by relatively low-temperature annealing, contributing to the formation of more reversible domain walls in the film. Finally, we demonstrated the feasibility of logic and memory co-integration by common fabrication process with complementary metal-oxide-semiconductor (CMOS) compatibility.

**Index Terms**—Ferroelectrics, ferroelectric transistor, hafnium zirconium oxide, ferroelectric memory, reversible polarization.

## I. INTRODUCTION

THE discovery of ferroelectricity in HfO<sub>2</sub> accelerated the development of non-volatile memory such as ferroelectric field-effect-transistors (FEFET) [1], [2]. Recently, it has been found that some components of the polarization in HfO<sub>2</sub>-based ferroelectrics can be volatile as well [3], [4]. In previous works, two fundamentally different concepts of domain wall displacement, reversible and irreversible domain wall polarization ( $P_{\text{rev}}$ ,  $P_{\text{irrev}}$ ), were suggested and electrically investigated. While  $P_{\text{irrev}}$  is the same concept as conventional ferroelectric polarization,  $P_{\text{rev}}$  is a newly proposed concept.

The conventional electrical characterization of ferroelectric materials is generally based on two methods—small-signal

Manuscript received 7 October 2022; revised 17 October 2022 and 28 October 2022; accepted 29 October 2022. Date of publication 3 November 2022; date of current version 28 December 2022. This work was supported in part by the National Research Foundation of Korea under Grant 2020M3F3A2A01110575, Grant 2022R1C1C100733311, and Grant 2022M3F3A2A01065057; in part by the Brain Korea 21 Four; in part by the Korea Advanced Institute of Science and Technology under Grant N11220038; in part by the IC Design Education Center; and in part by the Korea Institute of Science and Technology (KIST) Institution Program under Grant 2E31532. The review of this letter was arranged by Editor U. Schroeder. (Corresponding authors: Sang-Hyeon Kim; Jae-Hoon Han.)

Song-Hyeon Kuk, Bong Ho Kim, Joonsup Shim, and Sang-Hyeon Kim are with the School of Electrical Engineering, Korea Advanced Institute of Science and Technology (KAIST), Daejeon 34141, South Korea (e-mail: shkim.ee@kaist.ac.kr).

Seungmin Han and Jae-Hoon Han are with the Korea Institute of Science and Technology (KIST), Seoul 02792, South Korea (e-mail: hanih@kist.re.kr).

Dong Hyun Lee and Min Hyuk Park are with the Department of Materials Science and Engineering, College of Engineering, Seoul National University, Seoul 08826, Republic of Korea.

Color versions of one or more figures in this letter are available at https://doi.org/10.1109/LED.2022.3219247.

Digital Object Identifier 10.1109/LED.2022.3219247

capacitance-voltage (C-V) measurement and polarization-voltage (P-V) measurement using bipolar pulses. Especially, a butterfly-shaped curve in C-V measurement has been considered an indicator of ferroelectric polarization switching. However, it should be noted that small-signal measurement observes responses of carriers induced by small signals only. This points out that there are real polarization responses generated by the small signal (<50 mV), which contributes to the formation of peaks in the butterfly-shaped curve. This is intriguing because it has generally been considered that only an electric field higher than the coercive field ( $E_c$ , generally >0.8 MV/cm in HfO2-based ferroelectric materials at 300 K) can flip polarization in the ferroelectric layer [1].

In addition, it has been discovered that only  $P_{\rm irrev}$  contributes to nonvolatile and hysteric behaviors of the ferroelectric film, while  $P_{\rm rev}$  stays volatile and non-hysteric [3]. The large charge density ( $\sim 10^{14}$  cm<sup>-2</sup>) of  $P_{\rm irrev}$  necessarily leads to significant hysteric charge trapping in the metal-ferroelectric-insulator-semiconductor (MFIS) structure, which is not desirable for a logic device [4], [5].

In fact, these concepts were already reported about thirty years ago in perovskite-based ferroelectrics [6], [7], [8]. Because perovskite ceramics in the preceding literature were single-crystal, the physical origin of  $P_{\rm rev}$  is not attributed to the poly-crystal nature of HfO<sub>2</sub>-based ferroelectrics. Nonetheless, no one has yet investigated the physical origin and effect of  $P_{\rm rev}$ . Furthermore, most previous literature has considered only  $P_{\rm irrev}$ , that is, the conventional concept of ferroelectric polarization.

In this letter, we suggest a proof-of-concept of  $P_{\text{rev}}$ -induced non-hysteric FEFET. We re-trace the fundamentals of ferroelectrics and provide FEFET with remarkably higher dielectric constant  $(\kappa)$  and non-hysteresis by stimulating  $P_{\text{rev}}$  only, which is a different concept from the minor loop because minor loops in the preceding literature considered only  $P_{\text{irrev}}$ , conventional ferroelectric polarization. It was understood that using  $P_{\text{rev}}$  is more desirable for a logic device because  $P_{\text{irrev}}$  inevitably induces significant charge trapping due to its high charge density. Furthermore, using ternary-content-addressable-memory (TCAM), we show the feasibility of co-integration of logic FEFETs and memory FEFETs with the same gate stack.

# II. DEVICE FABRICATION

MFIS capacitors and partially depleted silicon-on-insulator (PDSOI) FEFET samples were fabricated. Highly doped silicon and SOI (channel thickness: 100 nm) wafers were



Fig. 1. (a) Double-swept C-V measurement with different annealing temperatures for MFIS $^+$  and reference MOS $^+$  capacitors. (b) GIXRD patterns of HfO $_2$  (reference) and HZO film annealed at 400 °C, 450 °C, and 500 °C.

prepared. The interfacial layer ( $SiO_x$ ) was formed by sulfur peroxide mixture ( $H_2SO_4$ : $H_2O_2$ :DI water = 1:1:5) and  $Hf_{0.52}Zr_{0.48}O_2$  (HZO) was deposited by atomic layer deposition (ALD) at 250 °C. In this case, HZO (10.2 nm)/  $SiO_x(1.0 \text{ nm})$  was formed. Tungsten (30 nm) and aluminum (80 nm) were deposited for gate electrodes. Post-metallization-annealing (PMA) was carried out at different temperatures (from 400 °C to 500 °C) for 30 seconds in  $N_2$  atmosphere by rapid thermal annealing (RTA) to crystallize the ferroelectric layer and to observe the PMA temperature dependence of  $P_{rev}$ .

A MOSFET sample for reference was also fabricated. Here, we adopted an SOI wafer with a thinner channel thickness (50 nm) and a gate oxide (HfO<sub>2</sub>9.7 nm/SiO<sub>x</sub> 1.0 nm) using different ALD equipment, to fabricate a high-quality reference MOSFET. PMA was conducted at 350  $^{\circ}$ C, which was optimized to reduce the contact resistance to the source and the drain, and to stabilize the HfO<sub>2</sub>.

# III. RESULTS AND DISCUSSION

Fig. 1(a) shows the C-V characteristics in the MFIS<sup>+</sup> capacitors. All the MFIS<sup>+</sup> capacitors have higher capacitance than the MOS<sup>+</sup> capacitor, not only because of the higher  $\kappa$  of HZO but also because of the contribution of  $P_{\text{rev}}$ . Moreover, capacitor with 400 °C annealing showed higher  $P_{\text{rev}}$  responses (peaks of butterfly shape at biases  $\approx$ 0 and 2 V). Larger  $P_{\text{rev}}$  responses were accomplished owing to the excellent ability to form orthorhombic phases at relatively low annealing temperatures (in previous work,  $\geq$ 500 °C) [9], [10].

The  $\kappa$  values of the reference amorphous HfO<sub>2</sub> and HZO (500 °C, 450 °C, and 400 °C) were 18.1, 37.5, 51.4, and 62.3, respectively, while the  $\kappa$  value of SiO<sub>x</sub> was only 1.6. This low  $\kappa$  value of SiO<sub>x</sub> is typically attributed to the low density of the grown film. It should be noted that  $\kappa$  values of the HZO films include the contribution from  $P_{\text{rev}}$  as well as the linear dielectric response. The difference in contribution of  $P_{\text{rev}}$  to  $\kappa$  between 400 and 500 °C annealed HZO would be ~24.8 if the grains and phases were not too different. In the grazing incident X-ray diffraction (GIXRD) patterns (Fig. 1(b)), the HZO films with different PMA temperatures showed dominant orthorhombic/tetragonal phase peaks different from the reference amorphous HfO<sub>2</sub>.

Ferroelectric polarization in FEFET was electrically characterized by pulse-based quasi-static split *C-V* (QSCV) measurement [4], [5]. The capacitance peaks in Fig. 2(a) show the ferroelectric polarization switching, at approximately 3 V



Fig. 2. (a) QSCV analysis with bias region of  $P_{\text{rev}}$  only (shadowed). This is a different concept from the minor loop. (b) Comparison between QSCV and C-V measurements.

and -1.5 V. As experimentally suggested, pulse measurement such as QSCV measures both  $P_{irrev}$  and  $P_{rev}$  [3]. However,  $P_{irrev}$  switches only at an electric field higher than  $E_c$ , and  $P_{rev}$  is switched by a very small electric field. Thus, the capacitance peaks during QSCV involve polarization switching induced by both  $P_{irrev}$  and  $P_{rev}$ . This indicates that only  $P_{rev}$  is displaced in the region where there is no peak (shadowed region in Fig. 2(a)), in spite of the small response compared to the peaks. This is because most of the domain walls in our HZO film are irreversible [1], [11].

However, despite the weak responses, the capacitance enhancement induced by  $P_{rev}$  shown in Fig. 1(a) is already comparable to the typical oxide capacitance  $(C_{ox})$  and inversion capacitance in conventional MOSFETs [11]. Because ferroelectric polarization already has 30-100 times higher charge density than the channel charge density, even a small amount of  $P_{rev}$  polarity can contribute to higher  $\kappa$ . To demonstrate  $P_{\text{rev}}$  in the bias region, C-V and QSCV measurements are shown for comparison in Fig. 2(b). At the bias region of -1.1 V < gate voltage < 2 V (shadowed in Fig. 2(b)), the two different measurement results showed similar polarization values, indicating that OSCV method also captured polarization switching by reversible domain wall displacement [3], [11], [12]. Hence, if FEFET works only in the bias region, without stimulating  $P_{irrev}$  but stimulating  $P_{rev}$ , steep-slope and non-hysteric  $I_D$ - $V_G$  characteristics should be

Double-sweep DC  $I_{\rm D}$ - $V_{\rm G}$  characteristics of the fabricated FEFETs and reference MOSFET are shown in Fig. 3(a). Even though MOSFET with HfO<sub>2</sub> gate dielectric showed good characteristics of small hysteresis and steep slopes, FEFETs had even better slopes and negligible hysteresis. Furthermore, among two FEFETs with different annealing temperatures, the FEFET with lower annealing temperature showed much steeper  $I_{\rm D}$ - $V_{\rm G}$  curves. Fig. 3(b) shows the calculated SS, extracted from Fig. 3(a). The FEFET with PMA at 400 °C shows excellent SS, despite its long channel. SS values less than 70 mV/dec were achieved over 6 orders of  $I_{\rm D}$ .

These results are even comparable to those of previous studies about negative capacitance FET (NCFET); most devices have larger hysteresis because they used  $P_{\text{irrev}}$  [13], [14], [15]. Hence, it is understood that  $P_{\text{rev}}$  induced more polarity in the gate oxide, which resulted in higher  $\kappa$  and non-hysteresis, which, however, might be explained by charge compensation by trapped charges [16]. In this case, the trapped



Fig. 3. (a) DC  $I_{\rm D}$ - $V_{\rm G}$  of FEFETs and MOSFET. (b) Calculated SS as function of  $I_{\rm D}$  from (a). (c) Sheet charge density of  $P_{\rm irrev}$  and  $P_{\rm rev}$  among total polarization. The 400 °C PMA device showed 1.77  $\times$  10<sup>14</sup> cm<sup>-2</sup> of total polarization and 1.11  $\times$  10<sup>14</sup> cm<sup>-2</sup> of  $P_{\rm irrev}$ . (d) Logic and memory operations in DC  $I_{\rm D}$ - $V_{\rm G}$  using same FEFET.

charges must be unstable and immediately de-trap when  $P_{rev}$  disappears.

The amount of  $P_{\text{rev}}$ , the dielectric response, and the gate leakage measured by double-pulsed QSCV in the two FEFETs with different PMA temperatures are quantitatively compared in Fig. 3(c) [11]. The FEFET with lower PMA temperature showed more desirable characteristics due to the larger value of  $P_{\text{rev}}$ , which can also be seen in Fig. 1(a).

Next, the characteristics of FEFET as a memory device were investigated. As mentioned, nonvolatile memory characteristics can be achieved by stimulating  $P_{irrev}$ . Fig. 3(d) shows DC  $I_D$ - $V_G$  curves of the logic and memory operation, the concept of which has been reported by several groups [17], [18]. The case of the memory operation shows typical hysteresis (counter-clockwise) of n-channel Si FEFET, with high ON/OFF drain current ratio. Fig. 4(a) shows the retention characteristics of the FEFET. Device shows an excellent read property compared to those in previous studies in terms of stable retention properties and ultra-short read-after-write latency (<100 ns), considered challenging to achieve in MFIS FEFETs [19], [20]. This improvement is because polarization switching in the SOI FEFET operates by electron de-trapping mode [4]. Fig. 4(b) shows the write endurance behavior of the device. It has high cycling characteristics of 10<sup>9</sup> compared to previous studies [15], [21], [22], [23].

Fig. 5 describes reversible and irreversible domain wall displacements in the ferroelectric layer. When small biases are applied, reversible displacement ( $P_{rev}$ ) occurs because the potential well of the domain wall is wide and shallow. However, as more biases are applied, the domain wall propagates and the potential energy locates in the deep well, which induces irreversible displacement ( $P_{irrev}$ ). This is different from the concept of reverse switching in the previous literature because reverse switching is related to



Fig. 4. (a) Retention and (b) write endurance characteristics of memory operation. 3.8 V/20  $\mu$ s and -3 V/20  $\mu$ s triangular pulses were used to write.



Fig. 5. Schematic of reversible displacement ( $P_{rev}$ ) and irreversible displacement ( $P_{irrev}$ ) of the ferroelectric domain wall.



Fig. 6. (a) A Two-FEFET TCAM cell with logic FEFET. The search line (SL) and the match line (ML) are indicated. (b) Operation demonstration of TCAM unit cell.

carrier movement, while  $P_{\text{rev}}$  is the ferroelectric nature itself [24], [25].

Thanks to its complementary nature,  $P_{\text{rev}}$  can be used for higher- $\kappa$  logic devices, and  $P_{\text{irrev}}$  for memory devices. This implies the potential integration of logic and memory devices in a common fabrication process. As proof-of-concept, Fig. 6(a) shows a schematic of a unit TCAM cell with two memory FEFETs and one logic FEFET formed using the same CMOS-compatible fabrication process [26]. Demonstration of searching '0' and '1' after writing '1' is shown in Fig. 6(b).

# IV. CONCLUSION

The concept of higher- $\kappa$  non-hysteric FEFET was suggested and examined based on the fundamental understanding of the ferroelectric domain nature. This was achieved by low-temperature annealing, which was likely to contribute to more reversible domain wall formation in the film. However, further studies of the origin of  $P_{\text{rev}}$  are required. Additionally, excellent memory performance was achieved using  $P_{\text{irrev}}$  and electron de-trapping mode. Finally, co-integration of memory and logic FEFETs by common CMOS-compatible fabrication process was demonstrated as a proof-of-concept.

### REFERENCES

- H.-J. Lee, M. Lee, K. Lee, J. Jo, H. Yang, Y. Kim, S. C. Chae, U. Waghmare, and J. H. Lee, "Scale-free ferroelectricity induced by flat phonon bands in HfO<sub>2</sub>," *Science*, vol. 369, no. 6509, pp. 1343–1347, Sep. 2020.
- [2] S. S. Cheema, N. Shanker, L.-C. Wang, C.-H. Hsu, S.-L. Hsu, Y.-H. Liao, M. S. Jose, J. Gomez, W. Chakraborty, W. Li, J.-H. Bae, S. K. Volkman, D. Kwon, Y. Rho, G. Pinelli, R. Rastogi, D. Pipitone, C. Stull, M. Cook, B. Tyrrell, V. A. Stoica, Z. Zhang, J. W. Freeland, C. J. Tassone, and S. Salahuddin, "Ultrathin ferroic HfO<sub>2</sub>–ZrO<sub>2</sub> superlattice gate stack for advanced transistors," *Nature*, vol. 604, no. 7904, pp. 65–71, 2022.
- [3] S. Deng, Z. Jiang, S. Dutta, H. Ye, W. Chakraborty, S. Kurinec, S. Datta, and K. Ni, "Examination of the interplay between polarization switching and charge trapping in ferroelectric FET," in *IEDM Tech. Dig.*, Dec. 2020, p. 4.
- [4] S.-H. Kuk, S.-M. Han, B.-H. Kim, S.-H. Baek, J.-H. Han, and S.-H. Kim, "Comprehensive understanding of the HZO-based n/pFeFET operation and device performance enhancement strategy," in *IEDM Tech. Dig.*, Dec. 2021, p. 33.
- [5] K. Toprasertpong, M. Takenaka, and S. Takagi, "Direct observation of interface charge behaviors in FeFET by quasi-static split CV and Hall techniques: Revealing FeFET operation," in *IEDM Tech. Dig.*, Dec. 2019, p. 23.
- [6] D. Bolten, O. Lohse, M. Grossmann, and R. Waser, "Reversible and irreversible domain wall contributions to the polarization in ferroelectric thin films," *Ferroelectrics*, vol. 221, no. 1, pp. 251–257, 1999.
- [7] P. Gerber, C. Kügeler, U. Böttger, and R. Waser, "Effects of reversible and irreversible ferroelectric switchings on the piezoelectric large-signal response of lead zirconate titanate thin films," J. Appl. Phys., vol. 98, no. 12, 2005, Art. no. 124101.
- [8] D. Bolten, U. Böttger, and R. Waser, "Reversible and irreversible piezoelectric and ferroelectric response in ferroelectric ceramics and thin films," J. Eur. Ceram. Soc., vol. 24, no. 5, pp. 725–732, 2004.
- [9] W. Chakraborty, M. S. Jose, J. Gomez, A. Saha, K. A. Aabrar, P. Fay, S. Gupta, and S. Datta, "Higher-K zirconium doped hafnium oxide (HZO) trigate transistors with higher DC and RF performance and improved reliability," in *Proc. Symp. VLSI Technol.*, 2021, pp. 1–2.
- [10] M. H. Park, H. J. Kim, Y. J. Kim, W. Lee, T. Moon, and C. S. Hwang, "Evolution of phases and ferroelectric properties of thin Hf<sub>0.5</sub>Zr<sub>0.5</sub>O<sub>2</sub> films according to the thickness and annealing temperature," *Appl. Phys. Lett.*, vol. 102, no. 24, 2013, Art. no. 242905.
- [11] S.-H. Kuk, S.-M. Han, B. Ho Kim, S.-H. Baek, J.-H. Han, and S.-H. Kim, "An investigation of HZO-based n/p-FeFET operation mechanism and improved device performance by the electron detrapping mode," *IEEE Trans. Electron Devices*, vol. 69, no. 4, pp. 2080–2087, Apr. 2022.
- [12] D. Bolten, U. Böttger, and R. Waser, "Reversible and irreversible polarization processes in ferroelectric ceramics and thin films," *J. Appl. Phys.*, vol. 93, no. 3, pp. 1735–1742, 2003.
- [13] M. Lee, K.-T. Chen, C.-Y. Liao, S.-S. Gu, G.-Y. Siang, Y.-C. Chou, H.-Y. Chen, J. Le, R.-C. Hong, Z.-Y. Wang, S.-Y. Chen, P.-G. Chen, M. Tang, Y.-D. Lin, H.-Y. Lee, K.-S. Li, and C. W. Liu, "Extremely steep switch of negative-capacitance nanosheet GAA-FETs and FinFETs," in *IEDM Tech. Dig.*, Dec. 2018, p. 31.

- [14] D. Kwon, S. Cheema, N. Shanker, K. Chatterjee, Y.-H. Liao, A. J. Tan, C. Hu, and S. Salahuddin, "Negative capacitance FET with 1.8-nmthick Zr-doped HfO<sub>2</sub> oxide," *IEEE Electron Device Lett.*, vol. 40, no. 6, pp. 993–996, 2019.
- [15] Z. Krivokapic, U. Rana, R. Galatage, A. Razavieh, A. Aziz, J. Liu, J. Shi, H. J. Kim, R. Sporer, C. Serrao, A. Busquet, P. Polakowski, J. Müller, W. Kleemeier, A. Jacob, D. Brown, A. Knorr, R. Carter, and S. Banna, "14 nm ferroelectric FinFET technology with steep subthreshold slope for ultra low power applications," in *IEDM Tech. Dig.*, Dec. 2017, p. 15.
- [16] Q. Luo, T. Gong, Y. Cheng, Q. Zhang, H. Yu, J. Yu, H. Ma, X. Xu, K. Huang, X. Zhu, D. Dona, J. Yin, P. Yuan, L. Tai, J. Gao, J. Li, H. Yin, S. Long, Q. Liu, H. Lv, and M. Liu, "Hybrid 1T e-DRAM and e-NVM realized in one 10 nm node ferro FinFET device with charge trapping and domain switching effects," in *IEDM Tech. Dig.*, Dec. 2018, p. 2.
- [17] K.-T. Chen, H.-Y. Chen, C.-Y. Liao, and G.-Y. Siang, "Non-volatile ferroelectric FETs using 5-nm Hf<sub>0.5</sub>Zr<sub>0.5</sub>O<sub>2</sub> with high data retention and read endurance for 1T memory applications," *IEEE Electron Device Lett.*, vol. 40, no. 3, pp. 399–402, Jan. 2019.
- [18] M. Lee, K.-T. Chen, -Y. Liao, G.-Y. Siang, and C. Lo, "Bi-directional sub-60mV/dec, hysteresis-free, reducing onset voltage and high speed response of ferroelectric-antiferroelectric Hf<sub>0.25</sub>Zr<sub>0.75</sub>O<sub>2</sub> negative capacitance FETs," in *IEDM Tech. Dig.*, Dec.019, p. 23.
- [19] M. Hoffmann, A. Jiang Tan, N. Shanker, Y.-H. Liao, L.-C. Wang, J.-H. Bae, C. Hu, and S. Salahuddin, "Fast read-after-write and depolarization fields in high endurance n-type ferroelectric FETs," *IEEE Electron Device Lett.*, vol. 43, no. 5, pp. 717–720, May 2022.
- [20] D. Kleimaier, H. Mulaosmanovic, S. Beyer, S. Soss, S. Slesazeck, and T. Mikolajick, "Demonstration of a p-type ferroelectric FET with immediate read-after-write capability," *IEEE Electron Device Lett.*, vol. 42, no. 12, pp. 1774–1777, Dec. 2021.
- [21] H.-K. Peng, C.-Y. Chan, K.-Y. Chen, and Y.-H. Wu, "Enabling large memory window and high reliability for FeFET memory by integrating AlON interfacial layer," *Appl. Phys. Lett.*, vol. 118, no. 10, 2021, Art. no. 103503.
- [22] S. Dutta, A. Khanna, H. Ye, M. M. Sharifi, A. Kazemi, M. San Jose, K. A. Aabrar, J. G. Mir, M. Niemer, X. S. Hu, and S. Datta, "Lifelong learning with monolithic 3D ferroelectric ternary content-addressable memory," in *IEDM Tech. Dig.*, Dec. 2021, pp. 1–4.
- [23] A. J. Tan, Y.-H. Liao, L.-C. Wang, N. Shanker, J.-H. Bae, C. Hu, and S. Salahuddin, "Ferroelectric HfO<sub>2</sub> memory transistors with high-K interfacial layer and write endurance exceeding 10<sup>10</sup> cycles," *IEEE Electron Device Lett.*, vol. 42, no. 7, pp. 994–997, 2021.
- [24] Z. Liu and T. Ma, "Apparent 'negative capacitance' effects in the pulse measurements of ferroelectrics," in *IEDM Tech. Dig.*, Dec. 2021, p. 19.
- [25] Z. Liu, H. Jiang, B. Ordway, and T. Ma, "Unveiling the apparent 'negative capacitance' effects resulting from pulse meas. ferroelectricdielectric bilayer capacitors," *IEEE Electron Device Lett.*, vol. 41, no. 10, pp. 1492–1495, Sep. 2020.
- [26] K. Ni, X. Yin, A. F. Laguna, S. Joshi, S. Dünkel, M. Trentzsch, J. Müller, S. Beyer, M. Niemier, X. S. Hu, and S. Datta, "Ferroelectric ternary content-addressable memory for one-shot learning," *Nature Electron.*, vol. 2, no. 11, pp. 521–529, 2019.