```
#/* $begin pipe-all-hcl */
HCL Description of Control for Pipelined Y86 Processor
                                                   #
#
    Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2010
                                                  #
## Your task is to implement the iaddl and leave instructions
## The file contains a declaration of the icodes
## for iaddl (IIADDL) and leave (ILEAVE).
## Your job is to add the rest of the logic to make it work
Leader's name and ID.
#Descriptions:
# Both instructions leave and iaddl are implemented here, which are#
# similar to those of 'seg'.
# For iaddl/IIADDL, the work is almost the same as that of 'seq'
# version. The difference is that information, such as source
                                                 #
# register or destine register is acquired from pipeline registers.#
# (It's very lucky to see all forwarding logic has already been
# implmeneted)
# For leave/ILEAVE, the work is more complicated. Since this is a
# load instruction, attention must be paid to avoidance of data
                                                 #
# hazards. By careful analysis, we decide that ILEAVE can be
# grouped with IMRMOVL, IPOPL when coping with data hazards, which #
# largely reduced complexity of the job.
#iaddl Details:
                                   #
                                   #
# 1.instr_valid
# 2.need regids
                                       #
#3.need valC
                                   #
#4.d srcB - D rB
                                   #
# 5.d_dstE - D_rB
                                   #
#6.aluA - valC
                                   #
#7.aluB - valB
                                   #
                                   #
#8.set cc
#leave Details:
                                   #
# 1.instr_vali
                                   #
# 2.need_regids
#3.d srcA - REBP
                                   #
#4.d dstE-RESP
                                   #
#5.d dstM - REBP
                                   #
```

```
# 6.aluA - E_valA
                               #
#7.aluB - 4
                               #
#8.mem_addr - M_valA
#9.mem_read
                               #
#10.F stall
                               #
# 11.D_stall
                               #
#12.D bubble
                               #
                               #
# 13.E_bubble
C Include's. Don't alter these
quote '#include <stdio.h>'
quote '#include "isa.h"'
quote '#include "pipeline.h"'
quote '#include "stages.h"'
quote '#include "sim.h"'
quote 'int sim_main(int argc, char *argv[]);'
quote 'int main(int argc, char *argv[]){return sim_main(argc,argv);}'
Declarations. Do not change/remove/delete any of these
##### Symbolic representation of Y86 Instruction Codes #############
intsig INOP
         'I_NOP'
intsig IHALT
         'I HALT'
intsig IRRMOVL
            'I_RRMOVL'
intsig IIRMOVL'I IRMOVL'
intsig IRMMOVL
            'I RMMOVL'
intsig IMRMOVL
            'I MRMOVL'
intsig IOPL
         'I ALU'
intsig IJXX'I_JMP'
intsig ICALL
         'I CALL'
intsig IRET
         'I_RET'
intsig IPUSHL 'I PUSHL'
intsig IPOPL 'I_POPL'
# Instruction code for iaddl instruction
intsig IIADDL 'I_IADDL'
# Instruction code for leave instruction
intsig ILEAVE 'I_LEAVE'
```

##### Symbolic represenations of Y86 function codes ##### intsig FNONE 'F NONE' # Default function code ##### Symbolic representation of Y86 Registers referenced ##### # Stack Pointer intsig RESP 'REG ESP' intsig REBP 'REG EBP' # Frame Pointer intsig RNONE 'REG\_NONE' # Special value indicating "no register" intsig ALUADD 'A ADD' # ALU should add its arguments ##### Possible instruction status values ##### 'STAT BUB' intsig SBUB # Bubble in stage intsig SAOK 'STAT\_AOK' # Normal execution intsig SADR 'STAT ADR' # Invalid memory address 'STAT INS' # Invalid instruction intsig SINS # Halt instruction encountered intsig SHLT 'STAT HLT' ##### Signals that can be referenced by control logic ############# intsig F\_predPC 'pc\_curr->pc' # Predicted value of PC intsig imem icode 'imem icode' # icode field from instruction memory intsig imem\_ifun 'imem\_ifun' # ifun field from instruction memory

intsig imem\_icode 'imem\_icode' # icode field from instruction memory intsig imem\_ifun 'imem\_ifun' # ifun field from instruction memory intsig f\_icode 'if\_id\_next->icode' # (Possibly modified) instruction code intsig f\_ifun 'if\_id\_next->ifun' # Fetched instruction function intsig f\_valC 'if\_id\_next->valc' # Constant data of fetched instruction intsig f\_valP 'if\_id\_next->valp' # Address of following instruction boolsig imem\_error 'imem\_error' # Error signal from instruction memory boolsig instr\_valid 'instr\_valid' # Is fetched instruction valid?

intsig D\_icode 'if\_id\_curr->icode' # Instruction code

intsig D\_rA 'if\_id\_curr->ra' # rA field from instruction intsig D\_rB 'if\_id\_curr->rb' # rB field from instruction

intsig D\_valP 'if\_id\_curr->valp' # Incremented PC

```
intsig d_srcA 'id_ex_next->srca' # srcA from decoded instruction intsig d_srcB 'id_ex_next->srcb' # srcB from decoded instruction intsig d_rvalA 'd_regvala' # valA read from register file intsig d_rvalB 'd_regvalb' # valB read from register file
```

# 

intsig E icode 'id ex curr->icode' # Instruction code intsig E\_ifun 'id\_ex\_curr->ifun' # Instruction function intsig E\_valC 'id\_ex\_curr->valc' # Constant data intsig E\_srcA 'id\_ex\_curr->srca' # Source A register ID intsig E valA 'id ex curr->vala' # Source A value intsig E srcB 'id ex curr->srcb' # Source B register ID intsig E\_valB 'id\_ex\_curr->valb' # Source B value intsig E dstE'id ex curr->deste' # Destination E register ID intsig E\_dstM 'id\_ex\_curr->destm' # Destination M register ID

## 

intsig e\_valE 'ex\_mem\_next->vale' # valE generated by ALU boolsig e\_Cnd 'ex\_mem\_next->takebranch' # Does condition hold? intsig e\_dstE 'ex\_mem\_next->deste' # dstE (possibly modified to be RNONE)

## ##### Pipeline Register M

#### 

## 

intsig m\_valM 'mem\_wb\_next->valm' # valM generated by memory
intsig m\_stat 'mem\_wb\_next->status' # stat (possibly modified to be SADR)

## 

intsig W\_stat 'mem\_wb\_curr->status' # Instruction status
intsig W\_icode 'mem\_wb\_curr->icode' # Instruction code
intsig W\_dstE 'mem\_wb\_curr->deste' # Destination E register ID
intsig W\_valE 'mem\_wb\_curr->vale' # ALU E value
intsig W\_dstM 'mem\_wb\_curr->destm' # Destination M register ID
intsig W\_valM 'mem\_wb\_curr->valm' # Memory M value

```
#
     Control Signal Definitions.
########## Fetch Stage
                              ## What address should instruction be fetched at
int f_pc = [
    # Mispredicted branch. Fetch at incremented PC
    M_icode == IJXX && !M_Cnd : M_valA;
    # Completion of RET instruction.
    W icode == IRET : W valM;
    # Default: Use predicted value of PC
    1: F_predPC;
];
## Determine icode of fetched instruction
int f icode = [
    imem_error : INOP;
    1: imem_icode;
1;
# Determine ifun
int f ifun = [
    imem_error: FNONE;
    1: imem_ifun;
];
# Is instruction valid?
bool instr valid = f icode in
    { INOP, IHALT, IRRMOVL, IIRMOVL, IRMMOVL, IMRMOVL, IIADDL, ILEAVE,
      IOPL, IJXX, ICALL, IRET, IPUSHL, IPOPL };
# Determine status code for fetched instruction
int f_stat = [
    imem_error: SADR;
    !instr valid : SINS;
    f_icode == IHALT : SHLT;
    1: SAOK;
];
# Does fetched instruction require a regid byte?
bool need_regids =
    f icode in { IRRMOVL, IOPL, IPUSHL, IPOPL, IIADDL, ILEAVE,
```

```
IIRMOVL, IRMMOVL, IMRMOVL };
```

```
# Does fetched instruction require a constant word?
bool need_valC =
    f icode in { IIRMOVL, IRMMOVL, IMRMOVL, IJXX, ICALL, IIADDL };
# Predict next value of PC
int f_predPC = [
    f_icode in { IJXX, ICALL } : f_valC;
    1 : f_valP;
];
## What register should be used as the A source?
int d_srcA = [
    D icode in { IRRMOVL, IRMMOVL, IOPL, IPUSHL } : D rA;
    D_icode in { IPOPL, IRET } : RESP;
    D_icode in { ILEAVE } : REBP;
    1: RNONE; # Don't need register
];
## What register should be used as the B source?
int d srcB = [
    D_icode in { IOPL, IRMMOVL, IMRMOVL, IIADDL } : D_rB;
    D_icode in { IPUSHL, IPOPL, ICALL, IRET } : RESP;
    1: RNONE; # Don't need register
];
## What register should be used as the E destination?
int d dstE = [
    D_icode in { IRRMOVL, IIRMOVL, IOPL, IIADDL} : D_rB;
    D_icode in { IPUSHL, IPOPL, ICALL, IRET, ILEAVE } : RESP;
    1: RNONE; # Don't write any register
];
## What register should be used as the M destination?
int d dstM = [
    D_icode in { IMRMOVL, IPOPL } : D_rA;
    D_icode in { ILEAVE } : REBP;
    1 : RNONE; # Don't write any register
];
```

```
## What should be the A value?
## Forward into decode stage for valA
int d_valA = [
    D_icode in { ICALL, IJXX } : D_valP; # Use incremented PC
    d srcA == e dstE : e valE;
                                 # Forward valE from execute
    d_srcA == M_dstM : m_valM;
                                    # Forward valM from memory
    d srcA == M dstE : M valE;
                                   # Forward valE from memory
    d_srcA == W_dstM : W_valM;
                                    # Forward valM from write back
    d_srcA == W_dstE : W_valE;
                                   # Forward valE from write back
    1 : d_rvalA; # Use value read from register file
];
int d_valB = [
     d srcB == e_dstE : e_valE;
                                 # Forward valE from execute
    d_srcB == M_dstM : m_valM;
                                    # Forward valM from memory
    d srcB == M dstE : M valE;
                                   # Forward valE from memory
    d_srcB == W_dstM : W_valM;
                                     # Forward valM from write back
    d srcB == W dstE : W valE;
                                   # Forward valE from write back
    1 : d_rvalB; # Use value read from register file
];
## Select input A to ALU
int aluA = [
    E_icode in { IRRMOVL, IOPL, ILEAVE } : E_valA;
    E_icode in { IIRMOVL, IRMMOVL, IMRMOVL, IIADDL } : E_valC;
    E icode in { ICALL, IPUSHL } : -4;
    E_icode in { IRET, IPOPL } : 4;
    # Other instructions don't need ALU
];
## Select input B to ALU
int aluB = [
    E_icode in { IRMMOVL, IMRMOVL, IOPL, ICALL,
               IPUSHL, IRET, IPOPL, IIADDL } : E_valB;
    E icode in { IRRMOVL, IIRMOVL } : 0;
    E icode in { ILEAVE } : 4;
    # Other instructions don't need ALU
];
## Set the ALU function
int alufun = [
    E icode == IOPL : E ifun;
```

```
1: ALUADD;
];
## Should the condition codes be updated?
bool set cc = (E icode in {IOPL, IIADDL } ) &&
    # State changes only during normal operation
    !m_stat in { SADR, SINS, SHLT } && !W_stat in { SADR, SINS, SHLT };
## Generate valA in execute stage
int e_valA = E_valA;
                      # Pass valA through stage
## Set dstE to RNONE in event of not-taken conditional move
int e_dstE = [
    E_icode == IRRMOVL && !e_Cnd : RNONE;
    1 : E_dstE;
];
## Select memory address
int mem addr = [
    M_icode in { IRMMOVL, IPUSHL, ICALL, IMRMOVL } : M_valE;
    M_icode in { IPOPL, IRET } : M_valA;
    M_icode in { ILEAVE } : M_valA;
    # Other instructions don't need address
];
## Set read control signal
bool mem_read = M_icode in { IMRMOVL, IPOPL, IRET, ILEAVE };
## Set write control signal
bool mem write = M icode in { IRMMOVL, IPUSHL, ICALL };
#/* $begin pipe-m_stat-hcl */
## Update the status
int m_stat = [
    dmem_error: SADR;
    1: M_stat;
];
#/* $end pipe-m_stat-hcl */
## Set E port register ID
int w_dstE = W_dstE;
```

```
## Set E port value
int w_valE = W_valE;
## Set M port register ID
int w dstM = W dstM;
## Set M port value
int w_valM = W_valM;
## Update processor status
int Stat = [
    W stat == SBUB : SAOK;
    1: W_stat;
1;
# Should I stall or inject a bubble into Pipeline Register F?
# At most one of these can be true.
bool F_bubble = 0;
bool F stall =
    # Conditions for a load/use hazard
    E_icode in { IMRMOVL, IPOPL, ILEAVE } &&
                                                 #Dst value generated after M stage
      E_dstM in { d_srcA, d_srcB } ||
                                       #but D needs the registers
    # Stalling at fetch while ret passes through pipeline
    IRET in { D_icode, E_icode, M_icode };
# Should I stall or inject a bubble into Pipeline Register D?
# At most one of these can be true.
bool D stall =
    # Conditions for a load/use hazard
    E icode in { IMRMOVL, IPOPL, ILEAVE } &&
                                                 #Dst value generated after M stage
      E_dstM in { d_srcA, d_srcB };
                                      #but E needs the registers
bool D_bubble =
    # Mispredicted branch
    (E icode == IJXX && !e Cnd) ||
    # Stalling at fetch while ret passes through pipeline
    # but not condition for a load/use hazard
    !(E_icode in { IMRMOVL, IPOPL, ILEAVE } && E_dstM in { d_srcA, d_srcB }) &&
       IRET in { D_icode, E_icode, M_icode };
# Should I stall or inject a bubble into Pipeline Register E?
# At most one of these can be true.
```

```
bool E_stall = 0;
bool E_bubble =
     # Mispredicted branch
     (E_icode == IJXX && !e_Cnd) ||
     # Conditions for a load/use hazard
     E_icode in { IMRMOVL, IPOPL, ILEAVE } &&
      E_dstM in { d_srcA, d_srcB};
# Should I stall or inject a bubble into Pipeline Register M?
# At most one of these can be true.
bool M_stall = 0;
# Start injecting bubbles as soon as exception passes through memory stage
bool M_bubble = m_stat in { SADR, SINS, SHLT } || W_stat in { SADR, SINS, SHLT };
# Should I stall or inject a bubble into Pipeline Register W?
bool W_stall = W_stat in { SADR, SINS, SHLT };
bool W_bubble = 0;
#/* $end pipe-all-hcl */
```