# VLSI Design Assignment-3

Sahukari Chaitanya Varun EE19BTECH11040

November 24, 2021

# 1 SRAM Operation

# 1.1 Implementation

The circuit diagram used for simulation is



Figure 1: Circuit Diagram of SRAM cell with proper scaling

#### Netlist:

```
M1 Qb Q 0 0 nch_tt W=720n, L=180n
M3 Q Qb 0 0 nch_tt W=720n, L=180n
M2 Qb Q Vdd Vdd pch_tt W=270n, L=270n
M4 Q Qb Vdd Vdd pch_tt W=270n, L=270n
M5 Qb WL BL_bar BL_bar nch_tt W=360n, L=180n
M6 Q WL BL BL nch_tt W=360n, L=180n
V1 Vdd 0 1.8
V2 WL 0 PULSE(0 1.8 0 1f 1f 10 10 1)
. model NMOS NMOS
. model PMOS PMOS
. lib LTspiceXVII\lib\cmp\standard.mos
. include TSMC180. lib
. backanno
. end
```

The sizing for MOSFETs is done as given: Pull down transistors M1 and M3 are of size  $8/2\lambda$  i.e, (720 nm,90 nm), pull up transistor M2 and M4 are of size  $3/3\lambda$  i.e, (270 nm, 270 nm) and access transistors M5 and M6b are of size  $4/2\lambda$  i.e, (360 nm, 180n nm).

### 1.2 Read Operation

For read operation, we set the bitlines to floating 1 (i.e, 1.8V) and turn ON the write lines. The corresponding lines (along with parameter for measuring delay) are to be added to the netlist:

```
. ic V(Q)=0 V(Qb)=1.8 V(BL)=1.8 V(BL_bar)=1.8 . tran 100p . meas TRAN Td FIND time WHEN V(bl)=0.9
```

Here we are trying to read bit zero from Q into the bitline BL. The output turns out to be as shown:



Figure 2: Read Operation result

Hence when the WL is enabled BL will switch to zero. The delay or  $t_{pHL}$  turns out to be around 1.09 ps.

### 1.3 Write operation



Figure 3: Circuit for simulating Write operation in a SRAM cell

#### Netlist:

```
M1 Qb Q 0 0 nch_tt W=720n, L=180n
M2 Q Qb 0 0 nch_tt W=720n, L=180n
M3 Qb Q Vdd Vdd pch_tt W=270n, L=270n
M4 Q Qb Vdd Vdd pch_tt W=270n, L=270n
M5 Qb WL 0 0 nch_tt W=360n, L=180n
M6 Q WL BL BL nch_tt W=360n, L=180n
V1 Vdd 0 1.8
V2 WL 0 PULSE(0 1.8 0 1f 1f 10 10 1)
V3 BL 0 PULSE(0 1.8 0 1f 1f 10 10 1)
. model NMOS NMOS
. model PMOS PMOS
. lib LTspiceXVII\lib\cmp\standard.mos
.include TSMC180.lib
. ic V(Q)=0 V(Qb)=1.8
tran 1n
. meas TRAN Td FIND time WHEN V(qb)=0.9
. end
```



Figure 4: Write Operation result

Hence when WL is enabled Q will be overwritten from 0 to 1. The delay  $(t_{pLH})$  turns out to be 11.86 ps.

### 1.4 Max Operating Frequency Range

The delays for read and write turns out to be 1.09 ps and 11.86 ps, so to accommodate both of the delays, the driving signal should not change between these delay gaps. Hence

$$f_{max} = \frac{1}{max(t_{read}, t_{write})} = 1/t_{write}$$
$$f_{max} = 84.3GHz$$

# 2 Impact of Sizing on Performance

The design for designing an inverter of required  $V_M = V_{dd}/2$ , we find that (W/L) for PMOS is 1000nm/180nm and for NMOS is 180nm/180nm. The circuit and the resulting VTC are as shown,



Figure 5: Circuit Diagram for Inverter

#### Netlist

V1 Vdd 0 1.8

M1 Vout Vin Vdd Vdd pch\_tt W=1u, L= 0.18u

M2 Vout Vin 0 0 nch\_tt W=180n, L=180n

V2 Vin 0 1.8

. model NMOS NMOS

. model PMOS PMOS

. lib  $LTspiceXVII \setminus lib \setminus cmp \setminus standard.mos$ 

.include TSMC180.lib

.dc V2 0 1.8 1m

. backanno

. end



Figure 6: VTC for the designed inverter

### 2.1 Impact of Scaling Inverter (both NMOS and PMOS)

#### 2.1.1 Without Load

```
Netlist Used:
```

```
V1 Vdd 0 1.8
M1 Vout Vin Vdd Vdd pch_tt W=\{x\}, L= 0.18u
M2 Vout Vin 0 0 nch_tt W=\{y\}, L=180n
V2 Vin 0 PULSE(0 1.8 0 0 0 10n 20n 5)
. model NMOS NMOS
. model PMOS PMOS
. lib LTspiceXVII\lib\cmp\standard.mos
.include TSMC180.lib
.dc V2 0 1.8 1m
; tran 50n
. meas TRAN t1 V(Vout) when V(Vout) = \{0.9\} fall=1
.meas TRAN t2 V(Vout) when V(Vout) = \{1.8\} fall=1
.meas TRAN tphl PARAM (t1-t2)
.step param i 1 5 1
. param x=table(i, 1, 1u, 2, 2u, 3, 3u, 4, 4u, 5, 5u)
.param y=table(i, 1,180n, 2,360n, 3,540n, 4,720n, 5,900n)
.meas TRAN t3 V(Vout) when V(Vout) = \{0.9\} rise=2
.meas TRAN t4 V(Vout) when V(Vout) = \{0.0001\} rise=2
.meas TRAN tplh PARAM (t3-t4)
.meas TRAN tp PARAM (tplh+tphl)/2
. backanno
. end
```



Figure 7: Circuit Diagram



Figure 8: VTC variation for different scales



Figure 9: Transient Simulation

The propagation delay (tp) determines the performance of the inverter, the lower the delay better is its performance. And it is estimated as

$$t_P = \frac{t_{pLH} + t_{pHL}}{2}$$

For various scaling factors we get the variation in propagation delay as:

| Scaling Factor | Propagation Delay $(t_p \text{ in } ps)$ |  |
|----------------|------------------------------------------|--|
| 1              | 4.21                                     |  |
| 2              | 4.85                                     |  |
| 3              | 5.07                                     |  |
| 4              | 5.318                                    |  |
| 5              | 5.317                                    |  |



Figure 10:  $t_p$  variation with S

As seen that the variation is not very strong as the driving capacitance is just intrinsic capacitance. The slight increase in delay can be attributed to the effective increase of capacitance over the decreasing resistance, as both gate and drain amplify the affect of increasing capacitance. For this slight change in overall RC, the charging and discharging time periods does not vary significantly.

### 2.1.2 With load of $C_L = 20 \text{ pF}$

#### Netlist

```
V1 Vdd 0 1.8
M1 Vout Vin Vdd Vdd pch_tt W=\{x\}, L= 0.18u
M2 Vout Vin 0 0 nch_tt W=\{y\}, L=180n
V2 Vin 0 PULSE(0 1.8 0 1p 1p 10u 20u 5)
C1 Vout 0 20p
. model NMOS NMOS
. model PMOS PMOS
. lib LTspiceXVII\lib\cmp\standard.mos
.include TSMC180.lib
; dc V2 0 1.8 lm
.tran 50u
. meas TRAN t1 V(Vout) when V(Vout) = \{0.9\} fall=1
. meas TRAN t2 V(Vout) when V(Vout) = \{1.8\} fall=1
.meas TRAN tphl PARAM (t1-t2)
.step param i 1 5 1
. param x=table(i, 1, 1u, 2, 2u, 3, 3u, 4, 4u, 5, 5u)
.param y=table(i, 1,180n, 2,360n, 3,540n, 4,720n, 5,900n)
.meas TRAN t3 V(Vout) when V(Vout) = \{0.9\} rise=2
. meas TRAN t4 V(Vout) when V(Vout) = \{0.01\} rise=2
. meas TRAN tplh PARAM (t3-t4)
.meas TRAN tp PARAM (tplh+tphl)/2
. backanno
. end
```



Figure 11: Circuit Diagram



Figure 12: VTC variation for different scales



Figure 13: Transient Simulation

Note that the time duration of the pulse here is different from that compared to the earlier case as the time for charging and discharging would be higher for loading capacitor.

For various scaling factors we get the variation in propagation delay as:

| Scaling Factor | Propagation Delay $(t_p \text{ in } ns)$ |  |
|----------------|------------------------------------------|--|
| 1              | 97.01                                    |  |
| 2              | 58.17                                    |  |
| 3              | 40.80                                    |  |
| 4              | 31.75                                    |  |
| 5              | 26.03                                    |  |



Figure 14:  $t_p$  variation with S

From the graphs and tables result, we observe that the delay reduces drastically with increase in the scaling of inverter size. This can be reasoned as, the delay  $(t_{pLH})$  and  $t_{pHL}$  are generally driven by the RC product. In this case, increasing the inverter size decreases the resistance (R/S), but the capacitance remains dominantly constant to the load value  $(C_L)$ . As a result, the propagation delay decreases in totality.

# **2.2** Impact of changing $W_p$ or $W_n$ on $t_{pHL}$ and $t_{pLH}$

We use the same inverter used above with load of 20pF, and vary the  $W_p$  and  $W_n$  to study the affects of them on the propagation delay.

First case, lets observe the affect of variation of  $W_p$  by scaling it while keeping other parameters constant.

| Scaling | $t_{pLH}$ | $t_{pHL}$ | $t_p$    |
|---------|-----------|-----------|----------|
| Factor  |           |           |          |
| 1       | 77.84 ns  | 116.18 ns | 97.01 ns |
| 2       | 41.07 ns  | 116.34 ns | 78.71 ns |
| 3       | 27.70 ns  | 116.27 ns | 71.98 ns |
| 4       | 20.89 ns  | 116.31 ns | 68.60 ns |
| 5       | 16.60 ns  | 116.35 ns | 66.48 ns |



Figure 15: Propagation delays variation with S for PMOS

From the graph and tables it is evident that scaling the PMOS has effect on  $t_{pLH}$  and does not affect much the  $t_{pHL}$  value, hence directly reflecting on the overall  $t_p$  varying with  $t_{pLH}$ . This can be explained as the effect of increasing  $W_p$  decreases the  $R_{eq}$  of PMOS, hence affecting the low to high transition which handled by pull up PMOS. As the  $R_{eq}$  decreases the cap charging would be faster resulting smaller delays.

Now, lets observe the affect of variation of  $W_n$  by scaling it while keeping other parameters constant.

| Scaling | $t_{pLH}$ | $t_{pHL}$ | $t_p$     |
|---------|-----------|-----------|-----------|
| Factor  | -         | -         | _         |
| 1       | 77.84 ns  | 116.18 ns | 97.01 ns  |
| 2       | 77.84 ns  | 74.74 ns  | 76.29 ns  |
| 3       | 77.84 ns  | 55.32  ns | 66.58  ns |
| 4       | 77.84 ns  | 42.18 ns  | 60.01 ns  |
| 5       | 77.84 ns  | 34.66 ns  | 56.25  ns |



Figure 16: Propagation delays variation with S for NMOS

From the graph and tables it is evident that scaling the NMOS has effect on  $t_{pHL}$  and does not affect much the  $t_{pLH}$  value, hence directly reflecting on the overall  $t_p$  varying with  $t_{pHL}$ . This can be explained as the effect of increasing  $W_n$  decreases the  $R_{eq}$  of NMOS, hence affecting the high to low transition which handled by pull down NMOS. As the  $R_{eq}$  decreases the cap discharging would be faster resulting smaller delays.

3) Sizing of Investors: I Cinote & De Contra Not Fanout (F) = CL = 20P = 2 × 10 a) For minimum propogation delay with the given chain of 3 inventes, happens to be when the capacitanos scale up in geometric ratio programa with ratio f, so the scaling would be = 12.6 Then the propagation delay (to) = 3xtpo (H+) Assuming 8=1 , tp = 3xtpo (1+1) = 3×70p × 13-6 = 2856ps = 2.8567h D) For optimum delay, f=3.6 for 8=1. Then the number of 1stages required would be 7 = £ N = N = (Ut = (1)(3000) = 2.4338 And we know that , tomin = Ntpo (1+ NF) At N=5, te,min = 5270p(1+ 3/2000) = 1950.5678ps = 1950.5678ps Thomas Techning topmin = 1910.80531 tomin = 1910.8053ps Hence we see that at N=L, we get least propogationallay So by draining additionally 4 involter withmin sized invested gives up optimum result. But for fonctionality of invotor N must be odd, then N=5 can be chosen.

- Diffhe advantage in (b) is that the delay is low, so fastor is the system than compared to that in (a).
  - ii) The effective famout for each inventer has also reduced in (b) than (a).
    - in) But the disadvantage comes in the form g space on the chip as more area of material is quequired, which also increases the power consumption.

The dignamic power consumtions on investor is

given as

Payn = C × U ax × Nu× to where to tree

Payn = C × U ax × Nu× to where to tree

Payn = C × U ax × Nu× to where to tree

only Capacitance of gates (x=0), Co=Ci

only Capacitance of gates (x=0), Co=Ci

Tayn = Number Consumtions

- Cy Uti to Number To the particle

= cy Uti to Number To the payor to t

= 135.8pW T= 1/40

Let work the many the many the many that the state of the

and the first sent the section of the section of

were at the second of the seco

4) Given Logic:

+(A,B,CD) = A (BCC+B) +CO)

The pull up network is

The gull down retroops is



the circuit would be (with elzing)



Assume Rp=2 Row, the PMOS & NMOS are scaled to make the test performed. Where to its the invertex delay Curity. This ensures the last performed.

5) Given for a particular technology, the parameters Ven=0.24 |Ver= 0.34 Pn=24-22-4m Apr BK IZVIM At You IV, WP = Wn = LUM, SO PN = 215 PP = 3 K.S. . For the VTC sketch, the main turn out points would be at Vin= OV, Um , Upp- IVAI, Upp. Lete book in detail: D Vin < Vin: Vin Ly Vous -> NMOS is OFF JOMOS IS ON > Vout = VH = IV  $\dot{z}_i)$   $V_{Tot} < V_{tot} - V_{Te}$ -> Both MMOS & PMOS are ON ! That Yout = RN, ON VOD VINTIE VOLT Model RMON = = = 0.4 : 1741 - 401/ Mil > MMOR is ON while PMOR is cut-off

> Vent = 0

Von III vous males

I vous trance, the VTC is given as: