# Example: Setup

#### Calculate Maximum Frequency



Setup Slack = -1 ns

- Setup slack: min delay along clock path max delay along data path = 25 26 = -1 ns
- Make the period 1 ns longer, 20+1 = new period = 21 ns

- $T_{min} = DAT_{max} + t_{su} t_{clk,min} = 26+4-9=21 \text{ ns}$ 
  - = Data Arrival Time + setup time of destination reg clock delay to destination reg
- $f_{max} = 1/T_{min} = 1/21 = 47.6 \text{ MHz}$

# Example: Hold



Hold slack: min delay along data path - max delay along clock path = (min data arrival time) (max data required time)

# Example: Hold



Hold slack: min delay along data path - max delay along clock path = (1+9+1+6+1) - (min data arrival time) (max data required time)

# Example: Hold



Hold slack: min delay along data path  $-\max$  delay along clock path = (1+9+1+6+1) - (3+9+3+2) = 18-17 = 1 ns (min data arrival time) (max data required time)

## Problem

Exercise 1(a)



Setup Slack = min DRT – max DAT =



Setup Slack = min DRT – max DAT = 
$$(10 + 1 + 1 - 2)$$

#### Solution $T_{SU} = 2 \text{ ns}$ $T_{PD,Min} = 3 \text{ ns}$ $T_{CO} = 2ns$ $T_H = 1.5 \text{ ns}$ $T_{PD,Max} = 5 \text{ ns}$ REG1 REG2 PRE Comb. logic Exercise 1(a) CLR CLR T = 10 ns → 1 ns 1 ns

Setup Slack = min DRT – max DAT = 
$$(10 + 1 + 1 - 2) – (1 + 2 + 5) = 2$$
 ns

Exercise 1(a)



Setup Slack = min DRT – max DAT = (10 + 1 + 1 - 2) – (1 + 2 + 5) = 2 ns

Hold Slack = min DAT - max DRT =

Exercise 1(a)



Setup Slack = min DRT – max DAT = 
$$(10 + 1 + 1 - 2) – (1 + 2 + 5) = 2$$
 ns

Hold Slack =  $\min DAT - \max DRT = (1 + 2 + 3)$ 

Exercise 1(a)



Setup Slack = min DRT – max DAT = (10 + 1 + 1 - 2) – (1 + 2 + 5) = 2 ns

Hold Slack =  $\min DAT - \max DRT = (1 + 2 + 3) - (1 + 1 + 1.5) = 2.5 \text{ ns}$ 

Exercise 1(b)



Setup Slack = min DRT – max DAT =

Hold Slack = min DAT - max DRT=

Exercise 1(b)



Setup Slack = min DRT – max DAT = (6.6 + 1 + 1 - 2) - (1 + 2 + 5) = -1.4 (Fails!)

Hold Slack =  $\min DAT - \max DRT = (6.6 + 1 + 2 + 3) - (6.6 + 1 + 1 + 1.5) = 2.5 \text{ ns}$  (Doesn't change!)

# Maximum Clock Frequency

- The clock frequency for a synchronous sequential circuit is limited by the timing parameters of its flip-flops and gates.
- This limit is called the maximum clock frequency for the circuit.
- The *minimum clock period* is the reciprocal of this frequency.
- Relevant timing parameters
  - Gates:
    - Propagation delays: min t<sub>PLH</sub>, min t<sub>PHL</sub>, max t<sub>PLH</sub>, max t<sub>PHL</sub>
  - Flip-Flops:
    - Propagation delays: min t<sub>PLH</sub>, min t<sub>PHL</sub>, max t<sub>PLH</sub>, max t<sub>PHL</sub>
    - Setup time: t<sub>su</sub>
    - Hold time: t<sub>h</sub>

#### Example





$$T_W \ge \max t_{PFF} + t_{su}$$

□Assume, max  $t_{PLH} = 25$ ns, max  $t_{PHL} = 40$ ns,  $t_{su} = 20$ ns  $T_{W} \ge \max (\max t_{PLH} + t_{su,} \max t_{PHL} + t_{su)}$   $T_{W} \ge \max (25+20, 40+20) = 60$ 

#### • Example



$$T_W \ge \max t_{PFF} + \max t_{PINV} + t_{su}$$

#### • Example



$$T_W \ge \max t_{PFF} + \max t_{PMUX} + t_{su}$$

#### Example



|               | $t_{\rm P}$ | $t_{\rm su}$ |
|---------------|-------------|--------------|
| D Flip-Flop:  | 20 ns       | 5 ns         |
| JK Flip-Fllp: | 25 ns       | 10 ns        |
| AND Gate:     | 12 ns       |              |
| OR Gate:      | 10 ns       |              |

Paths from Q1 to Q1: None

Paths from Q1 to Q2:  $T_W \ge \max t_{PDFF} + t_{JKsu} = 20 + 10 = 30 \text{ ns}$ 

$$T_W \ge max \ t_{PDFF} + max \ t_{AND} + t_{JKsu} = 20 + 12 + 10 = 42 \ ns$$

Paths from Q2 to Q1:  $T_W \ge \max t_{PJKFF} + t_{OR} + T_{Dsu} = 25 + 10 + 5 = 40 \text{ ns}$ 

Paths from Q2 to Q2:  $T_W \ge \max t_{PJKFF} + \max t_{AND} + t_{JKsu} = 25 + 12 + 10 = 47 \text{ ns}$ 

$$T_W \ge 47 \text{ ns}$$