# Multi-Beam 8 × 8 RF Aperture Digital Beamformers Using Multiplierless 2-D FFT Approximations

Sunera Kulasekera and Arjuna Madanayake
Electrical and Computer Engineering
The University of Akron
Akron, Ohio, 44325-3904
Email: arjuna@uakron.edu

Chamith Wijenayake
Electrical Engineering and Telecom
University of New South Wales
Sydney NSW 2052, Australia
Email: c.wijenayake@unsw.edu.au

Fabio M. Bayer
Departamento de Estatística
Universidade Federal de Santa Maria
Santa Maria - RS, 97105-900, Brazil
Email: fabiobayer@gmail.com

#### Dora Suarez

Signal Processing Group, Departamento de Estatística Universidade Federal de Pernambuco Recife - PE, 50670-901, Brazil Email: dmsuarezy@unal.edu.co Renato J. Cintra

Signal Processing Group, Departamento de Estatística
Universidade Federal de Pernambuco
Recife - PE, 50670-901, Brazil
Equipe Cairn, IRISA–INRIA, Université de Rennes 1
Rennes, France
LIRIS, Insitut National des Sciences Appliquées (INSA)
Lyon, France

Email: rjdsc@stat.ufpe.org

Abstract—The two-dimensional (2-D) discrete Fourier transform (DFT) is widely used in digital signal processing (DSP) and computing applications. Fast Fourier transforms (FFTs) are widely used as low-complexity algorithms for the computation of the DFT as it reduces the required computation operations from  $O(N^2)$  to  $O(N\log_2 N)$ . The multiplicative complexity is used as a benchmark in comparing different algorithms as it affects the circuit complexity, chip area and power. This paper introduces a new class of multiplierless hardware algorithm consisting only of arithmetic adder circuits that closely approximates the 2-D version of the 8-point DFT. The paper discusses the theory behind the proposed new algorithm, with the DFT presented in the form of an  $8\times 8$  matrix. Furthermore it provide a multi-beam RF aperture application example where the 2-D DFT approximation has been used to closely obtain the antenna array patterns.

Keywords—DSP, FFT, arrays, beamforming, aperture, multi-beam.

### I. Introduction

Radio-frequency (RF) antenna arrays have extensive applications in wireless communications [1], [2], radar [3], and microwave/mm-wave imaging systems [4]. The ability to generate a large amount of simultaneous wideband RF beams, where a "beam" refers to the directional enhancement of a propagating spatio-temporal electromagnetic planar wave based on the direction of arrival (DOA) of the wave, is highly-desired in a plethora of RF and wireless applications [5], [6].

A particularly important emerging application for multiple beams would be in the area of massively multiple-input multiple-output (MIMO) wireless systems that are attempting to utilize unused and currently unlicensed bandwidth in the 25-150 GHz region of the electromagnetic spectrum [7]. The exploitation of mm-wave frequencies at these high frequency bands is particularly suited for establishing a large number

Handheld Device

Fig. 1: Example of high-bandwidth connections over relatively short distances.

of high-bandwidth connections over relatively short distances (within a room, for example), to connect a base station with a multitude of mobile wireless devices as shown in Fig. 1.

The need for such massive connectivity within a small geographic area is an expected outcome of the rapidly expanding topic of the internet of things (IoT) [8], [9]. The IoT may involve wearable technologies, body area networks (BANs), consumer electronics, network infrastructure, smart home technologies, security, smart connected health, and vehicular technologies and networks, such as vehicle to vehicle (V2V) and vehicle to infrastructure (V2I), and urban unmanned aerial systems (UAS), for example [10], [11]. In light the above, this paper discusses a new technique for achieving 64 multibeams at RF using a low-complexity digital signal processing (DSP) architecture, which makes use of the proposed 8-point approximate discrete Fourier transform (DFT) operation [12].

As a design specific ratio, we assume our need is to realize a miniaturized digital antenna aperture array receiver providing 64 RF beams arranged in an  $8\times8$  grid in the angular domain. The operational (center) frequency is assumed at 70 GHz, for purposes of explanation. The bandwidth per beam is

978-1-4799-1740-2/15/\$31.00 ©2015 IEEE

assumed to be 500 MHz, which is sufficient for maintaining 500 Mbps data rates, as a minimum requirement, using even the basic binary phase shift keying (BPSK) modulation method. In practice, advanced modulation and coding schemes support better data rates over each RF beam. We chose 500 MHz of bandwidth per RF beam so that the required digital architecture is easily achievable using relatively low-cost VLSI CMOS fabrication techniques. At an RF frequency of f=70 GHz, the wavelength is  $\lambda=4.28$  mm, which makes the Nyquist spacing of the array  $\Delta x=\lambda/2=2.14$  mm. For an  $8\times 8$  element planar square antenna array, the total array size is  $15\times 15$  mm in size, making it small enough to fit on a variety of wearable/mobile devices.

#### II. APPROXIMATE DFT RECTANGULAR APERTURE

The two-dimensional (2-D) DFT is widely used in digital signal processing and computing applications, such as multibeamforming radio-frequency (RF) and ultrasonic apertures, image watermarking [13], fingerprint recognition [14], texture feature extraction [15], medical imaging [16], [17], synthetic aperture radar (SAR) processing [18], and digital holographic imaging [19]. The fast Fourier transforms (FFTs) are a class of low-complexity algorithms for efficient DFT computation. A direct computation of a DFT requires a number of arithmetic operations in  $O(N^2)$ , whereas FFTs usually require as few as  $O(N \log_2 N)$  operations. The multiplicative complexity is employed as a figure-of-merit for comparing different algorithms. The multiplicative complexity directly relates to the circuit complexity, chip area, and power consumption of a given implementation. Recently, fast approximation DFT algorithms have played a key role in offering low computational cost replacements for real world applications that can tolerate a provably small amount of error in the DFT filterbank responses. The main goal of this paper is to exploit multiplierless DFT approximations and their fast algorithm realizations for furnishing high-speed multi-beam RF receive and transmitmode apertures for wireless communications, radar, RF sensing, and microwave/mm-wave imaging systems.

In this context, we introduce a new class of multiplierless hardware algorithm consisting only of highly-parallel fine-grain pipelined digital arithmetic adder circuits that closely-approximates the 2-D  $8\times 8$ -point DFT. By completely eliminating multiplications in the proposed approximate DFT, we furnish major reductions in circuit complexity, chip area, and power consumption in any digital system that utilizes the 2-D DFT. The circuit complexity, area, and power consumption of parallel multipliers exceed that of parallel adders. By realizing the proposed approximation, we advanced low-complexity low-power circuit designs for digital signal processing systems.

The paper discusses the theory behind the proposed new algorithm, along with the required calculations. The proposed 8-point DFT is presented in the form of an  $8\times 8$  matrix. Fig. 2 provides a multi-beam RF aperture application example, where we can use the 2-D DFT approximation to closely resemble antenna array patterns. The whole antenna grid will consist of 64 independent beam patterns. Several of them have been graphically shown in the figure.



Fig. 2: ULA based multi-beam RF aperture application using a spatial DFT.

# III. PROPOSED LOW-COMPLEXITY DFT APPROXIMATIONS

The DFT is a linear orthogonal transformation where the N-point input signal is a vector of values  $\mathbf{v} = \begin{bmatrix} v_0 & v_1 & \dots & v_N \end{bmatrix}^{\top}$  and can be related to an output vector in the frequency domain  $\mathbf{V} = \begin{bmatrix} V_0 & V_1 & \dots & V_N \end{bmatrix}^{\top}$  according to

$$V_k = \sum_{n=0}^{N-1} v_n \cdot \omega_N^{kn}, \quad k = 0, 1, \dots, N-1,$$

where  $j=\sqrt{-1}$  and  $\omega_N=\exp\left\{\frac{-2\pi j}{N}\right\}$  is the Nth root of unity [20]. The above expression is available in matrix form as

$$\mathbf{V} = \mathbf{F}_N \mathbf{v},$$

where  $\mathbf{F}_N$  is the transformation matrix of the DFT, whose (i,k)-element is given by  $\mathbf{F}_{i,k} = \omega_N^{(i-1)(k-1)}$  for  $i,k=1,2,\ldots N$ . To derive a low complexity algorithm, each  $\mathbf{F}_{i,k}$  must be defined over a set of small integer values, usually  $\mathcal{P} = \{0,\pm 1/2,\pm 1,\pm 2\}$  [21]. Small integer multipliers are important in digital VLSI design of real-time architectures because they can be realized using simple re-wiring schemes that do not consume energy to accomplish a multiplication operation. Hence  $\mathcal{P}$  is designed to approximate discrete transforms the following set of low complexity values in the complex field is proposed:

$$\mathcal{Q} = \Big\{ z \in \mathbb{C} : \Re\{z\} \in \mathcal{P} \land \Im\{z\} \in \mathcal{P} \Big\},\,$$

The set of values represented by  $\mathcal{Q}$  can be used for both real and imaginary components of the transform and then combined together to form the complex-valued approximate DFT.

# A. 8-point DFT Approximation

We employ an approximate DFT to minimize the adder arithmetic complexity of the 8-point approximate DFT computation. The proposed 8-point approximate DFT matrix  $\mathbf{F}_8$  can be derived using the parametric optimization method described in [22]. The two major constraints that is imposed on the proposed approximation are: (i) near-orthogonality and

(ii) low-complexity. As a result, we can obtain that the optimal elements for the parametric approximation of  $\mathbf{F}_8$ , and can be given by

$$\alpha_8^* = \begin{bmatrix} 1 & \frac{1-j}{2} & -j \end{bmatrix}.$$

Such parameters result in the following matrix approximation:

$$\hat{\mathbf{F}}_8 = \frac{1}{2} \cdot \begin{bmatrix} 2 & 2 & 2 & 2 & 2 & 2 & 2 & 2 \\ 2 & 1-j & -2j & -1-j & -2 & -1+j & 2j & 1+j \\ 2 & -2j & -2 & 2j & 2 & -2j & -2 & 2j \\ 2 & -1-j & 2j & 1-j & -2 & 1+j & -2j & -1+j \\ 2 & -2 & 2 & -2 & 2 & -2 & 2 & -2 \\ 2 & -1+j & -2j & 1+j & -2 & 1-j & 2j & -1-j \\ 2 & 2j & -2 & -2j & 2 & 2j & -2 & -2j \\ 2 & 1+j & 2j & -1+j & -2 & -1-j & -2j & 1-j \end{bmatrix}.$$

The proposed 8-point transform  $\hat{\mathbf{F}}_8$  preserves the symmetry of



Fig. 3: Signal flow graph for the factorization of  $\hat{\mathbf{F}}_8$ . Input data  $v_i$ ,  $i=0,1,\ldots,7$ , relates to the output  $V_k$ ,  $k=0,1,\ldots,7$ . Dotted arrows represent multiplications by -1.

the DFT and has zero multiplicative complexity requiring only 64 real additions and 32 bit-shifting operations. A tailored fast algorithm based on the matrix factorization methods suggested in [23], can be used to further reduce the additive complexity. The fast algorithm can be represented as:

$$\hat{\mathbf{F}}_8 = \mathbf{Y}_4 \cdot \mathbf{Y}_3 \cdot \mathbf{D}_1 \cdot \mathbf{Y}_2 \cdot \mathbf{D}_2 \cdot \mathbf{Y}_1 \cdot \mathbf{P},$$

where

$$\mathbf{Y}_4 = \begin{bmatrix} \begin{smallmatrix} 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\ 0 & 1 & 0 & 0 & 0 & 1 & 0 & 0 \\ 0 & 0 & 1 & 0 & 0 & 0 & 1 & 0 \\ 0 & 0 & 1 & 0 & 0 & 0 & 0 & 1 \\ 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\ 0 & 1 & 0 & 0 & -1 & 0 & 0 & 0 \\ 0 & 1 & 0 & 0 & 0 & -1 & 0 & 0 \\ 0 & 0 & 1 & 0 & 0 & 0 & -1 & 0 \\ 0 & 0 & 0 & 1 & 0 & 0 & 0 & -1 \end{bmatrix}, \mathbf{Y}_3 = \begin{bmatrix} \begin{smallmatrix} 1 & 0 & 1 & 0 & 0 & 0 & 0 & 0 \\ 0 & 1 & 0 & 1 & 0 & 0 & 0 & 0 \\ 1 & 0 & -1 & 0 & 0 & 0 & 0 & 0 \\ 0 & 1 & 0 & -1 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 & 1 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 & 0 & 1 & 0 \\ 0 & 0 & 0 & 0 & 0 & 0 & 1 & 0 & 1 \end{bmatrix}$$



Fig. 4: Digital architecture of the proposed 8-point DFT.

additions to 26 along with two bit-shifting operations. Fig. 3 depicts the signal flow graph of the fast algorithm of the 1-D 8-point approximate DFT. Traditionally, the 2-D version of the DFT is computed using a row-column (RC) decomposition, where initially instantiations of the 1-D DFT are computed along the rows followed by calls of the 1-D DFT along the columns to get the 2-D version of the algorithm. For the  $8\times8$  block  $A_8$  has its 2-D transform mathematically expressed by [24]:

$$\mathbf{B}_8 = \hat{\mathbf{F}}_8 \cdot \mathbf{A}_8 \cdot \hat{\mathbf{F}}_8^{\top},$$

where  $\mathbf{B}_8$  is the  $8\times8$  block output matrix in frequency.

# IV. SIMULATION RESULTS AND ARRAY PATTERNS

The 1-D DFT over eight antennas arranged in a ULA leads to the well-known 8-beam complex-valued multi-beamformers [5], where at each time sample, the array "snapshot" or frame of ADC values, is subject to an 8-point spatial DFT using an FFT algorithm (e.g., Cooley-Tukey Algorithm or Winograd Algorithm). The typical arithmetic complexity for an FFT is  $O(N\log_2 N)$  [23]. The replacement of the FFT with the the proposed approximation, with implementation of the proposed fast algorithm, leads to eight beams that are almost identical in shape (main lobe and side-lobe responses) while being totally free of parallel hardware multipliers. The digital architecture of the 8-point approximate DFT is shown in Fig. 4.

The 2-D DFT can also be generated from a  $8\times 8$  idealized antenna array and the Fig. 5 show the signal flow graph implementations of a real-time 64 beam RF aperture. Simulation results were taken for an  $8\times 8$  idealized antenna array and the normalized array factors for the 8-beams are shown in Fig. 6. The absolute difference between the normalized approximate beams and the beams from the ideal DFT is shown in Fig. 7,



Fig. 5: Signal flow graph implementation of a real-time 64 beam RF aperture.

where it is clear that the adoption of the approximate DFT in place of the DFT leads to only minor differences in the beam shapes. In our simulation setup, we modeled the complex filter bank responses of both DFT and approximated-DFT and found the complex error between each of the bins. The magnitude of this error was plotted as a function of frequency, in polar format. The error characteristics appear as a small deviation of the minor lobes in the array factor of the aperture antenna. The major advantage of the proposed approximation beamformer is that it does not require multiplier digital VLSI hardware, in turn, leading to lower VLSI silicon real-estate on chip and lower power consumption. The reduction in chip-area and power consumption is expected because parallel multipliers are significantly larger and complicated compared to parallel adder hardware. Further, the approximate DFT-although free of multipliers-does not require any more adders than an equivalent FFT (generally, the adder arithmetic complexity for both FFT and its approximation is  $O(N \log N)$ , making the reduction in circuit complexity quite significant.

# V. CONCLUSION

We introduce a new class of multiplierless hardware algorithm consisting only of arithmetic adder circuits that closely-approximates the 2-D version of the 8-point DFT. By elimi-



Fig. 6: Normalized array beams for the 8-beams.



Fig. 7: Array pattern from the Ideal DFT, array pattern from the approximate DFT and the absolute difference.

nating multiplication operations in the proposed approximate DFT, unprecedented improvements in circuit complexity, chip area and power consumption can be achieved in any digital system that utilizes 2-D DFTs. We discuss design specifications in establishing a large number of high-bandwidth connections over relatively short distances and miniaturized digital antenna aperture array receivers. Simulation results that closely resemble the antenna array patterns for the 2-D DFT and several beam examples for the ideal DFT, approximate DFT and the absolute difference are provided

# ACKNOWLEDGMENTS

This work was partially supported by CNPq, FACEPE, and FAPERGS.

# REFERENCES

- X. Zhang, M. Li, H. Hu, H. Wang, B. Zhou, and X. You, "DFT spread generalized multi-carrier scheme for broadband mobile communications," in 17th IEEE International Symposium on Personal, Indoor and Mobile Radio Communications, Sept 2006, pp. 1–5.
- [2] P. Xia, S. K. Yong, H. Niu, J. Oh, and C. Ngo, "DFT structured codebook design with finite alphabet for high speed wireless communication," in 6th IEEE Consumer Communications and Networking Conference (CCNC), Jan 2009, pp. 1–5.
- [3] Y. Wang, A. Akansu, and A. Haimovich, "Generalized DFT waveforms for MIMO radar," in 7th IEEE Sensor Array and Multichannel Signal Processing Workshop (SAM), June 2012, pp. 301–304.

- [4] J. Aguttes, "The RF PRISM satellite concept applied to high resolution passive microwave imaging," in *Proceedings of IEEE International Geoscience and Remote Sensing Symposium (IGARSS)*, vol. 7, 2000, pp. 3151–3153.
- [5] S. W. Ellingson and W. Cazemier, "Efficient multibeam synthesis with interference nulling for large arrays," *IEEE Transactions on Antennas* and Propagation, vol. 51, no. 3, pp. 503–511, 2003.
- [6] J. Coleman, "A generalized FFT for many simultaneous receive beams," Naval Research Lab, Tech. Rep., 2007, NRL/MR/5320–07-9029.
- [7] Federal communications commission. [Online]. Available: http://www.fcc.gov/
- [8] N. Lu, N. Cheng, N. Zhang, X. Shen, and J. Mark, "Connected vehicles: Solutions and challenges," *IEEE Internet of Things Journal*, vol. 1, no. 4, pp. 289–299, Aug 2014.
- [9] J. Stankovic, "Research directions for the internet of things," *IEEE Internet of Things Journal*, vol. 1, no. 1, pp. 3–9, Feb 2014.
- [10] S. Amendola, R. Lodato, S. Manzari, C. Occhiuzzi, and G. Marrocco, "RFID technology for IoT-based personal healthcare in smart spaces," *IEEE Internet of Things Journal*, vol. 1, no. 2, pp. 144–152, April 2014.
- [11] Y. Zhang, L. Sun, H. Song, and X. Cao, "Ubiquitous WSN for healthcare: Recent advances and future prospects," *IEEE Internet of Things Journal*, vol. 1, no. 4, pp. 311–318, Aug 2014.
- [12] D. Suarez, R. Cintra, F. Bayer, A. Sengupta, S. Kulasekera, and A. Madanayake, "Multi-beam RF aperture using multiplierless FFT approximation," *Electronics Letters*, vol. 50, no. 24, pp. 1788–1790, 2014.
- [13] Y. Hu, Z. Wang, H. Liu, and G. Guo, "A geometric distortion resilient image watermark algorithm based on DWT-DFT," *Journal of Software*, vol. 6, no. 9, 2011.
- [14] C. H. Park and H. Park, "Fingerprint classification using fast fourier transform and nonlinear discriminant analysis," *Pattern Recognition*, vol. 38, no. 4, pp. 495 – 503, 2005. [Online]. Available: http://www.sciencedirect.com/science/article/pii/S0031320304003590
- [15] Y. Tao, V. Muthukkumarasamy, B. Verma, and M. Blumenstein, "A texture extraction technique using 2D-DFT and hamming distance," in *Proceedings of 5th International Conference on Computational Intelligence and Multimedia Applications (ICCIMA)*, Sept 2003, pp. 120–125.
- [16] J. Li, X. Han, C. Dong, and Y. wei Chen, "Robust multiple watermarks for medical image based on DWT and DFT," in 6th International Conference on Computer Sciences and Convergence Information Technology (ICCIT), Nov 2011, pp. 895–899.
- [17] M. Cedillo-Hernandez, F. Garcia-Ugalde, M. Nakano-Miyatake, and H. Perez-Meana, "Robust watermarking method in DFT domain for effective management of medical imaging," *Signal, Image and Video Processing*, pp. 1–16, 2013. [Online]. Available: http://dx.doi.org/10.1007/s11760-013-0555-x
- [18] Y. K. Chan and S. Y. Lim, "Synthetic aperture radar (SAR) signal generation," *Progress In Electromagnetics Research B*, vol. 1, pp. 269– 290, 2008.
- [19] T. Lenart, M. Gustafsson, and V. Owall, "A hardware acceleration platform for digital holographic imaging," *Journal of Signal Processing Systems*, vol. 52, no. 3, pp. 297–311, 2008. [Online]. Available: http://dx.doi.org/10.1007/s11265-008-0161-2
- [20] A. V. Oppenheim and R. W. Schafer, Discrete-Time Signal Processing, 3rd ed. Prentice Hall, 2009.
- [21] R. J. Cintra, F. M. Bayer, and C. J. Tablada, "Low-complexity 8-point DCT approximations based on integer functions," *Signal Processing*, vol. 99, pp. 201–214, 2014.
- [22] F. M. Bayer, R. J. Cintra, A. Edirisuriya, and A. Madanayake, "A digital hardware fast algorithm and FPGA-based prototype for a novel 16-point approximate DCT for image compression applications," *Measurement Science and Technology*, vol. 23, no. 8, pp. 114 010–114 019, 2012.
- [23] R. E. Blahut, Fast Algorithms for Signal Processing. Cambridge University Press, 2010, ISBN: 9780521190497.
- [24] T. Suzuki and M. Ikehara, "Integer DCT based on direct-lifting of DCT-IDCT for lossless-to-lossy image coding," *IEEE Transactions on Image Processing*, vol. 19, no. 11, pp. 2958–2965, Nov. 2010.