# Apollo Guidance Computer

Justin Ely

605.411 Foundations of Computer Architecture 6 December, 2016

## 1 Contents

- Introduction and Overview
- Data representation
- Instruction Set
- Memory
- Summary
- References

## 2 Introduction and Overview

While the Apollo project was gaining steam in the 1960s, digital computing was yet in its infancy. This provided great opportunities for the space program, from drastic reductions in component size to exponential increases in the power of computing equipement. However, as history has shown, the pace of advancement in digital computing has been incredibly rapid, and attempting to continuously leverage up-to-date technology produced interesting results as both technology and mission requirements drastically evolved through more than a decade of use.

Both the Apollo Command Module and the Lunar Module utilized a computer called the Apollo Guidance Computer (AGC) for control of guidance and navigation. This system controlled and facilitated activities like velocity and orientation corrections during spaceflight. Astronauts would interface with the AGC through the Display and Keyboard interface (DSKY), which had its own high-level language into the low-level AGC (Alonso and Hopkins).

Created by the Charles Stark Draper Laboratory and fabricated by Raytheon, the AGC was a modest 12.5x13x6 inches in size but weighed an impressive 70 pounds. Its power consumption was comparable to a modern laptop at approximately 55 watts (O'Brien). The APG was designed around a Von Neumann Architecture with a CISC instruction set architecture and only integer arithmetic units (O'Brien). The Von Neumann design, where both instructions and data occupied the same memory, served to simplify the hardware and control system (Alonso and Hopkins). The exclusion of floating point units also helped for simplicity and fabrication, but at the cost of complexity in the treatment of real numbers.

The memory system had a total of 38K words in a flat namespace of registers, writable memory, and read-only memory (ROM). Each word was 16 bits, though the first

Figure 1: Apollo Guidance Computer (AGC) (left) next to the DSKY (Display and Keyboard) interface (right).



bit was dedicated to parity and inaccessible to the programmer. The APG is also a one-address machine, where instructions specify only a single register or memory location. The other register is always assumed, typically the general-purpose accumulator for the logical and arithmetic operations, but also specific registers for memory, interrupts, or temporary storage. This served to shorten and simplify commands when memory was at a premium, and permit the same calculations with fewer registers at a time when they were difficult to manufacture.

This paper goes into detail into some of the more unique characteristics of the APG, which highlight the technical difficulties faced in the early era of computing. The data representation illustrates trade-offs between feasibility and desireability, the memory system shows create early uses of different storage types, and the instruction set shows how fortunate today's programmers are to have large word sizes.

# 3 Data Representation

The data representation scheme used in the APG was a direct result of balancing the speed and efficiency of small word sizes against the accuracy of calculations. Though a large word size has the benefit of providing much better precision to numerical values, it also requires larger registers, wider buses, and more system memory. During this period, none of these were at a premium, and so sacrifices in precision had to be made. However, these sacrifices could not get in the way of mission success, where inaccuracy could mean the difference between landing and crash landing. In the end, engineers concluded that a word size of 15 bits, 16 counting the parity bit which is ignored in the following sections, was a sufficient size for instructions and provided enough precision for the equations used in navigation and control. This would allow double-precision values of 28 bits to give approximately 9 decimal digits of precision. This amount of precision translated into distances of about 1 foot and velocities below 1 foot per second (O'Brien).

## 3.1 Integers

The APG represents integers using a modified version of one's complement (O'Brien). As in the standard implementation, the first bit is used for the sign with the remaining 14 bits dedicated to the value. This allowed representation of values from -16383 to 16383 including both positive and negative zeros.

The modification to the standard one's complement is specifically to handle overflow by adding special detection of sign bit flips. When performing calculations, the 15 bit value is loaded into a 16-bit accumulator, where the 16th bit is a copy of the sign bit from the operand (O'Brien). If the result of an operation unexpectedly changed the sign of the output, the AGC would automatically detect that overflow had occured and would alter the program by temporarily halting all interrupts. This was a level of protection against other system programs using the incorrect result of the calculation.

The suspension of interrupts could be cleared by many actions, such as loading a completely new value into the accumulator, after which normal operation would resume. Additionally, when overflow has occured and the result is saved, the *original* sign is saved instead of the computed one. This has the strange behavior of returning a number with an incorrect magnitude, but correct sign. This is just another protection in a system that needed to be incredibly fault tolerant; keeping values in the expected range may prevent hard-to-debug errors down the line from sign-flipping results.

## 3.2 Real Numbers

Real numbers were incredibly important in the sort of mathematical calculations that the APG needed to perform in its routine operations. From the inputs and results of calculations, to mathematical constants like the location of guidance stars and PI. However, with only integer units, the APG had no native ability for representing or performing arithmetic on floating point numbers (O'Brien). Instead, an alternative system was used to do calculations on real numbers called fractional notation.

Figure 2: Integer and Fractional number representation in the AGC.

# Integer Representation S 2<sup>13</sup> 2<sup>12</sup> 2<sup>11</sup> 2<sup>10</sup> 2<sup>9</sup> 2<sup>8</sup> 2<sup>7</sup> 2<sup>6</sup> 2<sup>5</sup> 2<sup>4</sup> 2<sup>3</sup> 2<sup>2</sup> 2<sup>1</sup> 2<sup>0</sup> 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 Fractional Representation S 2<sup>-1</sup> 2<sup>-2</sup> 2<sup>-3</sup> 2<sup>-4</sup> 2<sup>-5</sup> 2<sup>-6</sup> 2<sup>-7</sup> 2<sup>-8</sup> 2<sup>-9</sup> 2<sup>-10</sup> 2<sup>-11</sup> 2<sup>-12</sup> 2<sup>-13</sup> 2<sup>-14</sup> 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1

In this system, every bit in the word represents negative powers of 2 as shown in Figure 2. With this system, real numbers could be represented and manipulated without the need for floating point hardware. However, this system has a serious flaw;

it completely lacks any order of magnitude and can only represent numbers between 0 and 1.

This constraint put a huge burden on the programmer to be incredibly familiar with the data that would pass through a system and to safeguard for exceptions. Values used in a program needed to be arranged to only require a single order of magnitude at a time, and to not lose precision or overflow (O'Brien).

### 3.3 Units

An interesting side-note concerns the mathematical units used in the computations. Internally to the APG, the units were metric. However, the astronauts wanted to read and input values in imperial, so conversions were employed in the layer between the core and the UI (O'Brien).

## 4 Instruction Set

The APG is a Complex Instruction Set Computer (CISC), where instructions perform complex tasks through microprogrammed implementations requiring many clock cycles. This is clearly evident in many of the available commands, such as ADS which performs addition into a memory location. This behavior is in stark contrast to a Reduced Instruction Set Computer (RISC), where typically only Load and Store commands may access memory.

The basic format for instructions in the AGC is shown in Table 1 below. The first bit provides parity, the next 3 bits are the op-code, and the remainder is the operand or address. A mostly complete list of commands can be seen in Table 2 below.

| Parity | Op-code | Address        |
|--------|---------|----------------|
| 1      | 011     | 0001 1010 1110 |

Table 1: Example instruction showing field breakdown.

A 3-bit opcode allows for a total of only 8 unique instructions. Clearly, trying to work the entire operation of a complicated spacecraft with only 8 instructions presents significant challenges. Many more instructions became necessary as the mission requirements progressed, but it would have been too costly to re-design the system around a larger word size. To bypass the limitations of the current system, the engineers created some unique solutions to get more instructions.

The first addition to the instruction set came from exploiting existing commands that could utilize smaller operand fields. In particular, instructions that write to memory will never be able to write to ROM. Since ROM is the higher 36K words, these instructions would only ever address the first 2K words, and will only ever use the lower 10 bits of the operand field. Combining the two left-over bits, called quarter-codes, with the opcodes for this subset of commands yields an entirely new suite of available instructions. This provided additional instructions by re-purposing the opcodes from TS, ADS, INCR, and XCH.

The quarter codes expanded the instruction set considerably, and added efficiency to the system by giving useful meaning to opcode/addresses combinations that would not work with the memory system, but still more were needed. To further add to the available commands, the engineers repurposed nonsensical (though technically valid)

instructions. One example of this would be using the TC command to transfer control to the EBANK register. This register was only 3 bits wide and would never contain valid instructions or data, and so would serve no purpose. Instead, the AGC turned TC to EBANK into a brand new instruction: RELINT (Enable Interrupts). Similarly, this was done for TC commands to 3 other registers that would never be valid (O'Brien). This strategy served not only to expand the available commands, but to also serve as protection against programmer error. If TC to EBANK ever was accidently entered, without the protection of the special commanding, the effects could be very difficult to debug.

Lastly, when these commands still proved insufficient, a brute-force software solution was employed. One of the special cases described above, TC to the BBANK register, was changed to instruct the AGC to interpret the subsequent command using an entirely new set of opcodes (O'Brien). This effectively created a second instruction set, complete with quarter codes and special cases like in the original. Though this nearly doubled the possible instruction set, it comes at the cost of increased software overhead to processing the extended set. This was mitigated as much as possible by placing the most often used opcodes in the standard set, and the less-frequently used ones in the extended.

| Group                | Command | Meaning                       |
|----------------------|---------|-------------------------------|
| Sequence Changing    | TC      | Transfer Control              |
|                      | TCF     | Transfer Control to Fixed     |
|                      | CCS     | Count Compare and Skip        |
|                      | BZF     | Branch Zero to Fixed          |
|                      | BZMF    | Branch Zero or Minus to Fixed |
| Reading and Writing  | CA      | Clear and Add                 |
|                      | CS      | Clear and Subtract            |
|                      | DCA     | Double Clear and Add          |
|                      | DCS     | Double Clear and Subtract     |
|                      | TS      | Transfer to Storage           |
|                      | XCH     | Exchange A and K              |
|                      | LXCH    | Exchange L and K              |
|                      | QXCH    | Exchange Q and K              |
|                      | DXCH    | Double Exchange               |
| Arithmetic and Logic | AD      | Add                           |
|                      | Su      | Subtract                      |
|                      | ADS     | Add to Storage                |
|                      | MSU     | Modular Subtract              |
|                      | INCR    | Increment                     |
|                      | AUG     | Augment                       |
|                      | DIM     | Diminish                      |
|                      | DAS     | Double Add to Storage         |
|                      | MASK    | Mask A by K                   |
|                      | MP      | Multiply                      |
|                      | DV      | Divide                        |
| I/O Channel          | READ    | READ KC                       |
|                      | WRITE   | Write Channel KC              |
|                      | RAND    | Read and Mask                 |
|                      | WAND    | Write and Mask                |
|                      | ROR     | Read and Superimpose          |
|                      | WOR     | Write and Superimpose         |
|                      | RXOR    | Read and Invert               |

Table 2: Commands of the AGC broken up by section. Some commands ommitted for brevity (O'Brien).

# 5 Memory

The memory system of the APG differs significantly from the systems of today. Physically, three different memory structures were employed: flip-flops for registers, coincident current ferrite cores for writable memory, and fixed core rope for read-only memory (ROM). These three structures were each optimized for their particular use case. The use of magnetic memory was very important for space based applications as it was immune to most radiation-induced errors and would persist after the removal of the power source (O'Brien).

The writable ferrite-core memory was constructed as millimeter sized ferrite rings which stored 1s and 0s as magnetization in opposite directions. This memory contained

some programs, results, and temporary space.

Magnetic core rope served as the ROM for the AGC, and contained core operational programs, but also kept mathematical constants, like star locations, to prevent any overwrite operations (O'Brien). These contents were physically written during fabrication, which provided the enforcement of the read-only characteristic. This memory was compact, reliable, had random access, and was extremely inexpensive. Each bit cost between \$.05 and \$.07 to produce when most comparable solutions were a factor of 10 higher (MIT). The main detractor to rope memory came from being programmed during fabrication. This meant that any desired change, due to changing requirements or simple mistakes in programming or manufacture, could not be implemented without rewiring the core. Due to their complexity, this usually meant entire modules needed to be replaced for any change (MIT).

3 OF THE 192 SENSE LINES 12 WORDS

SET/RESET LINE

INHIBIT LINES

TRUTH TABLE

Sense Line No. 1 2 . . 16

1 1 0 0
2 0 1 0
3 0 1 1
4 1 0 0
3 0 1 1
1 1 0 0

Figure 3: Schematic of core rope memory.

Of the 38K words in the total system memory, the first 48 words belonged to the central registers. The next 2K were the writable memory, and the remaining 36K were ROM (O'Brien). Furthering the departures from current trends, the registers were addressable just like the other memory locations. This allowed the same instructions to be used for memory and register access, further simplifying the system design.

The 38K flat memory space, though convenient, posed a problem for the instruction set. 1 bit for parity and 3 bits for opcode left only 12 bits for calculation of the address in memory. This was only sufficient to address about 4K of memory; far short of the 38K necessary. At this time in history, memory was relatively cheap and allowed systems to have far more memory than was physically addressable with a reasonable word-size. This is in stark contrast to today, when modern 64-bit word-sizes can address far more memory than can be included with the system. Additionally, virtual memory management was not yet in a mature form at this time in computing history.

To combat this, a "memory banking" scheme was used. The writable memory was divided into 8 banks of 256 words each. Similarly, the ROM was divided into 36 banks of 1024 words each. Instructions to writable memory would use the first 2 bits to select a bank, and the remaining 10 to select an offset in that bank. Instructions to ROM were handled slightly differently depending on the access location. Some locations low in address were able to be directly selected with the 12 bit address field. For higher

locations, selected by the contents of the 11th and 12th bits, the 10 lower bits are appended to the 5 bit contents of a special FBANK register to achive the necessary 15 bits of the address (O'Brien).

## 6 Summary

Though the AGC represented some of the most cutting-edge technology of that time, current technology highlights how far computing has come in very little time. By the 1980s, storage technology had advanced enough that the entirety of the command and lunar module software for all six lunar landings would easily fit on a single floppy disk. Today, the entire APG memory system would fit into a modern CPU cache. Working within the limitations of the technology, the engineers working on the APG balanced feasibility and necessity to create truly unique software solutions that serve as a learning tool still today.

## 7 References

- Alonso, Ramon and Albert Hopkins. The Apollo Guidance Computer. 1963. Report. Massachusetts.
- O'Brien, Frank. The Apollo Guidance Computer. 1st ed. Chichester: Praxis, 2010. Print.