#### **CMPE 200**

#### **COMPUTER ARCHITECTURE**

Lecture 2 – Instructions: Language of the Computer

Bo Yu Computer Engineering Department SJSU

Adapted from Computer Organization and Design, 5<sup>th</sup> Edition, 4<sup>th</sup> edition, Patterson and Hennessy, MK and Computer Architecture – A Quantitative Approach, 4<sup>th</sup> edition, Patterson and Hennessy, MK

#### **Lecture 1 Key Concepts Review**

#### Last Lecture:

- Technology trends: Culture of tracking, anticipating and exploiting advances in technology
  - o Design techniques
  - o Machine structures
  - o Technology factors
  - o Evaluation methods
- Quantitative Comparisons
  - o Power
  - o Performance
  - o Cost

### **Lecture 1 Key Concepts Review**

#### ■ CH 1:

- Classes of Computing Applications
  - o Personal Computer (PC)
  - o Server
  - o Supercomputer
  - o Embedded computer
  - o Personal Mobile Device (PMD)
  - o Cloud Computing
  - o Software as a Service (SaaS)
- Hardware/Software Concentric circles
  - o Hardware
  - o Systems Software
    - Operating System (OS): Windows, Linux, IOS
      - Handling basic I/O Operations
      - Allocating storage and memory
      - Managing the HW resources for the benefit of multiple applications
    - Compiler: Translating high-level language into assembly language
    - Assembler: Translating assembly language into binary instructions
  - o Applications Software

#### Common Size Term: Decimal vs. Binary

| Decimal Term  | Value            | Binary Term    | Value                  | % Larger |
|---------------|------------------|----------------|------------------------|----------|
| Kilobyte (KB) | 10 <sup>3</sup>  | Kibibyte (KiB) | 2 <sup>10</sup>        | 2%       |
| Megabyte (MB) | 10 <sup>6</sup>  | Mebibyte (MiB) | <b>2</b> <sup>20</sup> | 5%       |
| Gigabyte (GB) | 10 <sup>9</sup>  | Gibibyte (GiB) | <b>2</b> <sup>30</sup> | 7%       |
| Terabyte (TB) | 10 <sup>12</sup> | Tebibyte (TiB) | 2 <sup>40</sup>        | 10%      |



### **Lecture 1 Key Concepts Review**

#### CH 1:

- Five Classic Components of the Standard Organization of a Computer
  - o Input
  - o Output
  - o Memory
  - o Datapath
  - Processor o Control
- Computer Network Backbone of computer
  - o Communication, resource sharing, remote access
  - o LAN, WAN
- Memory Hierarchy
  - o Main Memory: Volatile
  - o Secondary Memory: Non Volatile
  - o Memory speed, capacity, cost
- Technology for Building Processors and Memory
  - o Vacuum tube -> Transistor -> Integrated
  - Circuit -> VLSI -> ULSI
  - o Silicon -> Wafers -> Dies -> Packaged Dies
- Power
  - o Static Power

Powerstatic = Currentstatic × Voltage

o Dynamic Power

 $Powerdynamic = 1/2 \times Capacitive Load \times Voltage^2 \times Frequency Switched$ 

- Performance
  - o Defining Performance
    - Response Time (Execution) Time)
    - Throughput (Bandwidth)
  - o Measuring Performance
    - Execution Time
    - Clock Cycles, Clock Period
    - CPI (Clock cycles Per Instruction)
    - Execution Time=Instruction Count x CPI x Clock Period
    - MIPS=Instruction Count/(Execution Timex10<sup>6</sup>)
  - o How HW/SW affect the three factors in the CPU performance equation?
    - Algorithm
    - Programming language
    - Compiler
    - ◆ ISA
    - Technology
  - o Amdahl's Law

#### ■ Technology determines computer implementation:

- Transistor size, number of transistors
- VLSI
- Memory technologies
- Power
- Packaging

#### ■ BUT Software is what measures performance of a computer

- Programs running on computers have a huge impact on the architecture of the computers
- HENCE, Instruction Set Architecture (ISA)
- What is "Computer Architecture"?
  - Computer Architecture = Instruction Set Architecture + Machine Organization

- ISA is the connection between the HW and SW:
  - ISA defines the state of the system and makes it visible to SW at any time
    - o HW defines the correct way to execute programs
    - o SW defines how programs will execute
  - ISA defines the instructions that control the state transitions of the system
    - o Sequence of steps to complete operations

So, an ISA is composed of :



Instruction Formats Instruction Types Addressing Modes

#### **Execution Cycle**



Adapted from Lecture Nores: Computer Organization & Design: The Hardware/Software Interface, David A. Patterson and John L. Hennessy.

Hal Katircioglu SJSU Cmpe 140 Spring 1999

Convright 1997 LICB

#### Processor State:

- The information in the processor after an instruction is executed (or power up/reset or an event)
  - o Only a part of the system state is available (visible to software)
  - o Hardware has, by design, instructions that provide access to system state (though very limited) under specified privilege levels
    - √ Operating system vs applications

# Instruction Set

- The repertoire of instructions of a computer
- Different computers have different instruction sets
  - But with many aspects in common
- Early computers had very simple instruction sets
  - Simplified implementation
- Many modern computers also have simple instruction sets

- Different Computer Architectures:
  - RISC: Reduced Instruction Set Computer -> ARM
  - CISC: Complex Instruction Set Computer -> x86

#### MIPS:

- Used as the example throughout the book
- Microprocessor without Interlocked Pipelined Stages
- Designed since 1980s
- MIPS is a RISC instruction set architecture (ISA)
- Developed by MIPS Computer Systems, now MIPS Technologies
- Current version is MIPS32/64 Release 6
- MIPS architecture greatly influenced later RISC architectures
- Similar to other architectures
- Large share of embedded core market
  - Applications in consumer electronics, network/storage equipment, cameras, printers, ...
- Three Other Popular Instruction Sets:
  - O ARMv7 (32bits)
  - O ARMv8 (64bits)
  - Intel x86

#### Instructions:

- A set of possible operations
  - o More primitive than higher level languages
  - o Number of operations
  - o should be easy to decode
  - o Register type, memory-type, control-type, etc,...
  - o Very restrictive (i.e. MIPS Arithmetic Instructions)
- Should ideally address ALL resources in system
  - o Sequence of steps to complete operations
- Instruction length:
  - o Variable length more difficult to decode RISC vs CISC

#### Operations on Data:

- Data move instruction:
  - o Register
  - o Stack
  - o Memory
  - o IO
- Arithmetic and Logic
  - o Compare
  - o ADD/SUB
  - o MUL/DIV
  - 0 .....
- Shift and Rotate
- Bit Manipulation
  - o Clear
  - o Set
  - o Invert
- ......

#### Instruction Decoding:

- 3-address instruction format:
  - o Opcode Dest Src1 Src2
  - o Used by register-register architectures
- 2-address instruction format
  - o Opcode Dest/Src1 Src2
  - o Used by register-memory architectures

- 1-address instruction format:
  - o Opcode Src
  - o Used by accumulator architectures
- 0-address instruction format
  - o Opcode
  - o Used by stack architectures

## Various Instruction Format examples:

| Operation and no. of operands | 13000000000000000000000000000000000000 | Address<br>field 1 | • • • | Address<br>specifier n | Address<br>field <i>n</i> |
|-------------------------------|----------------------------------------|--------------------|-------|------------------------|---------------------------|
| no. or operands               | Specifier i                            | neid i             |       | Specifier 11           | Heid II                   |

(a) Variable (e.g., Intel 80x86, VAX)

| Operation | Address | Address | Address |
|-----------|---------|---------|---------|
|           | field 1 | field 2 | field 3 |

(b) Fixed (e.g., Alpha, ARM, MIPS, PowerPC, SPARC, SuperH)

| Operation | Address   | Address |  |
|-----------|-----------|---------|--|
|           | specifier | field   |  |

| Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Address     | Address     | Address |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|---------|--|
| * (Justice - Constitution of Confess   18 (Confess   18 (C | specifier 1 | specifier 2 | field   |  |

| Operation                                          | Address   | Address | Address |  |
|----------------------------------------------------|-----------|---------|---------|--|
| 000000 <del>1</del> 000000000000000000000000000000 | specifier | field 1 | field 2 |  |

(c) Hybrid (e.g., IBM 360/370, MIPS16, Thumb, TI TMS320C54x)

© 2007 Elsevier, Inc. All rights reserved.

#### MIPS Operands and Instructions

- Instructions are encoded in binary
  - Called machine code
- MIPS instructions
  - Encoded as 32-bit instruction words, all instructions a single size
  - Small number of formats encoding operation code (opcode), register numbers,

• • •

- Regularity! (Design Principle 1: Simplicity favors regularity)
- MIPS 32 General Purpose Registers (fast locations for data)
  - Design Principle 2: Smaller is faster

| Register Number | <b>Conventional Name</b> | Usage                                                |  |
|-----------------|--------------------------|------------------------------------------------------|--|
| \$0             | \$zero                   | Hard-wired 0                                         |  |
| \$1             | \$at                     | Reserved by assembler to handle large constants      |  |
| \$2-\$3         | \$v0, \$v1               | Return values from functions                         |  |
| \$4 - \$7       | \$a0 - \$a3              | Arguments to functions, not preserved by subprograms |  |
| \$8 - \$15      | \$t0 - \$t7              | Temporary data, not preserved by subprograms         |  |
| \$16 - \$23     | \$s0 - \$s7              | Saved registers, preserved by subprograms            |  |
| \$24 - \$25     | \$t8 - \$t9              | More temporary data, not preserved by subprograms    |  |
| \$26 - \$27     | \$k0 - \$k1              | Reserved by kernel. Do not use.                      |  |
| \$28            | \$gp                     | Global Area Pointer (base of global data segment)    |  |
| \$29            | \$sp                     | Stack Pointer                                        |  |
| \$30            | \$fp                     | Frame Pointer                                        |  |
| \$31            | \$ra                     | Return Address                                       |  |

MIPS Instructions and Assembly Language

| Category        | Instruction                         | Example             | Meaning                                     | Comments                               |
|-----------------|-------------------------------------|---------------------|---------------------------------------------|----------------------------------------|
| 40 to 1600 0 01 | add                                 | add \$s1.\$s2.\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands                |
| Arithmetic      | subtract                            | sub \$s1.\$s2.\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands                |
|                 | add immediate                       | addi \$s1.\$s2.20   | \$s1 = \$s2 + 20                            | Used to add constants                  |
|                 | load word                           | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register           |
|                 | store word                          | sw \$s1.20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory           |
|                 | load half                           | 1h \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register            |
|                 | load half unsigned                  | lhu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register            |
|                 | store half                          | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory            |
| Data            | load byte                           | 1b \$s1.20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register           |
| transfer        | load byte unsigned                  | 1bu \$s1.20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register           |
|                 | store byte                          | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory           |
|                 | load linked word                    | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap   |
|                 | store condition, word               | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap  |
|                 | load upper immed.                   | lui \$s1.20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits        |
|                 | and                                 | and \$s1.\$s2.\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND    |
|                 | or                                  | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR     |
|                 | nor                                 | nor \$s1.\$s2.\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR    |
| Logical         | and immediate                       | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant       |
|                 | or immediate                        | ori \$s1.\$s2.20    | \$s1 = \$s2   20                            | Bit-by-bit OR reg with constant        |
|                 | shift left logical                  | sll \$s1.\$s2.10    | \$s1 = \$s2 << 10                           | Shift left by constant                 |
|                 | shift right logical                 | srl \$sl,\$s2,10    | \$s1 = \$s2 >> 10                           | Shift right by constant                |
|                 | branch on equal                     | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch         |
| ** *** **** *** | branch on not equal                 | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative            |
| Conditional     | set on less than                    | slt \$s1.\$s2.\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne        |
| branch          | set on less than unsigned           | sltu \$s1.\$s2.\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned             |
|                 | set less than immediate             | slti \$s1.\$s2.20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant             |
|                 | set less than<br>immediate unsigned | sltiu \$s1.\$s2.20  | if (\$52 < 20) \$51 = 1;<br>else \$51 = 0   | Compare less than constant<br>unsigned |
|                 | jump                                | J 2500              | go to 10000                                 | Jump to target address                 |
| Unconditional   | jump register                       | jr \$ra             | go to \$ra                                  | For switch, procedure return           |
| jump            | jump and link                       | .jal 2500           | \$ra = PC + 4; go to 10000                  | For procedure call                     |

## MIPS Instruction Set Formats

- Design Principle 3: Good design demands good compromises
- Keep all instructions the same length, different formats for different instructions
- R-type (Register), I-type (Immediate), J-type (Jump)

#### Basic instruction formats



#### Floating-point instruction formats



© 2007 Elsevier, Inc. All rights reserved.

Adapted from Prof. David Patterson

#### Arithmetic Operation:

- Add and subtract, three operands
  - Two sources and one destination

add a, b, c 
$$\#$$
 a  $\leftarrow$  b + c

- All arithmetic operations have this form
- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost

#### Register Operands:

- Arithmetic instructions use register operands
- MIPS has a 32 x 32-bit register file
  - · Use for frequently accessed data
  - Numbered 0 to 31
  - 32-bit data called a "word"
- Assembler names
  - \$t0, \$t1, ..., \$t9 for temporary values
  - \$s0, \$s1, ..., \$s7 for saved variables
- Design Principle 2: Smaller is faster
  - · cf. main memory: millions of locations

C code:

$$f = (g + h) - (i + j);$$
  
- f, ..., j in \$s0, ..., \$s4

17

Compiled MIPS code:

```
add $t0, $s1, $s2
add $t1, $s3, $s4
sub $s0, $t0, $t1
```

## Memory Operands:

- Main memory used for composite data
  - Arrays, structures, dynamic data
- To apply arithmetic operations
  - Load values from memory into registers
  - Store result from register to memory
- Memory is byte addressed
  - Each address identifies an 8-bit byte
- Words are aligned in memory
  - Address must be a multiple of 4
- MIPS is Big Endian
  - Most-significant byte at least address of a word
  - o c.f. Little Endian: least-significant byte at least address

#### Word address must be a multiple of 4



#### Big Endian vs. Little Endian



- Memory Operand Example 1:
  - C code:

$$g = h + A[8];$$

- g in \$s1, h in \$s2, base address of A in \$s3
- Compiled MIPS code:
  - Index 8 requires offset of 32
    - 4 bytes per word

# Memory Operand Example 2:

C code:

```
A[12] = h + A[8];
```

- h in \$s2, base address of A in \$s3
- Compiled MIPS code:
  - Index 8 requires offset of 32

```
lw $t0, 32($s3)  # load word
add $t0, $s2, $t0
sw $t0, 48($s3)  # store word
```

# Registers vs. Memory

- Registers are faster to access than memory
- Operating on memory data requires loads and stores
  - More instructions to be executed
- Compiler must use registers for variables as much as possible
  - Only spill to memory for less frequently used variables
  - Register optimization is important!

# Immediate Operands:

Constant data specified in an instruction

- No subtract immediate instruction
  - Just use a negative constant

- Design Principle 3: Good design demands good compromises
  - Small constants are common
  - o Immediate operand avoids a load instruction

## The Constant Zero

- MIPS register 0 (\$zero) is the constant 0
  - Cannot be overwritten
- Useful for common operations
  - E.g., move between registers

add \$t2, \$s1, \$zero

#### **Lecture 1: Introduction**

# ■ Polling: MIPS to C

 Assume variables f, g, h, i are assigned to registers \$s0-\$s3 respectively. For the following MIPS assembly instructions, what is the corresponding C code?

Lecture 1

# Unsigned Binary Integers

Given an n-bit number

$$x = x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range: 0 to +2<sup>n</sup> 1
- Example
  - 0000 0000 0000 0000 0000 0000 0000 1011<sub>2</sub> = 0 + ... +  $1 \times 2^3 + 0 \times 2^2 + 1 \times 2^1 + 1 \times 2^0$ = 0 + ... + 8 + 0 + 2 + 1 =  $11_{10}$
- Using 32 bits
  - 0 to +4,294,967,295

## Binary signed and unsigned number

- Binary to Decimal Conversion
  - In any number base the value of ith digit d is: d x Base<sup>i</sup>
  - $0. 1011_{two} = ((1x2^3) + (0x2^2) + (1x2^1) + (1x2^0))_{ten} = 11_{ten}$
  - $\circ$  MIPS 32bits Word:  $(d31x2^{31})+(d30x2^{30})+(d29x2^{29})+...+(d1x2^{1})+(d0x2^{0})$

- Least Significant Bit (rightmost,bit0), Most Significant Bit (leftmost,bit31)
- Unsigned numbers

## Binary signed and unsigned number

- Representation of Signed numbers
  - Sign and magnitude: Add a separate sign represented in a single bit
  - Two's Complement Representation (every computer uses today)
    - leading 0s mean positive, leading 1s mean negative
  - $\circ$  32bits (MSB-sign bit): (d31x-2<sup>31</sup>)+(d30x2<sup>30</sup>)+(d29x2<sup>29</sup>)+...+(d1x2<sup>1</sup>)+(d0x2<sup>0</sup>)
- Signed numbers

# 2s-Complement Signed Binary Integers

Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range:  $-2^{n-1}$  to  $+2^{n-1}-1$
- Example
- Using 32 bits
  - -2,147,483,648 to +2,147,483,647

# 2s-Complement Signed Binary Integers

- Bit 31 is sign bit
  - 1 for negative numbers
  - 0 for non-negative numbers
- -(-2<sup>n-1</sup>) can't be represented
- Non-negative numbers have the same unsigned and 2s-complement representation
- Some specific numbers
  - 0: 0000 0000 ... 0000
  - **–1: 1111 1111 ... 1111**
  - Most-negative: 1000 0000 ... 0000
  - Most-positive: 0111 1111 ... 1111

# Signed Negation

- Complement and add 1
  - Complement means 1 → 0, 0 → 1

$$x + \overline{x} = 11111...111_2 = -1$$
  
 $\overline{x} + 1 = -x$ 

Example: negate +2

$$-2 = 1111 \ 1111 \ \dots \ 1101_2 + 1$$
  
= 1111 \ 1111 \ \dots \ 1110\_2

## Negation of Binary signed and unsigned number

Invert every 0 to 1 and every 1 to 1 of X, the sum of X and XI (inverted) is:

Sign Extension: Convert 16-bit 2<sub>ten</sub> and -2<sub>ten</sub> to 32-bit binary numbers

# Signed Extension

- Representing a number using more bits
  - Preserve the numeric value
- In MIPS instruction set
  - addi: extend immediate value
  - 1b, 1h: extend loaded byte/halfword
  - beq, bne: extend the displacement
- Replicate the sign bit to the left
  - c.f. unsigned values: extend with 0s
- Examples: 8-bit to 16-bit
  - +2: 0000 0010 => 0000 0000 0000 0010
  - $-2:111111110 \Rightarrow 11111111111111110$

#### **Lecture 1: Introduction**

- Polling: Two's Complement Number
  - What is the decimal value of this 32-bit two's complement number?

1111 1111 1111 1111 1111 1111 1111 1000

- a) -4<sub>ten</sub>
- b) -8<sub>ten</sub>
- c) -16<sub>ten</sub>
- d) -32<sub>ten</sub>

Lecture 1 34

# Representing Instructions

- Instructions are encoded in binary
  - Called machine code
- MIPS instructions
  - Encoded as 32-bit instruction words
  - Small number of formats encoding operation code (opcode), register numbers, ...
  - Regularity!
- Register numbers
  - \$t0 \$t7 are reg's 8 15
  - \$t8 \$t9 are reg's 24 25
  - \$s0 \$s7 are reg's 16 23

## MIPS R-format Instructions

| op     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

#### Instruction fields

- op: operation code (opcode)
- rs: first source register number
- rt: second source register number
- rd: destination register number
- shamt: shift amount (00000 for now)
- funct: function code (extends opcode)

## R-Format Example

| op     | op rs  |        | rt rd  |        | funct  |  |
|--------|--------|--------|--------|--------|--------|--|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |  |

add \$t0, \$s1, \$s2

| special | special \$s1 |       | \$tO  | 0     | add    |
|---------|--------------|-------|-------|-------|--------|
| 0       | 17           | 18    | 8     | 0     | 32     |
| 000000  | 10001        | 10010 | 01000 | 00000 | 100000 |

 $00000010001100100100000000100000_2 = 02324020_{16}$ 

### Hexadecimal

- Base 16
  - Compact representation of bit strings
  - 4 bits per hex digit

| 0 | 0000 | 4 | 0100 | 8 | 1000 | С | 1100 |
|---|------|---|------|---|------|---|------|
| 1 | 0001 | 5 | 0101 | 9 | 1001 | d | 1101 |
| 2 | 0010 | 6 | 0110 | а | 1010 | е | 1110 |
| 3 | 0011 | 7 | 0111 | b | 1011 | f | 1111 |

- Example: eca8 6420
  - 1110 1100 1010 1000 0110 0100 0010 0000

# I-Format Example



- Immediate arithmetic and load/store instructions
  - rt: destination or source register number
  - Constant:  $-2^{15}$  to  $+2^{15}$  1
  - Address: offset added to base address in rs
- Design Principle 4: Good design demands good compromises
  - Different formats complicate decoding, but allow 32-bit instructions uniformly

39

Keep formats as similar as possible

# Stored Program Computers

## **The BIG Picture**





 Instructions represented in binary, just like data

- Instructions and data stored in memory
- Programs can operate on programs
  - e.g., compilers, linkers, ...
- Binary compatibility allows compiled programs to work on different computers
  - Standardized ISAs

# Logical Operations

Instructions for bitwise manipulation

| Operation   | С  | Java | MIPS      |
|-------------|----|------|-----------|
| Shift left  | << | <<   | sll       |
| Shift right | >> | >>>  | srl       |
| Bitwise AND | &  | &    | and, andi |
| Bitwise OR  |    |      | or, ori   |
| Bitwise NOT | ~  | ~    | nor       |

 Useful for extracting and inserting groups of bits in a word

## Shift Operations



- shamt: how many positions to shift
- Shift left logical
  - Shift left and fill with 0 bits
  - s 11 by *i* bits multiplies by  $2^{i}$
- Shift right logical
  - Shift right and fill with 0 bits
  - srl by i bits divides by 2i (unsigned only)

#### **Lecture 1: Introduction**

# ■ Polling: MIPS to C

Assume variables f, g, h, i are assigned to registers \$s0-\$s3 respectively. Assume the base address of array A is in register \$s4. Assume arrays A is 4-byte word. For the following MIPS assembly instructions, what is the corresponding C code?

```
sll $t0, $s2, 2
add $t1, $t0, $s4
lw $t0, 0($t1)
add $s1, $t0, $s0
```

Lecture 1 43

- AND Operations
  - Useful to mask bits in a word
    - Select some bits, clear others to 0

and \$t0, \$t1, \$t2

\$t2 | 0000 0000 0000 0000 00<mark>00 11</mark>01 1100 0000

## OR Operations

- Useful to include bits in a word
  - Set some bits to 1, leave others unchanged

```
or $t0, $t1, $t2
```

- \$t2 | 0000 0000 0000 0000 01 01 1100 0000
- \$t0 | 0000 0000 0000 00011 1101 1100 0000

- NOT Operations
  - Useful to invert bits in a word
    - Change 0 to 1, and 1 to 0
  - MIPS has NOR 3-operand instruction
    - $\circ$  a NOR b == NOT (a OR b)

nor \$t0, \$t1, \$zero\*

Register 0: always read as zero

\$t1 | 0000 0000 0000 0001 1100 0000 0000

\$t0 | 1111 | 1111 | 1111 | 1100 | 0011 | 1111 | 1111

- Conditional Operations
  - Branch to a labeled instruction if a condition is true
    - Otherwise, continue sequentially
  - beq rs, rt, L1
    - if (rs == rt) branch to instruction labeled L1;
  - bne rs, rt, L1
    - if (rs != rt) branch to instruction labeled L1;
  - j L1
    - unconditional jump to instruction labeled L1

### Compiling If Statements

C code:

- f, g, ... in \$s0, \$s1, ...
- Compiled MIPS code:



```
bne $s3, $s4, Else
add $s0, $s1, $s2
j Exit
Else: sub $s0, $s1, $s2
Exit:
```

Assembler calculates addresses

- Compiling Loop Statements
  - C code:

```
while (save[i] == k) i += 1;
```

- i in \$s3, k in \$s5, address of save in \$s6

Compiled MIPS code:

```
Loop: sll $t1, $s3, 2
add $t1, $t1, $s6
lw $t0, 0($t1)
bne $t0, $s5, Exit
addi $s3, $s3, 1
j Loop
Exit: ...
```

### Basic Blocks

- A basic block is a sequence of instructions with
  - No embedded branches (except at end)
  - No branch targets (except at beginning)



- A compiler identifies basic blocks for optimization
- An advanced processor can accelerate execution of basic blocks

- More Conditional Operations
  - Set result to 1 if a condition is true
    - Otherwise, set to 0
  - slt rd, rs, rtif (rs < rt) rd = 1; else rd = 0;</li>
  - slti rt, rs, constantif (rs < constant) rt = 1; else rt = 0;</li>
  - Use in combination with beq, bne slt \$t0, \$s1, \$s2 # if (\$s1 < \$s2) bne \$t0, \$zero, L # branch to L</li>

# Branch Instruction Design

- Why not blt, bge, etc?
- Hardware for <, ≥, ... slower than =, ≠</li>
  - Combining with branch involves more work per instruction, requiring a slower clock
  - All instructions penalized!
- beq and bne are the common case
- This is a good design compromise

- Signed vs. Unsigned Comparison
  - Signed comparison: slt, slti
  - Unsigned comparison: sltu, sltui
  - Example

    - \$s1 = 0000 0000 0000 0000 0000 0000 0001
    - o slt \$t0, \$s0, \$s1 # signed

**⋄**-1 < +1 
$$\Rightarrow$$
 \$t0 = 1

sltu \$t0, \$s0, \$s1 # unsigned

$$+4,294,967,295 > +1 \Rightarrow $t0 = 0$$

### Procedure Calling

- Steps required
  - 1. Place parameters in registers
  - 2. Transfer control to procedure
  - 3. Acquire storage for procedure
  - 4. Perform procedure's operations
  - 5. Place result in register for caller
  - Return to place of call

### Register Usage

- \$a0 − \$a3: arguments (reg's 4 − 7)
- \$v0, \$v1: result values (reg's 2 and 3)
- \$t0 \$t9: temporaries
  - Can be overwritten by callee
- \$s0 \$s7: saved
  - Must be saved/restored by callee
- \$gp: global pointer for static data (reg 28)
- \$sp: stack pointer (reg 29)
- \$fp: frame pointer (reg 30)
- \$ra: return address (reg 31)

- Procedure Call Instructions
  - Procedure call: jump and link
    - jal ProcedureLabel
      - Address of following instruction put in \$ra
      - Jumps to target address
  - Procedure return: jump register
    - jr \$ra
      - Copies \$ra to program counter
      - Can also be used for computed jumps
        - e.g., for case/switch statements

- Leaf Procedure Example (no subroutine calls)
  - C code:

```
int leaf_example (int g, h, i, j)
{ int f;
    f = (g + h) - (i + j);
    return f;
}
```

- Arguments g, ..., j in \$a0, ..., \$a3
- f in \$s0 (hence, need to save \$s0 on stack)
- Result in \$v0

## ■ Leaf Procedure Example

• MIPS code:

| <pre>leaf_example:</pre> |       |        |        |  |  |  |  |  |
|--------------------------|-------|--------|--------|--|--|--|--|--|
| addi                     | \$sp, | \$sp,  | -4     |  |  |  |  |  |
| SW                       | \$s0, | 0(\$sp | )      |  |  |  |  |  |
| add                      | \$t0, | \$a0,  | \$a1   |  |  |  |  |  |
| add                      | \$t1, | \$a2,  | \$a3   |  |  |  |  |  |
| sub                      | \$s0, |        |        |  |  |  |  |  |
| add                      | \$v0, | \$s0,  | \$zero |  |  |  |  |  |
| 1w                       | \$s0, | 0(\$sp | )      |  |  |  |  |  |
| addi                     | \$sp, | \$sp,  | 4      |  |  |  |  |  |
| jr                       | \$ra  |        |        |  |  |  |  |  |

Save \$s0 on stack

Procedure body

Result

Restore \$s0

58

Return

- Non-Leaf Procedures
  - Procedures that call other procedures
  - For nested call, caller needs to save on the stack:
    - Its return address
    - Any arguments and temporaries needed after the call
  - Restore from the stack after the call

- Non-Leaf Procedure Example
  - C code:

```
int fact (int n)
{
  if (n < 1) return f;
  else return n * fact(n - 1);
}</pre>
```

- Argument n in \$a0
- Result in \$v0

### Non-Leaf Procedure Example

MIPS code:

```
fact:
   addi $sp, $sp, -8
                       # adjust stack for 2 items
   sw $ra, 4($sp)
                       # save return address
   sw $a0, 0($sp)
                       # save argument
   slti $t0, $a0, 1
                       # test for n < 1
   beq $t0, $zero, L1
   addi $v0, $zero, 1
                        # if so, result is 1
   addi $sp, $sp, 8
                        # pop 2 items from stack
                        # and return
        $ra
   jr
L1: addi $a0, $a0, -1
                        # else decrement n
        fact
                        # recursive call
   jal
    lw $a0, 0($sp)
                        # restore original n
   lw $ra, 4($sp)
                        # and return address
   addi $sp, $sp, 8
                        # pop 2 items from stack
        $v0, $a0, $v0
                        # multiply to get result
   mul
                        # and return
        $ra
   ir
```

- Local Data on the Stack
  - Local data allocated by callee
    - o e.g., C automatic variables
  - Procedure frame (activation record)
    - Used by some compilers to manage stack storage



## Memory Layout

- Text: program code
- Static data: global variables
  - o e.g., static variables in C, constant arrays and strings
  - \$gp initialized to address allowing ±offsets into this segment
  - o \$sp → starts at 7fff fffc, grows down towards data segment
  - o \$gp → starts at 1000 8000, moves using positive and negative 16-bit offset
  - o Text Segment: MIPS machine code
  - o Static data: starts at 1000 0000
  - o Dynamic data: heap grows towards stack
- Dynamic data: heap
  - o E.g., malloc in C, new in Java
- Stack: automatic storage



- MIPS ISA Three Special Purpose Registers (SPR)
  - PC (Program Counter)
    - A special register containing the address of instruction in the program being executed.
       Instruction fetching occurs at the address in PC.
    - Not directly visible and manipulated by programmers in MIPS
  - HI/LO Registers
    - Two 32-bit registers (HI and LO) that hold results of integer multiply and divide

## Character Data

- Byte-encoded character sets
  - ASCII: 128 characters
    - 95 graphic, 33 control
  - Latin-1: 256 characters
    - ASCII, +96 more graphic characters
- Unicode: 32-bit character set
  - Used in Java, C++ wide characters, ...
  - Most of the world's alphabets, plus symbols
  - UTF-8, UTF-16: variable-length encodings

## ■ 32-bit Constants

- Most constants are small
  - 16-bit immediate is sufficient
- For the occasional 32-bit constant
   lui rt, constant
  - Copies 16-bit constant to left 16 bits of rt
  - Clears right 16 bits of rt to 0

- Branch Addressing
  - Branch instructions specify
    - Opcode, two registers, target address
  - Most branch targets are near branch
    - Forward or backward

| ор     | rs rt  |        | constant or address |  |  |  |  |
|--------|--------|--------|---------------------|--|--|--|--|
| 6 bits | 5 bits | 5 bits | 16 bits             |  |  |  |  |

- PC-relative addressing
  - Target address = PC + offset x 4
  - PC already incremented by 4 by this time

- Jump Addressing
  - Jump (j and jal) targets could be anywhere in text segment
    - Encode full address in instruction

| ор     | address |
|--------|---------|
| 6 bits | 26 bits |

- (Pseudo)Direct jump addressing
  - Target address =  $PC_{31...28}$ : (address × 4)

- Target Addressing Example
  - Loop code from earlier example (on page 49)
    - Assume Loop at location 80000

| Loop: | s11  | \$t1, | \$s3,  | 2    | 80000 | 0  | 0      | 19  | 9     | 2 | 0  |
|-------|------|-------|--------|------|-------|----|--------|-----|-------|---|----|
|       | add  | \$t1, | \$t1,  | \$s6 | 80004 | 0  | 9      | 22  | 9     | 0 | 32 |
|       | ٦w   | \$t0, | 0(\$t2 | 1)   | 80008 | 35 | 9      | 8   |       | 0 |    |
|       | bne  | \$t0, | \$s5,  | Exit | 80012 | 5  | 8.     | 21  |       | 2 |    |
|       | addi | \$s3, | \$s3,  | 1    | 80016 | 8  | 19     | 19  | ***   | 1 |    |
|       | j    | Loop  |        |      | 80020 | 2  | ****** | *** | 20000 |   |    |
| Exit: |      |       |        |      | 80024 |    |        |     |       |   |    |

# Branching Far Away

- If branch target is too far to encode with 16-bit offset, assembler rewrites the code
- Example

### Addressing Mode Summary



#### Data Access – Addressing Modes:

- Immediate Mode
  - o Operand is part of the instruction
- Register Mode:
  - o Operand is in the register
- Base or Displacement Mode
  - o The effective address of the operand is the sum of the contents of a register and a value displacement given in the instruction
- PC-relative Mode
  - o A displacement is added to the PC
- Pseudodirect Mode
  - o The jump address is the 26 bits of the instruction concatenated with 4 upper bits of the PC
- Direct Mode
  - o The address of the operand in memory is in the instruction
- Register Indirect Mode
  - o The address of the operand in memory is in one of the registers
- Auto-increment/Auto-decrement
  - o Same as register indirect, except that the contents of the register is incremented/decremented after the use of the address good for loops
- Indexed and scaled-indexed Mode
  - o Similar to register-indirect the address of the operand is in a register called the index register that may be scaled by a factor (e.g., 1, 2, 4, 8, 16).

- Indirect scaled indexed Mode
- Indirect scaled indexed with displacement Mode

## ■ Data Storage – Address Space:

- Separate Register Files for
  - o Integer ops
  - o FP ops
  - o Multimedia
  - 0 .....



FIGURE B.10.1 MIPS R2000 CPU and FPU. Copyright © 2009 Elsevier, Inc. All rights reserved.

# Programs development:

- Writing coding
- Loading into computer
- Execution on computer

 Four steps transforming a C program into a program running on a computer



# Dynamic Linking

- Only link/load library procedure when it is called
  - Requires procedure code to be relocatable
  - Avoids image bloat caused by static linking of all (transitively) referenced libraries
  - Automatically picks up new library versions

## Example:

a C-language program

```
#include <stdio.h>
int
main (int argc, char *argv[])
{
   int i;
   int sum = 0;

   for (i = 0; i <= 100; i = i + 1) sum = sum + i * i;
   printf ("The sum from 0 .. 100 is %d\n", sum);
}</pre>
```

FIGURE B.1.5 The routine written in the C programming language. Copyright © 2009 Elsevier, Inc. All rights reserved.

## Example:

 An assembly-language program

```
.text
       .align
                2
       .globl
                main
main:
                $sp, $sp, 32
       subu
                $ra. 20($sp)
       SW
                $a0. 32($sp)
       sd
                     24($sp)
                $0.
       SW
                     28($sp)
       SW
100p:
                $t6, 28($sp)
       ] W
       mu1
                $t7. $t6. $t6
                $t8, 24($sp)
       1 W
                $t9, $t8, $t7
       addu
                $t9. 24($sp)
       SW
                $t0, $t6, 1
       addu
                $t0. 28($sp)
       SW
                $t0. 100. loop
       ble
       l a
                $a0. str
                $a1, 24($sp)
       1 W
       .jal
                printf
                $v0. $0
       move
                ra. 20(\$sp)
       ] W
                $sp, $sp. 32
       addu
       ir
                $ra
       .data
       .align 0
str:
       .asciiz "The sum from 0 \dots 100 is %d\n"
```

78

FIGURE B.1.4 The same routine written in assembly language with labels, but no comments. The commands that start with periods are assembler directives (see pages B-47–49). .text indicates that succeeding lines contain instructions .data indicates that they contain data. .align n indicates that the items on the succeeding lines should be aligned on a 2n byte boundary. Hence, .align 2 means the next item should be on a word boundary .globl main declares that main is a global symbol that should be visible to code stored in other fi les. Finally, .asciiz stores a null-terminated string in memory. Copyright © 2009 Elsevier, Inc. All rights reserved.

## Example:

 An assembly-language program

```
addiu
             $29, $29, -32
             $31, 20($29)
SW
                  32($29)
SW
             $5.
                  36($29)
SW
             $0.
SW
SW
             $14. 28($29)
] W
             $24. 24($29)
1 W
                   $14
multu
                   $14, 1
addiu
                   $8, 101
slti
                  28($29)
             $8,
SW
             $15
mflo
             $25, $24, $15
addu
             $1.
                   $0, -9
bne
             $25. 24($29)
SW
                  4096
lui
             $5,
                   24($29)
ial
addiu
                   $4. 1072
             $31. 20($29)
1 W
addiu
             $29. $29. 32
             $31
jr
             $2.
                   $0
move
```

**FIGURE B.1.3 The same routine written in assembly language.** However, the code for the routine does not label registers or memory locations nor include comments. Copyright © 2009 Elsevier, Inc. All rights reserved.

## Example:

A machine-language code

```
00100111101111011111111111111100000
1010111110111111100000000000010100
101011111010010000000000000100000
101011111010010100000000000100100
101011111010000000000000000011000
101011111010000000000000000011100
100011111010111100000000000001
00000001110011100000000000011001
0010010111001000000000000000000001
0010100100000001000000001
1010111111010100000000000000001
101011111011100100000000000011000
100011111010010100000000000001
0000110000010000000000011
001001111011110100000000000100000
0000000000000000000100000100001
```

FIGURE B.1.2 MIPS machine language code for a routine to compute and print the sum of the squares of integers between 0 and 100. Copyright © 2009 Elsevier, Inc. All rights reserved.

- How to decide on Instructions:
  - Frequency of Usage

## **Freq of Immediates**

Figure B.9, Page B-12







## ARMv7 & MIPS Similarities

- ARM: the most popular embedded core
- Similar basic set of instructions to MIPS

|                       | ARM              | MIPS             |  |
|-----------------------|------------------|------------------|--|
| Date announced        | 1985             | 1985             |  |
| Instruction size      | 32 bits          | 32 bits          |  |
| Address space         | 32-bit flat      | 32-bit flat      |  |
| Data alignment        | Aligned          | Aligned          |  |
| Data addressing modes | 9                | 3                |  |
| Registers             | 15 × 32-bit      | 31 × 32-bit      |  |
| Input/output          | Memory<br>mapped | Memory<br>mapped |  |

## ARMv7 & MIPS Instruction Formats



#### ■ The Intel x86 ISA

- Evolution with backward compatibility
  - 8080 (1974): 8-bit microprocessor
    - Accumulator, plus 3 index-register pairs
  - 8086 (1978): 16-bit extension to 8080
    - Complex instruction set (CISC)
  - 8087 (1980): floating-point coprocessor
    - Adds FP instructions and register stack
  - 80286 (1982): 24-bit addresses, MMU
    - Segmented memory mapping and protection
  - 80386 (1985): 32-bit extension (now IA-32)
    - Additional addressing modes and operations
    - Paged memory mapping as well as segments

#### ■ The Intel x86 ISA

- Further evolution...
  - i486 (1989): pipelined, on-chip caches and FPU
    - Compatible competitors: AMD, Cyrix, ...
  - Pentium (1993): superscalar, 64-bit datapath
    - Later versions added MMX (Multi-Media eXtension) instructions
    - The infamous FDIV bug
  - Pentium Pro (1995), Pentium II (1997)
    - New microarchitecture (see Colwell, The Pentium Chronicles)
  - Pentium III (1999)
    - Added SSE (Streaming SIMD Extensions) and associated registers
  - Pentium 4 (2001)
    - New microarchitecture
    - Added SSE2 instructions

#### ■ The Intel x86 ISA

- And further...
  - AMD64 (2003): extended architecture to 64 bits
  - EM64T Extended Memory 64 Technology (2004)
    - AMD64 adopted by Intel (with refinements)
    - Added SSE3 instructions
  - Intel Core (2006)
    - Added SSE4 instructions, virtual machine support
  - AMD64 (announced 2007): SSE5 instructions
    - Intel declined to follow, instead...
  - Advanced Vector Extension (announced 2008)
    - Longer SSE registers, more instructions
- If Intel didn't extend with compatibility, its competitors would!
  - Technical elegance ≠ market success

#### Instruction Set Architecture Comparison: x86 vs. MIPS

- General-Purpose Register Architecture:
  - o x86: 16 gprs (general-purpose registers) and 16 fprs (floating-point registers) for register memory instructions
  - o MIPS: 32 gprs and 32 fprs for load-store instructions
- Memory Accesses:
  - o x86: Byte addressing, non-aligned OK
  - o MIPS: Byte addressing, must be aligned
- Addressing:
  - o x86: Register, Immediate, Displacement, no register (absolute), two-register (based indexed with displacement), two register (based with scaled index and displacement)
  - o MIPS: Register, Immediate, Displacement
- Types and sizes of Operands
  - o x86:8-bit ASCII, 16-bit (unicode character or half word), 32-bit (word or integer), 64-bit (double-word or long-integer), 32-bit single precision and 64-bit double-precision and 80-bit extended double precision floating point operands
  - o MIPS: same as above
- Operations
  - o Both: Data transfer, arithmetic, logic, control, and floating point
- Control Flow Instructions
  - o Both: Conditional branch, unconditional jumps, procedure call and return, (PC-relative addressing)
- Encoding of the instruction
  - o x86: Variable length (1-18 bytes)
  - o MIPS: Fixed, all instructions 32-bit long

Adapted from Prof. David Patterson

90

Lecture 1

# ■ Implementing IA-32

- Complex instruction set makes implementation difficult
  - Hardware translates instructions to simpler microoperations
    - Simple instructions: 1–1
    - Complex instructions: 1–many
  - Microengine similar to RISC
  - Market share makes this economically viable

- Comparable performance to RISC
  - Compilers avoid complex instructions

## ARM v8 Instructions

- In moving to 64-bit, ARM did a complete overhaul
- ARM v8 resembles MIPS
  - Changes from v7:
    - No conditional execution field
    - Immediate field is 12-bit constant
    - Dropped load/store multiple
    - PC is no longer a GPR
    - GPR set expanded to 32
    - Addressing modes work for all word sizes
    - Divide instruction
    - Branch if equal/branch if not equal instructions

## Fallacies

- Powerful instruction ⇒ higher performance
  - Fewer instructions required
  - But complex instructions are hard to implement
    - May slow down all instructions, including simple ones
  - Compilers are good at making fast code from simple instructions
- Use assembly code for high performance
  - But modern compilers are better at dealing with modern processors
  - More lines of code ⇒ more errors and less productivity

## Fallacies

- Backward compatibility ⇒ instruction set doesn't change
  - But they do accrete more instructions



## Pitfalls

- Sequential words are not at sequential addresses
  - Increment by 4, not by 1!
- Keeping a pointer to an automatic variable after procedure returns
  - e.g., passing pointer back via an argument
  - Pointer becomes invalid when stack popped

## Concluding Remarks:

- Design principles
  - Simplicity favors regularity
    - √ Fixed size instructions
  - Smaller is faster
    - √ Limited instruction set
  - Good design demands good compromises
    - √ Simple instruction formats
  - Make the common case fast
    - √ Load-store instructions
- Layers of software/hardware
  - Compiler, assembler, hardware
- MIPS: typical of RISC ISAs
  - 5 categories of instructions
  - o c.f. x86

# Concluding Remarks:

- Measure MIPS instruction executions in benchmark programs
  - Consider making the common case fast
  - Consider compromises

| Instruction class | MIPS examples                        | SPEC2006 Int | SPEC2006 FP |
|-------------------|--------------------------------------|--------------|-------------|
| Arithmetic        | add, sub, addi                       | 16%          | 48%         |
| Data transfer     | lw, sw, lb, lbu,<br>lh, lhu, sb, lui | 35%          | 36%         |
| Logical           | and, or, nor, andi, ori, sll, srl    | 12%          | 4%          |
| Cond. Branch      | beq, bne, slt,<br>slti, sltiu        | 34%          | 8%          |
| Jump              | j, jr, jal                           | 2%           | 0%          |

# For a programmer

- A computer is
  - Instruction set
  - Registers available to the programmer
  - Memory Model
  - Data types

## ■ ISA Processor Architecture/Microarchitecture:

- The instruction set architecture implies programmer-visible instruction set o Boundary between HW and SW
- The processor micro-architecture is the internal organization of the processor o Processors with different micro-architectures may share the same architecture; i.e., ISA
  - o Five key areas for compatibility:
    - √ Data representation data formats
    - √ Data storage
    - √ Data access
    - √ Operations on data
    - √ Instruction decoding

- Next lecture
  - Single-Clock Microarchitecture