

## HT32F52342/HT32F52352 Datasheet

32-Bit Arm® Cortex®-M0+ Microcontroller, up to 128 KB Flash and 16 KB SRAM with 1 MSPS ADC, USART, UART, SPI, I<sup>2</sup>C, I<sup>2</sup>S, MCTM, GPTM, BFTM, SCI, CRC, RTC, WDT, PDMA, EBI and USB2.0 FS

Revision: V1.50 Date: April 29, 2019

www.holtek.com



## **Table of Contents**

| 1 | General Description                                             | 6    |
|---|-----------------------------------------------------------------|------|
| 2 | Features                                                        | 7    |
|   | Core                                                            | 7    |
|   | On-chip Memory                                                  | 7    |
|   | Flash Memory Controller – FMC                                   | 7    |
|   | Reset Control Unit – RSTCU                                      | 8    |
|   | Clock Control Unit – CKCU                                       | 8    |
|   | Power Management – PWRCU                                        | 8    |
|   | External Interrupt/Event Controller – EXTI                      | 9    |
|   | Analog to Digital Converter – ADC                               | 9    |
|   | Analog Comparator – CMP                                         | 9    |
|   | I/O Ports – GPIO                                                | . 10 |
|   | Motor Control Timer – MCTM                                      | . 10 |
|   | PWM Generation and Capture Timers – GPTM                        | . 11 |
|   | Single Channel Generation and Capture Timers – SCTM             | . 11 |
|   | Basic Function Timer – BFTM                                     |      |
|   | Watchdog Timer – WDT                                            |      |
|   | Real Time Clock – RTC                                           | . 12 |
|   | Inter-integrated Circuit – I <sup>2</sup> C                     |      |
|   | Serial Peripheral Interface – SPI                               |      |
|   | Universal Synchronous Asynchronous Receiver Transmitter – USART |      |
|   | Universal Asynchronous Receiver Transmitter – UART              |      |
|   | Smart Card Interface – SCI                                      |      |
|   | Inter-IC Sound – I <sup>2</sup> S                               |      |
|   | Cyclic Redundancy Check – CRC                                   |      |
|   | Peripheral Direct Memory Access – PDMA                          |      |
|   | External Bus Interface – EBI                                    |      |
|   | Universal Serial Bus Device Controller – USB                    |      |
|   | Debug Support                                                   |      |
|   | Package and Operation Temperature                               | . 17 |
| 3 | Overview                                                        | 18   |
|   | Device Information                                              | . 18 |
|   | Block Diagram                                                   | . 19 |
|   | Memory Map                                                      | . 20 |
|   | Clock Structure                                                 | . 23 |



| 4 Pin Assignment                                 | 24 |
|--------------------------------------------------|----|
| 5 Electrical Characteristics                     | 31 |
| Absolute Maximum Ratings                         | 31 |
| Recommended DC Operating Conditions              | 31 |
| On-Chip LDO Voltage Regulator Characteristics    | 31 |
| Power Consumption                                | 32 |
| Reset and Supply Monitor Characteristics         | 33 |
| External Clock Characteristics                   | 34 |
| Internal Clock Characteristics                   | 35 |
| PLL Characteristics                              | 36 |
| Memory Characteristics                           | 36 |
| I/O Port Characteristics                         | 36 |
| ADC Characteristics                              | 38 |
| Comparator Characteristics                       | 40 |
| SCTM/GPTM/MCTM Characteristics                   | 40 |
| I <sup>2</sup> C Characteristics                 | 41 |
| SPI Characteristics                              | 42 |
| I <sup>2</sup> S Characteristics                 | 44 |
| USB Characteristics                              | 46 |
| 6 Package Information                            | 47 |
| SAW Type 33-pin QFN (4mm×4mm) Outline Dimensions |    |
| 48-pin LQFP (7mm×7mm) Outline Dimensions         | 49 |
| 64-pin LQFP (7mm×7mm) Outline Dimensions         |    |
|                                                  |    |

3 of 51



## **List of Tables**

| Table 1.  | Features and Peripheral List                           | . 18 |
|-----------|--------------------------------------------------------|------|
| Table 2.  | Register Map                                           | . 21 |
| Table 3.  | Pin Assignment for 33-pin QFN, 48/64-pin LQFP Packages | . 27 |
| Table 4.  | Pin Description                                        | . 29 |
| Table 5.  | Absolute Maximum Ratings                               | . 31 |
| Table 6.  | Recommended DC Operating Conditions                    | . 31 |
| Table 7.  | LDO Characteristics                                    | . 31 |
| Table 8.  | Power Consumption Characteristics                      | . 32 |
|           | V <sub>DD</sub> Power Reset Characteristics            |      |
| Table 10. | LVD/BOD Characteristics                                | . 33 |
| Table 11. | High Speed External Clock (HSE) Characteristics        | . 34 |
| Table 12. | Low Speed External Clock (LSE) Characteristics         | . 34 |
| Table 13. | High Speed Internal Clock (HSI) Characteristics        | . 35 |
| Table 14. | Low Speed Internal Clock (LSI) Characteristics         | . 35 |
|           | PLL Characteristics                                    |      |
| Table 16. | Flash Memory Characteristics                           | . 36 |
| Table 17. | I/O Port Characteristics                               | . 36 |
| Table 18. | ADC Characteristics                                    | . 38 |
|           | Comparator Characteristics                             |      |
| Table 20. | SCTM/GPTM/MCTM Characteristics                         | . 40 |
| Table 21. | I <sup>2</sup> C Characteristics                       | . 41 |
| Table 22. | SPI Characteristics                                    | . 42 |
| Table 23. | I <sup>2</sup> S Characteristics                       | . 44 |
| Table 24. | USB DC Electrical Characteristics                      | . 46 |
| Table 25. | USB AC Flectrical Characteristics                      | 46   |



# **List of Figures**

| Figure 1. Block Diagram                                                                 | 19 |
|-----------------------------------------------------------------------------------------|----|
| Figure 2. Memory Map                                                                    | 20 |
| Figure 3. Clock Structure                                                               | 23 |
| Figure 4. 33-pin QFN Pin Assignment                                                     | 24 |
| Figure 5. 48-pin LQFP Pin Assignment                                                    | 25 |
| Figure 6. 64-pin LQFP Pin Assignment                                                    | 26 |
| Figure 7. ADC Sampling Network Model                                                    | 39 |
| Figure 8. I <sup>2</sup> C Timing Diagrams                                              | 41 |
| Figure 9. SPI Timing Diagrams – SPI Master Mode                                         | 43 |
| Figure 10. SPI Timing Diagrams – SPI Slave Mode with CPHA=1                             | 44 |
| Figure 11. Timing of I <sup>2</sup> S Master Mode                                       | 45 |
| Figure 12. Timing of I <sup>2</sup> S Slave Mode                                        | 45 |
| Figure 13 LISB Signal Rise Time and Fall Time and Cross-Point Voltage (Voss) Definition | 46 |



# **1** General Description

The HOLTEK HT32F52342/52352 devices are high performance, low power consumption 32-bit microcontrollers based around an Arm® Cortex®-M0+ processor core. The Cortex®-M0+ is a next-generation processor core which is tightly coupled with Nested Vectored Interrupt Controller (NVIC), SysTick timer, and including advanced debug support.

The devices operate at a frequency of up to 48 MHz with a Flash accelerator to obtain maximum efficiency. It provides up to 128 KB of embedded Flash memory for code/data storage and 16 KB of embedded SRAM memory for system operation and application program usage. A variety of peripherals, such as ADC, I²C, USART, UART, SPI, I²S, GPTM, MCTM, SCI, CRC-16/32, RTC, WDT, PDMA, EBI, USB2.0 FS, SW-DP (Serial Wire Debug Port), etc., are also implemented in the device series. Several power saving modes provide the flexibility for maximum optimisation between wakeup latency and power consumption, an especially important consideration in low power applications.

The above features ensure that the devices are suitable for use in a wide range of applications, especially in areas such as white goods application control, power monitors, alarm systems, consumer products, handheld equipment, data logging applications, motor control and so on.



Rev. 1.50 6 of 51 April 29, 2019



# **2** Features

#### Core

- 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ processor core
- Up to 48 MHz operating frequency
- 0.93 DMIPS/MHz (Dhrystone v2.1)
- Single-cycle multiplication
- Integrated Nested Vectored Interrupt Controller (NVIC)
- 24-bit SysTick timer

The Cortex®-M0+ processor is a very low gate count, highly energy efficient processor that is intended for microcontroller and deeply embedded applications that require an area optimized, low-power processor. The processor is based on the ARMv6-M architecture and supports Thumb® instruction sets; single-cycle I/O port; hardware multiplier and low latency interrupt respond time.

## **On-chip Memory**

- Up to 128 KB on-chip Flash memory for instruction/data and options storage
- 16 KB on-chip SRAM
- Supports multiple boot modes

The Arm® Cortex®-M0+ processor accesses and debug accesses share the single external interface to external AHB peripherals. The processor accesses take priority over debug accesses. The maximum address range of the Cortex®-M0+ is 4 GB since it has a 32-bit bus address width. Additionally, a pre-defined memory map is provided by the Cortex®-M0+ processor to reduce the software complexity of repeated implementation by different device vendors. However, some regions are used by the Arm® Cortex®-M0+ system peripherals. Refer to the Arm® Cortex®-M0+ Technical Reference Manual for more information. Figure 2 shows the memory map of the HT32F52342/52352 series of devices, including code, SRAM, peripheral, and other pre-defined regions.

## Flash Memory Controller – FMC

- Flash accelerator for maximum efficiency
- 32-Bit word programming with In System Programming Interface (ISP) and In Application Programming (IAP)
- Flash protection capability to prevent illegal access

The Flash Memory Controller, FMC, provides all the necessary functions and pre-fetch buffer for the embedded on-chip Flash Memory. Since the access speed of the Flash Memory is slower than the CPU, a wide access interface with a pre-fetch buffer and cache are provided for the Flash Memory in order to reduce the CPU waiting time which will cause CPU instruction execution delays. Flash Memory word program/page erase functions are also provided.

Rev. 1.50 7 of 51 April 29, 2019



#### **Reset Control Unit - RSTCU**

- Supply supervisor:
  - Power On Reset / Power Down Reset POR/PDR
  - Brown-out Detector BOD
  - Programmable Low Voltage Detector LVD

The Reset Control Unit, RSTCU, has three kinds of reset, a power on reset, a system reset and an APB unit reset. The power on reset, known as a cold reset, resets the full system during power up. A system reset resets the processor core and peripheral IP components with the exception of the SW-DP controller. The resets can be triggered by an external signal, internal events and the reset generators.

#### Clock Control Unit - CKCU

- External 4 to 16 MHz crystal oscillator
- External 32,768 Hz crystal oscillator
- Internal 8 MHz RC oscillator trimmed to ±2 % accuracy at 3.3V operating voltage and 25 °C operating temperature
- Internal 32 kHz RC oscillator
- Integrated system clock PLL
- Independent clock divider and gating bits for peripheral clock sources

The Clock Control unit, CKCU, provides a range of oscillator and clock functions. These include a High Speed Internal RC oscillator (HSI), a High Speed External crystal oscillator (HSE), a Low Speed Internal RC oscillator (LSI), a Low Speed External crystal oscillator (LSE), a Phase Lock Loop (PLL), a HSE clock monitor, clock prescalers, clock multiplexers, APB clock divider and gating circuitry. The AHB, APB and Cortex®-M0+ clocks are derived from the system clock (CK\_SYS) which can come from the LSI, LSE, HSI, HSE or PLL. The Watchdog Timer and Real Time Clock (RTC) use either the LSI or LSE as their clock source.

## **Power Management - PWRCU**

- Single V<sub>DD</sub> power supply: 2.0 V to 3.6 V
- Integrated 1.5 V LDO regulator for CPU core, peripherals and memories power supply
- V<sub>BAT</sub> battery power supply for RTC and backup registers
- Three power domains: V<sub>DD</sub>, 1.5 V and Backup
- Four power saving modes: Sleep, Deep-Sleep1, Deep-Sleep2, Power-Down

Power consumption can be regarded as one of the most important issues for many embedded system applications. Accordingly the Power Control Unit, PWRCU, in these devices provides many types of power saving modes such as Sleep, Deep-Sleep1, Deep-Sleep2 and Power-Down mode. These operating modes reduce the power consumption and allow the application to achieve the best trade-off between the conflicting demands of CPU operating time, speed and power consumption.



### **External Interrupt/Event Controller – EXTI**

- Up to 16 EXTI lines with configurable trigger source and type
- All GPIO pins can be selected as EXTI trigger source
- Source trigger type includes high level, low level, negative edge, positive edge, or both edge
- Individual interrupt enable, wakeup enable and status bits for each EXTI line
- Software interrupt trigger mode for each EXTI line
- Integrated deglitch filter for short pulse blocking

The External Interrupt/Event Controller, EXTI, comprises 16 edge detectors which can generate a wake-up event or interrupt requests independently. Each EXTI line can also be masked independently.

### **Analog to Digital Converter - ADC**

- 12-bit SAR ADC engine
- Up to 1 Msps conversion rate
- Up to 12 external analog input channels

A 12-bit multi-channel ADC is integrated in the device. There are multiplexed channels, which include 12 external analog signal channels and 2 internal channels which can be measured. If the input voltage is required to remain within a specific threshold window, an Analog Watchdog function will monitor and detect these signals. An interrupt will then be generated to inform the device that the input voltage is not within the preset threshold levels. There are three conversion modes to convert an analog signal to digital data. The ADC can be operated in one shot, continuous and discontinuous conversion modes.

## **Analog Comparator - CMP**

- Rail-to-rail comparator
- Each comparator has configurable negative inputs used for flexible voltage selection
- Dedicated I/O pin or internal voltage reference provided by 6-bit scaler
- Programmable hysteresis
- Programming speed and consumption
- Comparator output can be output to I/O or to timers or ADC trigger inputs
- 6-bit scaler can be configurable to dedicated I/O for voltage reference
- Comparator has interrupt generation capability with wakeup from Sleep or Deep Sleep modes through the EXTI controller

The two general purpose comparators (CMP) are implemented within the device. They can be configured either as standalone comparators or combined with the different kinds of peripheral IPs. Each comparator is capable of asserting interrupts to the NVIC or waking up the MCU from Dthe eep Sleep mode through the EXTI wakeup event management unit.



#### I/O Ports - GPIO

- Up to 51 GPIOs
- Port A, B, C, D are mapped as 16 external interrupts EXTI
- Almost all I/O pins have a configurable output driving current.

There are up to 51 General Purpose I/O pins, GPIO, named from PA0~PA15 to PD0~PD3 for the implementation of logic input/output functions. Each of the GPIO ports has a series of related control and configuration registers to maximise flexibility and to meet the requirements of a wide range of applications.

The GPIO ports are pin-shared with other alternative functions to obtain maximum functional flexibility on the package pins. The GPIO pins can be used as alternative functional pins by configuring the corresponding registers regardless of the input or output pins. The external interrupts on the GPIO pins of the device have related control and configuration registers in the External Interrupt Control Unit, EXTI.

#### **Motor Control Timer – MCTM**

- One 16-bit up, down, up/down auto-reload counter
- 16-bit programmable prescaler allowing counter clock frequency division by any factor between 1 and 65536
- Input Capture function
- Compare Match Output
- PWM waveform generation with Edge-aligned and Center-aligned Counting Modes
- Single Pulse Mode Output
- Complementary Outputs with programmable dead-time insertion
- Supports 3-phase motor control and hall sensor interface
- Break input to force the timer's output signals into a reset or fixed condition

The Motor Control Timer consists of a single 16-bit up/down counter, four 16-bit CCRs (Capture/Compare Registers), single one 16-bit counter-reload register (CRR), single 8-bit repetition counter and several control/status registers. It can be used for a variety of purposes including measuring the pulse widths of input signals or generating output waveforms such as compare match outputs, PWM outputs or complementary PWM outputs with dead-time insertion. The MCTM is capable of offering full functional support for motor control, hall sensor interfacing and brake input.

Rev. 1.50 10 of 51 April 29, 2019



### **PWM Generation and Capture Timers – GPTM**

- One 16-bit up, down, up/down auto-reload counter
- 16-bit programmable prescaler allowing counter clock frequency division by any factor between 1 and 65536
- Input Capture function
- Compare Match Output
- PWM waveform generation with Edge-aligned and Center-aligned Counting Modes
- Single Pulse Mode Output
- Encoder interface controller with two inputs using quadrature decoder

The General Purpose Timer consists of one 16-bit up/down-counter, four 16-bit Capture/Compare Registers (CCRs), one 16-bit Counter Reload Register (CRR) and several control/status registers. They can be used for a variety of purposes including general time measurement, input signal pulse width measurement, output waveform generation such as single pulse generation, or PWM output generation. The GPTM supports an Encoder Interface using a decoder with two inputs.

## Single Channel Generation and Capture Timers – SCTM

- One 16-bit up and auto-reload counter
- One channel for each timer
- 16-bit programmable prescaler allowing counter clock frequency division by any factor between 1 and 65536
- Input Capture function
- Compare Match Output
- PWM waveform generation with Edge-aligned
- Single Pulse Mode Output

The Single-Channel Timer consists of one 16-bit up-counter, one 16-bit Capture/Compare Register (CCR), one 16-bit Counter-Reload Register (CRR) and several control/status registers. It can be used for a variety of purposes including general timer, input signal pulse width measurement or output waveform generation such as single pulse generation or PWM output.

#### **Basic Function Timer – BFTM**

- One 32-Bit compare/match count-up counter no I/O control features
- One shot mode counting stops after a match condition
- Repetitive mode restart counter after a match condition

The Basic Function Timer is a simple count-up 32-bit counter designed to measure time intervals and generate a one shot or repetitive interrupts. The BFTM operates in two functional modes, repetitive or one shot mode. In the repetitive mode the BFTM restarts the counter when a compare match event occurs. The BFTM also supports a one shot mode which forces the counter to stop counting when a compare match event occurs.

Rev. 1.50 11 of 51 April 29, 2019



### Watchdog Timer - WDT

- 12-Bit down counter with 3-bit prescaler
- Reset event for the system
- Programmable watchdog timer window function
- Register write protection function

The Watchdog Timer is a hardware timing circuit that can be used to detect system failures due to software malfunctions. It includes a 12-bit count-down counter, a prescaler, a WDT delta value register, WDT operation control circuitry and a WDT protection mechanism. If the software does not reload the counter value before a Watchdog Timer underflow occurs, a reset will be generated when the counter underflows. In addition, a reset is also generated if the software reloads the counter when the counter value is greater than the WDT delta value. This means the counter must be reloaded within a limited timing window using a specific method. The Watchdog Timer counter can be stopped while the processor is in the debug mode. There is a register write protect function which can be enabled to prevent it from changing the Watchdog Timer configuration unexpectedly.

#### Real Time Clock - RTC

- 32-Bit up-counter with a programmable prescaler
- Alarm function
- Interrupt and Wake-up event

The Real Time Clock, RTC, includes an APB interface, a 32-bit count-up counter, a control register, a prescaler, a compare register and a status register. Most of the RTC circuits are located in the Backup Domain except for the APB interface. The APB interface is located in the  $V_{\rm DD15}$  power domain. Therefore, it is necessary to be isolated from the ISO signal that comes from the power control unit when the  $V_{\rm DD15}$  power domain is powered off, that is when the device enters the Power-Down mode. The RTC counter is used as a wakeup timer to generate a system resume signal from the Power-Down mode.

## Inter-integrated Circuit - I<sup>2</sup>C

- Supports both master and slave modes with a frequency of up to 1 MHz
- Provide an arbitration function and clock synchronisation
- Supports 7-bit and 10-bit addressing modes and general call addressing
- Supports slave multi-addressing mode with maskable address

The I<sup>2</sup>C is an internal circuit allowing communication with an external I<sup>2</sup>C interface which is an industry standard two line serial interface used for connection to external hardware. These two serial lines are known as a serial data line, SDA, and a serial clock line, SCL. The I<sup>2</sup>C module provides three data transfer rates: 1. 100 kHz in the Standard mode, 2. 400 kHz in the Fast mode and 3. 1 MHz in the Fast plus mode. The SCL period generation register is used to setup different kinds of duty cycle implementations for the SCL pulse.

The SDA line which is connected directly to the I<sup>2</sup>C bus is a bi-directional data line between the master and slave devices and is used for data transmission and reception. The I<sup>2</sup>C also has an arbitration detect function and clock synchronisation to prevent situations where more than one master attempts to transmit data to the I<sup>2</sup>C bus at the same time.



## Serial Peripheral Interface - SPI

- Supports both master and slave mode
- Frequency of up to (f<sub>PCLK</sub>/2) MHz for the master mode and (f<sub>PCLK</sub>/3) MHz for the slave mode
- FIFO Depth: 8 levels
- Multi-master and multi-slave operation

The Serial Peripheral Interface, SPI, provides an SPI protocol data transmit and receive function in both master and slave mode. The SPI interface uses 4 pins, which are the serial data input and output lines, MISO and MOSI, the clock line, SCK, and the slave select line, SEL. One SPI device acts as a master device which controls the data flow using the SEL and SCK signals to indicate the start of data communication and the data sampling rate. To receive a data byte, the streamed data bits are latched on a specific clock edge and stored in the data register or in the RX FIFO. Data transmission is carried out in a similar way but in a reverse sequence. The mode fault detection provides a capability for multi-master applications.

## **Universal Synchronous Asynchronous Receiver Transmitter – USART**

- Supports both asynchronous and clocked synchronous serial communication modes
- Asynchronous operating baud rate up to (f<sub>PCLK</sub>/16) MHz and synchronous operating rate up to (f<sub>PCLK</sub>/8) MHz
- Full duplex communication
- Fully programmable serial communication characteristics including:
  - Word length: 7, 8, or 9-bit character
  - Parity: Even, odd, or no-parity bit generation and detection
  - Stop bit: 1 or 2 stop bit generation
  - Bit order: LSB-first or MSB-first transfer
- Error detection: Parity, overrun, and frame error
- Auto hardware flow control mode RTS, CTS
- IrDA SIR encoder and decoder
- RS485 mode with output enable control
- FIFO Depth:  $8 \times 9$  bits for both receiver and transmitter

The Universal Synchronous Asynchronous Receiver Transceiver, USART, provides a flexible full duplex data exchange using synchronous or asynchronous data transfer. The USART is used to translate data between parallel and serial interfaces, and is commonly used for RS232 standard communication. The USART peripheral function supports four types of interrupt including Line Status Interrupt, Transmitter FIFO Empty Interrupt, Receiver Threshold Level Reaching Interrupt and Time Out Interrupt. The USART module includes a transmitter FIFO, (TX\_FIFO) and receiver FIFO (RX\_FIFO). The software can detect a USART error status by reading the Line Status Register, LSR. The status includes the type and the condition of transfer operations as well as several error conditions resulting from Parity, Overrun, Framing and Break events.



## **Universal Asynchronous Receiver Transmitter – UART**

- Asynchronous serial communication operating baud-rate up to (f<sub>PCLK</sub>/16) MHz
- Full duplex communication
- Fully programmable serial communication characteristics including:
  - Word length: 7, 8, or 9-bit character
  - Parity: Even, odd, or no-parity bit generation and detection
  - Stop bit: 1 or 2 stop bit generation
  - Bit order: LSB-first or MSB-first transfer
- Error detection: Parity, overrun, and frame error

The Universal Asynchronous Receiver Transceiver, UART, provides a flexible full duplex data exchange using asynchronous transfer. The UART is used to translate data between parallel and serial interfaces, and is commonly used for RS232 standard communication. The UART peripheral function supports Line Status Interrupt. The software can detect a UART error status by reading the Line Status Register, LSR. The status includes the type and the condition of transfer operations as well as several error conditions resulting from Parity, Overrun, Framing and Break events.

#### Smart Card Interface - SCI

- Supports ISO 7816-3 standard
- Character mode
- Single transmit buffer and single receive buffer
- 11-bit ETU (elementary time unit) counter
- 9-bit guard time counter
- 24-bit general purpose waiting time counter
- Parity generation and checking
- Automatic character retry on parity error detection in transmission and reception modes

The Smart Card Interface is compatible with the ISO 7816-3 standard. This interface includes Card Insertion/Removal detection, SCI data transfer control logic and data buffers, internal Timer Counters and corresponding control logic circuits to perform all the necessary Smart Card operations. The Smart Card interface acts as a Smart Card Reader to facilitate communication with the external Smart Card. The overall functions of the Smart Card interface are controlled by a series of registers including control and status registers together with several corresponding interrupts which are generated to get the attention of the microcontroller for SCI transfer status.

Rev. 1.50 14 of 51 April 29, 2019



#### Inter-IC Sound - I2S

- Master or slave mode
- Mono and stereo
- I2S-justified, Left-justified and Right-justified mode
- 8/16/24/32-bit sample size with 32-bit channel extended
- 8 × 32-bit TX & RX FIFO with PDMA supported
- 8-bit Fractional Clock Divider with rate control

The I<sup>2</sup>S is a synchronous communication interface that can be used as a master or slave to exchange data with other audio peripherals, such as ADCs or DACs. The I<sup>2</sup>S supports a variety of data formats. In addition to the stereo I2S-justified, Left-justified and Right-justified modes, there are mono PCM modes with 8/16/24/32-bit sample size. When the I<sup>2</sup>S operates in the master mode, then when using the fractional divider, it can provide an accurate sampling frequency output and support the rate control function and fine-tuning of the output frequency to avoid system problems caused by the cumulative frequency error between different devices.

## Cyclic Redundancy Check - CRC

- Support CRC16 polynomial: 0x8005,  $X^{16} + X^{15} + X^2 + 1$
- Support CCITT CRC16 polynomial: 0x1021,  $X^{16} + X^{12} + X^5 + 1$
- Support IEEE-802.3 CRC32 polynomial: 0x04C11DB7,  $X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^{8} + X^{7} + X^{5} + X^{4} + X^{2} + X + 1$
- Supports 1's complement, byte reverse & bit reverse operation on data and checksum
- Supports byte, half-word & word data size
- Programmable CRC initial seed value
- CRC computation executed in 1 AHB clock cycle for 8-bit data and 4 AHB clock cycles for 32-bit data
- Supports PDMA to complete a CRC computation of a block of memory

The CRC calculation unit is an error detection technique test algorithm which is used to verify data transmission or storage data correctness. A CRC calculation takes a data stream or a block of data as its input and generates a 16- or 32-bit output remainder. Ordinarily, a data stream is suffixed by a CRC code and used as a checksum when being sent or stored. Therefore, the received or restored data stream is calculated by the same generator polynomial as described above. If the new CRC code result does not match the one calculated earlier, then this means that the data stream contains a data error.



## Peripheral Direct Memory Access - PDMA

- 6 channels with trigger source grouping
- 8-/16-/32-bit width data transfer
- Supports Address increment, decrement or fixed mode
- 4-level programmable channel priority
- Auto reload mode
- Supports trigger source: ADC, SPI, USART, UART, I<sup>2</sup>C, I<sup>2</sup>S, GPTM, MCTM, SCI and software request

The Peripheral Direct Memory Access controller, PDMA, moves data between the peripherals and the system memory on the AHB bus. Each PDMA channel has a source address, destination address, block length and transfer count. The PDMA can exclude the CPU intervention and avoid interrupt service routine execution. It improves system performance as the software does not need to connect each data movement operation.

#### External Bus Interface - EBI

- Programmable interface for various memory types
- Translate the AHB transactions into the appropriate external device protocol
- Individual chip select signal for per memory bank
- Programmable timing to support a wide range of devices
- Automatic translation when AHB transaction width and external memory interface width is different
- Write buffer to decrease the stalling of the AHB write burst transaction
- Multiplexed and non-multiplexed address and data line configurations
  - Up to 21 address lines
  - Up to 16-bit data bus width

The external bus interface is able to access external parallel interface devices such as SRAM, Flash and LCD modules. The interface is memory mapped into the CPU internal address map. The data and address lines are multiplexed in order to reduce the number of pins required to connect to the external devices. The read/write timing of the bus can be adjusted to meet the timing specification of the external devices. Note the interface only supports asynchronous 8 or 16-bit bus interface.



#### **Universal Serial Bus Device Controller – USB**

- Complies with USB 2.0 full-speed (12 Mbps) specification
- On-chip USB full-speed transceiver
- 1 control endpoint (EP0) for control transfer
- 3 single-buffered endpoints for bulk and interrupt transfer
- 4 double-buffered endpoints for bulk, interrupt and isochronous transfer
- 1,024 bytes EP SRAM used as the endpoint data buffers

The USB device controller is compliant with the USB 2.0 full-speed specification. There is one control endpoint known as Endpoint 0 and seven configurable endpoints. A 1024-byte SRAM is used as the endpoint buffer. Each endpoint buffer size is programmable using corresponding registers, which provides maximum flexibility for various applications. The integrated USB full-speed transceiver helps to minimise the overall system complexity and cost. The USB functional block also contains the resume and suspend feature to meet the requirements of low-power consumption.

### **Debug Support**

- Serial Wire Debug Port SW-DP
- 4 comparators for hardware breakpoint or code / literal patch
- 2 comparators for hardware watchpoints

## **Package and Operation Temperature**

- 33-pin QFN, 48/64-pin LQFP package
- Operation temperature range: -40 °C to +85 °C

Rev. 1.50 17 of 51 April 29, 2019



# **3** Overview

## **Device Information**

**Table 1. Features and Peripheral List** 

| Perip                   | herals           | HT32F52342 HT32F52352   |       |  |  |  |  |
|-------------------------|------------------|-------------------------|-------|--|--|--|--|
| Main Flash (KB)         |                  | 64                      | 127.5 |  |  |  |  |
| Option Bytes Flash (KB) | )                | 0.5                     | 0.5   |  |  |  |  |
| SRAM (KB)               |                  | 8                       | 16    |  |  |  |  |
|                         | MCTM             | 1                       |       |  |  |  |  |
|                         | GPTM             | 2                       |       |  |  |  |  |
| Timers                  | SCTM             | 2                       |       |  |  |  |  |
| Timers                  | BFTM             | 2                       |       |  |  |  |  |
|                         | RTC              | 1                       |       |  |  |  |  |
|                         | WDT              | 1                       |       |  |  |  |  |
|                         | USB              | 1                       |       |  |  |  |  |
|                         | SPI              | 2                       |       |  |  |  |  |
|                         | USART            | 2                       |       |  |  |  |  |
| Communication           | UART             | 2                       |       |  |  |  |  |
|                         | I <sup>2</sup> C | 2                       |       |  |  |  |  |
|                         | I <sup>2</sup> S | 1                       |       |  |  |  |  |
|                         | SCI (ISO7816-3)  | 2                       |       |  |  |  |  |
| EBI                     |                  | 1                       |       |  |  |  |  |
| CRC-16/32               |                  | 1                       |       |  |  |  |  |
| GPIO                    |                  | Up to 51                |       |  |  |  |  |
| EXTI                    |                  | 16                      |       |  |  |  |  |
| 12-bit ADC              |                  | 1                       |       |  |  |  |  |
| Number of channels      |                  | 12 Channels             |       |  |  |  |  |
| Comparator              |                  | 2                       |       |  |  |  |  |
| CPU frequency           |                  | Up to 48 MHz            |       |  |  |  |  |
| Operating voltage       |                  | 2.0 V ~ 3.6 V           |       |  |  |  |  |
| Operating temperature   |                  | -40 °C ~ +85 °C         |       |  |  |  |  |
| Package                 |                  | 33-pin QFN, 48/64-pin L | QFP   |  |  |  |  |



## **Block Diagram**



Figure 1. Block Diagram



## **Memory Map**



Figure 2. Memory Map



Table 2. Register Map

| Start Address | End Address | Peripheral       | Bus |
|---------------|-------------|------------------|-----|
| 0x4000_0000   | 0x4000_0FFF | USART0           |     |
| 0x4000_1000   | 0x4000_1FFF | UART0            |     |
| 0x4000_2000   | 0x4000_3FFF | Reserved         |     |
| 0x4000_4000   | 0x4000_4FFF | SPI0             |     |
| 0x4000_5000   | 0x4001_9FFF | Reserved         |     |
| 0x4001_0000   | 0x4001_0FFF | ADC              |     |
| 0x4001_1000   | 0x4002_1FFF | Reserved         |     |
| 0x4002_2000   | 0x4002_2FFF | AFIO             |     |
| 0x4002_3000   | 0x4002_3FFF | Reserved         |     |
| 0x4002_4000   | 0x4002_4FFF | EXTI             |     |
| 0x4002_5000   | 0x4002_BFFF | Reserved         |     |
| 0x4002_6000   | 0x4002_6FFF | I <sup>2</sup> S |     |
| 0x4002_7000   | 0x4002_BFFF | Reserved         |     |
| 0x4002_C000   | 0x4002_CFFF | MCTM             |     |
| 0x4002_D000   | 0x4003_3FFF | Reserved         |     |
| 0x4003_4000   | 0x4003_4FFF | SCTM0            |     |
| 0x4003_5000   | 0x4003_9FFF | Reserved         |     |
| 0x4003_A000   | 0x4003_AFFF | SCI1             |     |
| 0x4003_C000   | 0x4004_0FFF | Reserved         |     |
| 0x4004_0000   | 0x4004_0FFF | USART1           |     |
| 0x4004_1000   | 0x4004_1FFF | UART1            | APB |
| 0x4004_2000   | 0x4004_2FFF | Reserved         | APB |
| 0x4004_3000   | 0x4004_3FFF | SCI0             |     |
| 0x4004_4000   | 0x4004_4FFF | SPI1             |     |
| 0x4004_5000   | 0x4004_7FFF | Reserved         |     |
| 0x4004_8000   | 0x4004_8FFF | I2C0             |     |
| 0x4004_9000   | 0x4004_9FFF | I2C1             |     |
| 0x4004_A000   | 0x4005_7FFF | Reserved         |     |
| 0x4005_8000   | 0x4005_8FFF | Comparator       |     |
| 0x4005_9000   | 0x4006_7FFF | Reserved         |     |
| 0x4006_8000   | 0x4006_8FFF | WDT              |     |
| 0x4006_9000   | 0x4006_9FFF | Reserved         |     |
| 0x4006_A000   | 0x4006_AFFF | RTC/PWRCU        |     |
| 0x4006_B000   | 0x4006_DFFF | Reserved         |     |
| 0x4006_E000   | 0x4006_EFFF | GPTM0            |     |
| 0x4006_F000   | 0x4006_FFFF | GPTM1            |     |
| 0x4007_0000   | 0x4007_3FFF | Reserved         |     |
| 0x4007_4000   | 0x4007_4FFF | SCTM1            |     |
| 0x4007_5000   | 0x4007_5FFF | Reserved         |     |
| 0x4007_6000   | 0x4007_6FFF | BFTM0            |     |
| 0x4007_7000   | 0x4007_7FFF | BFTM1            |     |
| 0x4007_8000   | 0x4007_FFFF | Reserved         |     |



| Start Address | End Address | Peripheral             | Bus  |  |  |  |
|---------------|-------------|------------------------|------|--|--|--|
| 0x4008_0000   | 0x4008_1FFF | FMC                    |      |  |  |  |
| 0x4008_2000   | 0x4008_7FFF | Reserved               |      |  |  |  |
| 0x4008_8000   | 0x4008_9FFF | CKCU/RSTCU             |      |  |  |  |
| 0x4008_A000   | 0x4008_BFFF | CRC                    |      |  |  |  |
| 0x4008_C000   | 0x4008_FFFF | Reserved               |      |  |  |  |
| 0x4009_0000   | 0x4009_1FFF | PDMA Control Registers |      |  |  |  |
| 0x4009_2000   | 0x400C_BFFF | Reserved               |      |  |  |  |
| 0x4009_8000   | 0x4009_9FFF | EBI Control Registers  | ALID |  |  |  |
| 0x4009_A000   | 0x400A_7FFF | Reserved               | AHB  |  |  |  |
| 0x400A_8000   | 0x400A_BFFF | USB                    |      |  |  |  |
| 0x400A_C000   | 0x400A_FFFF | Reserved               |      |  |  |  |
| 0x400B_0000   | 0x400B_1FFF | GPIOA                  |      |  |  |  |
| 0x400B_2000   | 0x400B_3FFF | GPIOB                  |      |  |  |  |
| 0x400B_4000   | 0x400B_5FFF | GPIOC                  |      |  |  |  |
| 0x400B_6000   | 0x400B_7FFF | GPIOD                  |      |  |  |  |
| 0x400B_8000   | 0x400F_FFFF | Reserved               |      |  |  |  |



#### **Clock Structure**



Figure 3. Clock Structure



# 4

## **Pin Assignment**



Figure 4. 33-pin QFN Pin Assignment





Figure 5. 48-pin LQFP Pin Assignment





Figure 6. 64-pin LQFP Pin Assignment



Table 3. Pin Assignment for 33-pin QFN, 48/64-pin LQFP Packages

| F          | Package    | ,         |                   |      |              |     |               |               |                | 1                | ion Mapp     | T            |              | 1    | 1    |       |      |                 |
|------------|------------|-----------|-------------------|------|--------------|-----|---------------|---------------|----------------|------------------|--------------|--------------|--------------|------|------|-------|------|-----------------|
|            |            | AF0       |                   | AF1  | AF2          | AF3 | AF4           | AF5           | AF6            | AF7              | AF8          | AF9          | AF10         | AF11 | AF12 |       | AF14 | AF15<br>System  |
| 64<br>LQFP | 48<br>LQFP | 33<br>QFN | System<br>Default | GPIO | ADC          | CMP | MCTM<br>/GPTM | SPI           | USART<br>/UART | I <sup>2</sup> C | SCI          | EBI          | I2S          | N/A  | N/A  | SCTM  | N/A  | System<br>Other |
| 1          | 1          | 1         | PA0               |      | ADC_<br>IN0  |     | GT1_<br>CH0   | SPI1_<br>SCK  | USR0_<br>RTS   | I2C1_<br>SCL     | SCI0_<br>CLK |              | 12S_WS       |      |      |       |      |                 |
| 2          | 2          | 2         | PA1               |      | ADC_<br>IN1  |     | GT1_<br>CH1   | SPI1_<br>MOSI | USR0_<br>CTS   | I2C1_<br>SDA     | SCI0_<br>DIO |              | I2S_<br>BCLK |      |      |       |      |                 |
| 3          | 3          | 3         | PA2               |      | ADC_<br>IN2  |     | GT1_<br>CH2   | SPI1_<br>MISO | USR0_<br>TX    |                  |              |              | I2S_<br>SDO  |      |      |       |      |                 |
| 4          | 4          | 4         | PA3               |      | ADC_<br>IN3  |     | GT1_<br>CH3   | SPI1_<br>SEL  | USR0_<br>RX    |                  |              |              | I2S_SDI      |      |      |       |      |                 |
| 5          | 5          | 5         | PA4               |      | ADC_<br>IN4  |     | GT0_<br>CH0   | SPI0_<br>SCK  | USR1_<br>TX    | I2C0_<br>SCL     | SCI1_<br>CLK |              |              |      |      |       |      |                 |
| 6          | 6          | 6         | PA5               |      | ADC_<br>IN5  |     | GT0_<br>CH1   | SPI0_<br>MOSI | USR1_<br>RX    | I2C0_<br>SDA     | SCI1_<br>DIO |              |              |      |      |       |      |                 |
| 7          | 7          |           | PA6               |      | ADC_<br>IN6  |     | GT0_<br>CH2   | SPIO_<br>MISO | USR1_<br>RTS   | ODA              | SCI1_<br>DET |              |              |      |      |       |      |                 |
| 8          | 8          |           | PA7               |      | ADC_<br>IN7  |     | GT0_<br>CH3   | SPIO_<br>SEL  | USR1_<br>CTS   |                  | DET          |              | I2S_<br>MCLK |      |      |       |      |                 |
| 9          |            |           | VDD_4             |      | IIN /        |     | СПЗ           | SEL           | CIS            |                  |              |              | WICLK        |      |      |       |      |                 |
| 10         |            |           | VSS_4             |      |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 11         | 9          |           | PC4               |      | ADC_<br>IN8  |     | GT0_<br>CH0   | SPI1_<br>SEL  | UR0_<br>TX     | I2C1_<br>SCL     |              | EBI_<br>A19  |              |      |      | SCTM0 |      |                 |
| 12         | 10         |           | PC5               |      | ADC_<br>IN9  |     | GT0_<br>CH1   | SPI1_<br>SCK  | UR0_<br>RX     | I2C1_<br>SDA     |              | EBI_<br>A20  |              |      |      | SCTM1 |      |                 |
| 13         |            |           | PC8               |      | ADC_<br>IN10 |     | GT0_<br>CH2   | SPI1_<br>MOSI | KA             | SDA              |              | EBI_<br>A0   |              |      |      |       |      |                 |
| 14         |            |           | PC9               |      | ADC_         |     | GT0_          | SPI1          |                |                  |              | EBI_         |              |      |      |       |      |                 |
| 15         | 11         | 7         | PC6               |      | IN11         |     | CH3           | MISO          | USR0_          | 12C0_            |              | A1           |              |      |      |       |      |                 |
|            |            |           |                   |      |              |     | CH2           |               | TX             | SCL              |              |              |              |      |      |       |      |                 |
| 15         | 11         | 7         | USBDM             |      |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 16<br>16   | 12<br>12   | 8         | USBDP<br>PC7      |      |              |     | MT_           |               | USR0_          | 12C0_            |              |              |              |      |      |       |      |                 |
| 17         | 13         | 9         | CLDO              |      |              |     | CH2N          |               | RX             | SDA              |              |              |              |      |      |       |      |                 |
| 18         | 14         | 10        | VDD_1             |      |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 19         | 15         | 11        | VSS_1             |      |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 20         | 16         | 12        | nRST              |      |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 21         | 17         |           | VBAT              |      |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 22         | 18         | 13        | X32KIN            | PB10 |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 23         | 19         | 14        | X32KOUT           | PB11 |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 24         | 20         | 15        | RTCOUT            | PB12 |              |     |               |               |                |                  |              |              |              |      |      |       |      | WAKEU           |
| 25         |            |           | PD0               |      |              |     |               |               |                | I2C0_<br>SDA     |              | EBI_<br>A18  | I2S_SDI      |      |      | SCTM0 |      |                 |
| 26         | 21         | 16        | XTALIN            | PB13 |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 27         | 22         | 17        | XTALOUT           | PB14 |              |     |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 28         | 23         |           | PB15              |      |              |     | MT_<br>CH0    | SPI0_<br>SEL  | USR1_<br>TX    | I2C1_<br>SCL     |              | EBI_<br>A16  | I2S_<br>MCLK |      |      |       |      |                 |
| 29         | 24         |           | PC0               |      |              |     | MT_<br>CH0N   | SPI0_<br>SCK  | USR1_<br>RX    | I2C1_<br>SDA     |              | EBI_<br>A17  |              |      |      |       |      |                 |
| 30         |            |           | PC10              |      |              |     | GT1_<br>CH0   | SPI1_<br>SEL  |                |                  |              | EBI_<br>AD13 | I2S_WS       |      |      |       |      |                 |
| 31         |            |           | PC11              |      |              |     | GT1_<br>CH1   | SPI1_<br>SCK  |                |                  |              | EBI_<br>AD14 | I2S_<br>BCLK |      |      |       |      |                 |
| 32         |            |           | PC12              |      |              |     | GT1_<br>CH2   | SPI1_<br>MOSI | UR1_<br>TX     | I2C0_<br>SCL     |              | EBI_<br>AD15 | I2S_<br>SDO  |      |      |       |      |                 |
| 33         |            |           | PC13              |      |              |     | GT1_<br>CH3   | SPI1_<br>MISO | UR1_<br>RX     | I2C0_<br>SDA     |              | EBI_<br>CS3  | I2S_SDI      |      |      |       |      |                 |
| 34         | 25         |           | PA8               |      |              |     |               |               | USR0_<br>TX    |                  | SCI1_<br>CLK |              | I2S_<br>MCLK |      |      |       |      |                 |
| 35         | 26         | 18        | PA9<br>_BOOT      |      |              |     |               | SPI0_<br>MOSI |                |                  | SCI1_<br>DIO | EBI_<br>A1   | 12S_WS       |      |      |       |      | СКОИТ           |
| 36         | 27         |           | PA10              |      |              |     | MT_<br>CH1    |               | USR0_<br>RX    |                  | SCI0_<br>DET |              |              |      |      |       |      |                 |



|            |            |           |                   |      |     |       |               |               | Alternat       | e Funct          | ion Mapp     | oing         |              |      |      |       |      |                 |
|------------|------------|-----------|-------------------|------|-----|-------|---------------|---------------|----------------|------------------|--------------|--------------|--------------|------|------|-------|------|-----------------|
|            | Package    | •         | AF0               | AF1  | AF2 | AF3   | AF4           | AF5           | AF6            | AF7              | AF8          | AF9          | AF10         | AF11 | AF12 | AF13  | AF14 | AF15            |
| 64<br>LQFP | 48<br>LQFP | 33<br>QFN | System<br>Default | GPIO | ADC | СМР   | MCTM<br>/GPTM | SPI           | USART<br>/UART | I <sup>2</sup> C | SCI          | EBI          | I2S          | N/A  | N/A  | SCTM  | N/A  | System<br>Other |
| 37         | 28         |           | PA11              |      |     |       | MT_<br>CH1N   | SPIO_<br>MISO |                |                  | SCI1_<br>DET | EBI_<br>A0   | I2S_<br>MCLK |      |      | SCTM0 |      |                 |
| 38         | 29         | 19        | SWCLK             | PA12 |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 39         | 30         | 20        | SWDIO             | PA13 |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 40         | 31         | 21        | PA14              |      |     |       | MT_<br>CH0    | SPI1_<br>SEL  | USR1_<br>TX    | I2C1_<br>SCL     | SCI0_<br>CLK | EBI_<br>AD0  |              |      |      |       |      |                 |
| 41         | 32         | 22        | PA15              |      |     |       | MT_<br>CH0N   | SPI1_<br>SCK  | USR1_<br>RX    | I2C1_<br>SDA     | SCI0_<br>DIO | EBI_<br>AD1  |              |      |      | SCTM1 |      |                 |
| 42         |            |           | VDD_2             |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 43         |            |           | VSS_2             |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 44         | 33         | 23        | PB0               |      |     |       | MT_<br>CH1    | SPI1_<br>MOSI | USR0_<br>TX    | I2C0_<br>SCL     |              | EBI_<br>AD2  |              |      |      |       |      |                 |
| 45         | 34         | 24        | PB1               |      |     |       | MT_<br>CH1N   | SPI1_<br>MISO | USR0_<br>RX    | I2C0_<br>SDA     |              | EBI_<br>AD3  |              |      |      |       |      |                 |
| 46         |            |           | PD1               |      |     |       | MT_<br>CH2    |               | USR1_<br>RTS   |                  | SCI0_<br>CLK | EBI_<br>AD10 |              |      |      |       |      |                 |
| 47         |            |           | PD2               |      |     |       | MT_<br>CH2N   |               | USR1_<br>CTS   |                  | SCI0_<br>DIO | EBI_<br>AD11 |              |      |      |       |      |                 |
| 48         |            |           | PD3               |      |     |       | MT_<br>CH3    |               |                |                  | SCI0_<br>DET | EBI_<br>AD12 |              |      |      |       |      |                 |
|            | 35         |           | VDD_2             |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
|            | 36         | 33        | VSS_2             |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 49         | 37         | 25        | PB2               |      |     |       | MT_<br>CH2    | SPI0_<br>SEL  | UR0_<br>TX     |                  |              | EBI_<br>AD4  |              |      |      |       |      |                 |
| 50         | 38         | 26        | PB3               |      |     |       | MT_<br>CH2N   | SPI0_<br>SCK  | UR0_<br>RX     |                  |              | EBI_<br>AD5  |              |      |      | SCTM1 |      |                 |
| 51         | 39         | 27        | PB4               |      |     |       | MT_<br>BRK    | SPI0_<br>MOSI | UR1_<br>TX     |                  |              | EBI_<br>AD6  |              |      |      | SCTM0 |      |                 |
| 52         | 40         | 28        | PB5               |      |     |       | MT_<br>BRK    | SPI0_<br>MISO | UR1_<br>RX     |                  |              | EBI_<br>AD7  |              |      |      |       |      |                 |
| 53         |            |           | PC14              |      |     |       | MT_<br>CH3    |               |                | I2C0_<br>SCL     |              | EBI_<br>AD8  |              |      |      |       |      |                 |
| 54         |            |           | PC15              |      |     |       |               |               |                | I2C0_<br>SDA     |              | EBI_<br>AD9  |              |      |      | SCTM1 |      |                 |
| 55         |            |           | VDD_3             |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 56         |            |           | VSS_3             |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 57         | 41         |           | PC1               |      |     | CN0   | MT_<br>CH0    | SPI1_<br>SEL  | UR1_<br>TX     |                  |              | EBI_<br>OE   | I2S_<br>MCLK |      |      |       |      |                 |
| 58         | 42         |           | PC2               |      |     | CP0   | MT_<br>CH0N   | SPI1_<br>SCK  |                |                  |              | EBI_<br>CS0  |              |      |      |       |      |                 |
| 59         | 43         |           | PC3               |      |     | COUT0 |               | SPI1_<br>MOSI | UR1_<br>RX     |                  |              | EBI_<br>WE   |              |      |      |       |      |                 |
| 60         | 44         |           | PB6               |      |     | CN1   | MT_<br>CH2    | SPI1_<br>MISO | UR0_<br>TX     |                  | SCI1_<br>CLK | EBI_<br>ALE  | I2S_<br>BCLK |      |      |       |      |                 |
| 61         | 45         | 29        | PB7               |      |     | CP1   | MT_<br>CH2N   |               |                | I2C1_<br>SCL     | SCI1_<br>DET | EBI_<br>CS1  | I2S_<br>SDO  |      |      |       |      |                 |
| 62         | 46         | 30        | PB8               |      |     | COUT1 | MT_<br>CH3    |               | UR0_<br>RX     | I2C1_<br>SDA     | SCI1_<br>DIO | EBI_<br>CS2  | I2S_SDI      |      |      |       |      |                 |
| 63         | 47         | 31        | VDDA              |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |
| 64         | 48         | 32        | VSSA              |      |     |       |               |               |                |                  |              |              |              |      |      |       |      |                 |



**Table 4. Pin Description** 

|        | in Numbe |       |                     |          | I/O       |              | Description                                                                                                                   |
|--------|----------|-------|---------------------|----------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------|
|        |          |       | Pin                 | Туре     | Structure | Output       | •                                                                                                                             |
| 64LQFP | 48LQFP   | 33QFN | Name                | (Note1)  | (Note2)   | Driving      | Default Function (AF0)                                                                                                        |
| 1      | 1        | 1     | PA0                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 2      | 2        | 2     | PA1                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 3      | 3        | 3     | PA2                 | AI/O     | 33V       | 4/8/12/16 mA | PA2                                                                                                                           |
| 4      | 4        | 4     | PA3                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 5      | 5        | 5     | PA4                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 6      | 6        | 6     | PA5                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 7      | 7        |       | PA6                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 8      | 8        |       | PA7                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 9      | _        |       | VDD_4               | Р        | _         | _            | Voltage for digital I/O                                                                                                       |
| 10     | _        |       | VSS_4               | Р        | _         | _            | Ground reference for digital I/O                                                                                              |
| 11     | 9        |       | PC4                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 12     | 10       |       | PC5                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 13     |          |       | PC8                 | AI/O     | 33V       | 4/8/12/16 mA |                                                                                                                               |
| 14     | _        |       | PC9                 | AI/O     | 33V       | 4/8/12/16 mA | PC9                                                                                                                           |
| 15     | 11       | 7     | PC6                 | I/O      | 33V       | 4/8/12/16 mA | PC6                                                                                                                           |
| 15     | 11       | 7     | USBDM               | AI/O     | _         | _            | USB Differential data bus conforming to the Universal Serial Bus standard.                                                    |
|        |          |       |                     |          |           |              | USB Differential data bus conforming                                                                                          |
| 16     | 12       | 8     | USBDP               | AI/O     | _         | _            | to the Universal Serial Bus standard.                                                                                         |
| 16     | 12       | 8     | PC7                 | I/O      | 33V       | 4/8/12/16 mA | PC7                                                                                                                           |
| 17     | 13       | 9     | CLDO                | Р        | _         | _            | Core power LDO 1.5 V output. It is recommended to connect a 2.2 µF capacitor as close as possible between this pin and VSS_1. |
| 18     | 14       | 10    | VDD_1               | Р        | _         | _            | Voltage for digital I/O                                                                                                       |
| 19     | 15       | 11    | VSS_1               | Р        | _         | _            | Ground reference for digital I/O                                                                                              |
| 20     | 16       | 12    | nRST                | I(BK)    | 33V_PU    | _            | External reset pin and external wakeup pin in the Power-Down mode                                                             |
| 21     | 17       |       | VBAT                | Р        | _         | _            | Battery power input for the backup domain                                                                                     |
| 22     | 18       | 13    | PB10 <sup>(4)</sup> | AI/O(BK) | 33V       | < 2 mA       | X32KIN                                                                                                                        |
| 23     | 19       | 14    | PB11 <sup>(4)</sup> | AI/O(BK) | 33V       | < 2 mA       | X32KOUT                                                                                                                       |
| 24     | 20       | 15    | PB12 <sup>(4)</sup> | I/O(BK)  | 33V       | < 2 mA       | RTCOUT                                                                                                                        |
| 25     |          |       | PD0                 | I/O      | 33V       | 4/8/12/16 mA | PD0                                                                                                                           |
| 26     | 21       | 16    | PB13                | AI/O     | 33V       | 4/8/12/16 mA | XTALIN                                                                                                                        |
| 27     | 22       | 17    | PB14                | AI/O     | 33V       | 4/8/12/16 mA | XTALOUT                                                                                                                       |
| 28     | 23       |       | PB15                | I/O      | 33V       | 4/8/12/16 mA | PB15                                                                                                                          |
| 29     | 24       |       | PC0                 | I/O      | 33V       | 4/8/12/16 mA | PC0                                                                                                                           |
| 30     | _        |       | PC10                | I/O      | 33V       | 4/8/12/16 mA | PC10                                                                                                                          |
| 31     | _        |       | PC11                | I/O      | 33V       | 4/8/12/16 mA | PC11                                                                                                                          |
| 32     | _        |       | PC12                | I/O      | 33V       | 4/8/12/16 mA | PC12                                                                                                                          |
| 33     | _        |       | PC13                | I/O      | 33V       | 4/8/12/16 mA | PC13                                                                                                                          |
| 34     | 25       |       | PA8                 | I/O      | 33V_PU    | 4/8/12/16 mA | PA8                                                                                                                           |



| Pin Number |        | Pin Type |       | I/O     | Output               | Description  |                                             |  |  |
|------------|--------|----------|-------|---------|----------------------|--------------|---------------------------------------------|--|--|
| 64LQFP     | 48LQFP | 33QFN    | Name  | (Note1) | Structure<br>(Note2) | Driving      | Default Function (AF0)                      |  |  |
| 35         | 26     | 18       | PA9   | I/O     | 33V_PU               | 4/8/12/16 mA | PA9_BOOT                                    |  |  |
| 36         | 27     |          | PA10  | I/O     | 33V                  | 4/8/12/16 mA | PA10                                        |  |  |
| 37         | 28     |          | PA11  | I/O     | 33V                  | 4/8/12/16 mA | PA11                                        |  |  |
| 38         | 29     | 19       | PA12  | I/O     | 33V_PU               | 4/8/12/16 mA | SWCLK                                       |  |  |
| 39         | 30     | 20       | PA13  | I/O     | 33V_PU               | 4/8/12/16 mA | SWDIO                                       |  |  |
| 40         | 31     | 21       | PA14  | I/O     | 33V                  | 4/8/12/16 mA | PA14                                        |  |  |
| 41         | 32     | 22       | PA15  | I/O     | 33V                  | 4/8/12/16 mA | PA15                                        |  |  |
| 42         | _      |          | VDD_2 | Р       | _                    | _            | Voltage for digital I/O                     |  |  |
| 43         | _      |          | VSS_2 | Р       | _                    | _            | Ground reference for digital I/O            |  |  |
| 44         | 33     | 23       | PB0   | I/O     | 33V                  | 4/8/12/16 mA | PB0                                         |  |  |
| 45         | 34     | 24       | PB1   | I/O     | 33V                  | 4/8/12/16 mA | PB1                                         |  |  |
| 46         | _      |          | PD1   | I/O     | 33V                  | 4/8/12/16 mA | PD1                                         |  |  |
| 47         | _      |          | PD2   | I/O     | 33V                  | 4/8/12/16 mA | PD2                                         |  |  |
| 48         | _      |          | PD3   | I/O     | 33V                  | 4/8/12/16 mA | PD3                                         |  |  |
| _          | 35     |          | VDD_2 | Р       | _                    |              | Voltage for digital I/O                     |  |  |
| _          | 36     | 33       | VSS_2 | Р       | _                    | _            | Ground reference for digital I/O            |  |  |
| 49         | 37     | 25       | PB2   | I/O     | 33V                  | 4/8/12/16 mA | PB2                                         |  |  |
| 50         | 38     | 26       | PB3   | I/O     | 33V                  | 4/8/12/16 mA | PB3                                         |  |  |
| 51         | 39     | 27       | PB4   | I/O     | 33V                  | 4/8/12/16 mA | PB4                                         |  |  |
| 52         | 40     | 28       | PB5   | I/O     | 33V                  | 4/8/12/16 mA | PB5                                         |  |  |
| 53         |        |          | PC14  | I/O     | 33V                  | 4/8/12/16 mA | PC14                                        |  |  |
| 54         |        |          | PC15  | I/O     | 33V                  | 4/8/12/16 mA | PC15                                        |  |  |
| 55         |        |          | VDD_3 | Р       | _                    | _            | Voltage for digital I/O                     |  |  |
| 56         | _      |          | VSS_3 | Р       | _                    | _            | Ground reference for digital I/O            |  |  |
| 57         | 41     |          | PC1   | AI/O    | 33V                  | 4/8/12/16 mA | PC1                                         |  |  |
| 58         | 42     |          | PC2   | AI/O    | 33V                  | 4/8/12/16 mA | PC2                                         |  |  |
| 59         | 43     |          | PC3   | AI/O    | 33V                  | 4/8/12/16 mA | PC3                                         |  |  |
| 60         | 44     |          | PB6   | AI/O    | 33V                  | 4/8/12/16 mA | PB6                                         |  |  |
| 61         | 45     | 29       | PB7   | AI/O    | 33V                  | 4/8/12/16 mA | PB7                                         |  |  |
| 62         | 46     | 30       | PB8   | AI/O    | 33V                  | 4/8/12/16 mA | PB8                                         |  |  |
| 63         | 47     | 31       | VDDA  | Р       | _                    | _            | Analog voltage for ADC and Comparator64     |  |  |
| 64         | 48     | 32       | VSSA  | Р       | _                    | _            | Ground reference for the ADC and Comparator |  |  |

Note: 1. I = input, O = output, A = Analog port, P = power supply, PU = pull-up, BK = Back-up domain

- 3. The GPIOs are in an AF0 state after a  $V_{DD15}$  power on reset (POR) except for the RTCOUT pin in the Backup Domain I/O. The RTCOUT pin is reset by the Backup Domain power-on-reset (PORB) or by the Backup Domain software reset (BAK\_RST bit in BAK\_CR register).
- 4. The backup domain of the I/O pins have a source current capability limitation of < 2 mA @  $V_{DD}$  = 3.3 V. The typical sink current is 4/8 mA configurable @  $V_{DD}$  = 3.3 V.

<sup>2. 33</sup>V = 3.3 V tolerant.



# **5** Electrical Characteristics

## **Absolute Maximum Ratings**

The following table shows the absolute maximum ratings of the device. These are stress ratings only. Stresses beyond absolute maximum ratings may cause permanent damage to the device. Note that the device is not guaranteed to operate properly at the maximum ratings. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

**Table 5. Absolute Maximum Ratings** 

| Symbol           | Parameter                                         | Min                    | Max                    | Unit |
|------------------|---------------------------------------------------|------------------------|------------------------|------|
| $V_{\text{DD}}$  | External main supply voltage                      | Vss - 0.3              | V <sub>SS</sub> + 3.6  | V    |
| $V_{DDA}$        | External analog supply voltage                    | V <sub>SSA</sub> - 0.3 | V <sub>SSA</sub> + 3.6 | V    |
| V <sub>BAT</sub> | External battery supply voltage                   | V <sub>SS</sub> - 0.3  | V <sub>SS</sub> + 3.6  | V    |
| V <sub>IN</sub>  | Input voltage on I/O                              | V <sub>SS</sub> - 0.3  | V <sub>DD</sub> + 0.3  | V    |
| T <sub>A</sub>   | Ambient operating temperature range               | -40                    | +85                    | °C   |
| T <sub>STG</sub> | Storage temperature range                         | -55                    | +150                   | °C   |
| TJ               | Maximum junction temperature                      | _                      | 125                    | °C   |
| P <sub>D</sub>   | Total power dissipation                           | _                      | 500                    | mW   |
| V <sub>ESD</sub> | Electrostatic discharge voltage - human body mode | -4000                  | +4000                  | V    |

## **Recommended DC Operating Conditions**

**Table 6. Recommended DC Operating Conditions** 

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol           | Parameter                        | Conditions | Min | Тур | Max | Unit |
|------------------|----------------------------------|------------|-----|-----|-----|------|
| $V_{\text{DD}}$  | I/O operating voltage            |            | 2.0 | 3.3 | 3.6 | V    |
| $V_{\text{DDA}}$ | Analog operating voltage         |            | 2.5 | 3.3 | 3.6 | V    |
| $V_{BAT}$        | Battery supply operating voltage |            | 2.0 | 3.3 | 3.6 | V    |

## **On-Chip LDO Voltage Regulator Characteristics**

**Table 7. LDO Characteristics** 

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol           | Parameter                                                      | Conditions                                                                                                              | Min   | Тур | Max  | Unit |
|------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| $V_{LDO}$        | Internal regulator output voltage                              | $V_{DD} \ge 2.0 \text{ V}$ Regulator input @ $I_{LDO} = 35 \text{ mA}$ and voltage variant = $\pm 5$ %, after trimming. | 1.425 | 1.5 | 1.57 | V    |
| I <sub>LDO</sub> | Output current                                                 | $V_{DD}$ = 2.0 V Regulator input @ $V_{LDO}$ = 1.5 V                                                                    | _     | 35  | _    | mA   |
| C <sub>LDO</sub> | External filter capacitor value for internal core power supply | The capacitor value is dependent upon the core power current consumption                                                |       | 2.2 |      | μF   |



## **Power Consumption**

**Table 8. Power Consumption Characteristics** 

| Cumala - I       | Domenator                         | Conditions                                                                                                                                                             | Тур                    | М                      | ax                     | 11::::4 |
|------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|---------|
| Symbol           | Parameter                         | Conditions                                                                                                                                                             | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | Unit    |
|                  | Supply current<br>(Run mode)      | $V_{DD} = V_{BAT} = 3.3 \text{ V, HSI} = 8 \text{ MHz,}$<br>$PLL = 48 \text{ MHz, } f_{CPU} = 48 \text{ MHz,}$<br>$f_{BUS} = 48 \text{ MHz, all peripherals enabled}$  | 20                     | 22.1                   | _                      | mA      |
|                  |                                   | $V_{DD} = V_{BAT} = 3.3 \text{ V, HSI} = 8 \text{ MHz,}$<br>$PLL = 48 \text{ MHz, } f_{CPU} = 48 \text{ MHz,}$<br>$f_{BUS} = 48 \text{ MHz, all peripherals disabled}$ | 10.1                   | 11.6                   | _                      | IIIA    |
| Idd              |                                   | $V_{DD}$ = $V_{BAT}$ = 3.3 V, HSI off, PLL off,<br>LSI on, $f_{CPU}$ = 32 kHz, $f_{BUS}$ = 32 kHz,<br>all peripherals enabled                                          | 44                     | 55                     | _                      |         |
|                  |                                   | $V_{DD}$ = $V_{BAT}$ = 3.3 V, HSI off, PLL off,<br>LSI on, $f_{CPU}$ = 32 kHz, $f_{BUS}$ = 32 kHz,<br>all peripherals disabled                                         | 40                     | 51                     | _                      | μA      |
|                  | Supply current (Sleep mode)       | $V_{DD} = V_{BAT} = 3.3 \text{ V, HSI} = 8 \text{ MHz,}$<br>$PLL = 48 \text{ MHz, } f_{CPU} = 0 \text{ MHz,}$<br>$f_{BUS} = 48 \text{ MHz, all peripherals enabled}$   | 12                     | 13.8                   | _                      | mA      |
|                  |                                   | $V_{DD} = V_{BAT} = 3.3 \text{ V, HSI} = 8 \text{ MHz,}$<br>$PLL = 48 \text{ MHz, } f_{CPU} = 0 \text{ MHz,}$<br>$f_{BUS} = 48 \text{ MHz, all peripherals disabled}$  | 2                      | 2.3                    | _                      | IIIA    |
|                  | Supply current (Deep-Sleep1 mode) | $V_{\text{DD}}$ = $V_{\text{BAT}}$ = 3.3 V, All clock off (HSE/HSI/PLL/LSE), LDO in low power mode, LSI on, RTC on                                                     | 34                     | 43.8                   | _                      |         |
|                  | Supply current (Deep-Sleep2 mode) | $V_{\text{DD}}$ = $V_{\text{BAT}}$ = 3.3 V, All clock off (HSE/HSI/PLL/LSE), LDO off, DMOS on, LSI on, RTC on                                                          | 5                      | 12                     | _                      |         |
|                  | Supply current                    | $V_{\text{DD}}$ = $V_{\text{BAT}}$ = 3.3 V, LDO off, DMOS off, LSE off, LSI on, RTC on                                                                                 | 1.85                   | 2.75                   | _                      | μA      |
|                  | (Power-Down mode)                 | $V_{\text{DD}}$ = $V_{\text{BAT}}$ = 3.3 V, LDO off, DOMS off, LSE off, LSI on, RTC off                                                                                | 1.80                   | 2.67                   | _                      |         |
| l                | Battery supply current            | $V_{\text{DD}}$ not present, $V_{\text{BAT}}$ = 3.3 V, LDO off, DMOS off, LSE off, LSI on, RTC on                                                                      | 1.36                   | 2                      | _                      |         |
| I <sub>BAT</sub> | (Power-Down mode)                 | $V_{DD}$ not present, $V_{BAT}$ = 3.3 V, LDO off, DMOS off, LSE off, LSI on, RTC off                                                                                   | 1.36                   | 2                      | _                      |         |

Note: 1. HSE means high speed external oscillator. HSI means 8 MHz high speed internal oscillator.

- 2. LSE means 32.768 kHz low speed external oscillator. LSI means 32 kHz low speed internal oscillator.
- 3. RTC means real time clock.
- 4. Code = while (1) { 208 NOP } executed in Flash.
- 5.  $f_{\text{BUS}}$  means  $f_{\text{HCLK}}$  and  $f_{\text{PCLK}}$ .



## **Reset and Supply Monitor Characteristics**

Table 9. V<sub>DD</sub> Power Reset Characteristics

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol               | Parameter                                                        | Conditions                      | Min  | Тур  | Max  | Unit |
|----------------------|------------------------------------------------------------------|---------------------------------|------|------|------|------|
| V <sub>POR</sub>     | Power on reset threshold (Rising Voltage on VDD)                 | T <sub>A</sub> = -40 °C~ +85 °C | 1.66 | 1.79 | 1.90 | V    |
| $V_{PDR}$            | Power down reset threshold (Falling Voltage on V <sub>DD</sub> ) | 1A40 C~ +65 C                   | 1.49 | 1.64 | 1.78 | V    |
| V <sub>PORHYST</sub> | POR hysteresis                                                   | _                               | _    | 150  | _    | mV   |
| tpor                 | Reset delay time                                                 | V <sub>DD</sub> = 3.3 V         | _    | 0.1  | 0.2  | ms   |

Note: 1. Data based on characterisation results only, not tested in production.

- 2. Guaranteed by design, not tested in production.
- 3. If the LDO is turned on, the VDD POR has to be in the de-assertion condition. When the VDD POR is in the assertion state then the LDO will be turned off.

Table 10. LVD/BOD Characteristics

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol               | Parameter                           | Condition                                                                                                       | ons        | Min  | Тур  | Max  | Unit |
|----------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|------|------|------|------|
| $V_{BOD}$            | Voltage of Brown Out<br>Detection   | $T_A = -40 ^{\circ}\text{C} \sim 85 ^{\circ}\text{C}$<br>After factory-trimme<br>(V <sub>DD</sub> Falling edge) | ed         | 2.02 | 2.1  | 2.18 | V    |
|                      | Voltage of Low Voltage<br>Detection |                                                                                                                 | LVDS = 000 | 2.17 | 2.25 | 2.33 | V    |
|                      |                                     |                                                                                                                 | LVDS = 001 | 2.32 | 2.4  | 2.48 | V    |
| $V_{\text{LVD}}$     |                                     |                                                                                                                 | LVDS = 010 | 2.47 | 2.55 | 2.63 | V    |
|                      |                                     | $T_A = -40 ^{\circ}\text{C} \sim 85 ^{\circ}\text{C}$<br>(V <sub>DD</sub> Falling edge)                         | LVDS = 011 | 2.62 | 2.7  | 2.78 | V    |
|                      |                                     |                                                                                                                 | LVDS = 100 | 2.77 | 2.85 | 2.93 | V    |
|                      |                                     |                                                                                                                 | LVDS = 101 | 2.92 | 3.0  | 3.08 | V    |
|                      |                                     |                                                                                                                 | LVDS = 110 | 3.07 | 3.15 | 3.23 | V    |
|                      |                                     |                                                                                                                 | LVDS = 111 | 3.22 | 3.3  | 3.38 | V    |
| $V_{\text{LVDHTST}}$ | LVD hysteresis                      | $V_{DD} = 3.3 \text{ V}$                                                                                        | _          | _    | 100  | _    | mV   |
| t <sub>suLVD</sub>   | LVD Setup time                      | V <sub>DD</sub> = 3.3 V                                                                                         | _          | _    |      | 5    | μs   |
| tatLVD               | LVD active delay time               | V <sub>DD</sub> = 3.3 V                                                                                         | _          |      |      | _    | μs   |
| I <sub>DDLVD</sub>   | Operation current NOTE3             | V <sub>DD</sub> = 3.3 V                                                                                         | _          | _    | 5    | 15   | μA   |

Note: 1. Data based on characterisation results only, not tested in production.

- 2. Guaranteed by design, not tested in production.
- 3. Bandgap current is not included.
- 4. LVDS field is in the PWRCU LVDCSR register



#### **External Clock Characteristics**

Table 11. High Speed External Clock (HSE) Characteristics

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol              | Parameter                                                  | Conditions                                                             | Min | Тур | Max  | Unit |
|---------------------|------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>DD</sub>     | Operation Range                                            | _                                                                      | 2.0 | _   | 3.6  | V    |
| f <sub>HSE</sub>    | High Speed External oscillator frequency (HSE)             | _                                                                      | 4   | _   | 16   | MHz  |
| C <sub>LHSE</sub>   | Load capacitance                                           | $V_{DD}$ = 3.3 V, $R_{ESR}$ = 100 $\Omega$ @ 16 MHz                    |     | _   | 22   | pF   |
| R <sub>FHSE</sub>   | Internal feedback resistor between XTALIN and XTALOUT pins | _                                                                      |     | 1   | _    | МΩ   |
| Rese                | Equivalent Series Resistance*                              | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 12 pF<br>@ 16 MHz, HSEDR = 0 |     |     | 160  | 0    |
| NESR                |                                                            | V <sub>DD</sub> = 2.4 V, C <sub>L</sub> = 12 pF<br>@ 16 MHz, HSEDR = 1 |     |     | 100  | \$2  |
| D <sub>HSE</sub>    | HSE oscillator Duty cycle                                  | _                                                                      | 40  | _   | 60   | %    |
| I <sub>DDHSE</sub>  | HSE oscillator current consumption                         | V <sub>DD</sub> = 3.3 V @ 16 MHz                                       | _   | TBD | _    | mA   |
| I <sub>PWDHSE</sub> | HSE oscillator power down current                          | V <sub>DD</sub> = 3.3 V                                                | _   | _   | 0.01 | μA   |
| t <sub>SUHSE</sub>  | HSE oscillator startup time                                | V <sub>DD</sub> = 3.3 V                                                | _   | _   | 4    | ms   |

Table 12. Low Speed External Clock (LSE) Characteristics

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol              | Parameter                                     | Conditions                                                                                                                                                                       | Min | Тур    | Max  | Unit |
|---------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|------|
| V <sub>BAK</sub>    | Operation Range                               | _                                                                                                                                                                                | 2.0 | _      | 3.6  | V    |
| f <sub>CK_LSE</sub> | LSE Frequency                                 | V <sub>BAK</sub> = 2.0 V ~ 3.6 V                                                                                                                                                 | _   | 32.768 | _    | kHz  |
| R <sub>F</sub>      | Internal feedback resistor                    | _                                                                                                                                                                                | _   | 10     | _    | МΩ   |
| Resr                | Equivalent Series<br>Resistance               | V <sub>BAK</sub> = 3.3 V                                                                                                                                                         | 30  | _      | TBD  | ΚΩ   |
| CL                  | Recommended load capacitances                 | V <sub>BAK</sub> = 3.3 V                                                                                                                                                         | 6   | _      | TBD  | pF   |
|                     | Oscillator supply current (High current mode) | $f_{CK\_LSE} = 32.768 \text{ kHz},$ $R_{ESR} = 50 \text{ k}\Omega, C_L \ge 7 \text{ pF}$ $V_{BAK} = 2.0 \text{ V} \sim 2.7 \text{ V}$ $T_A = -40 \text{ °C} \sim +85 \text{ °C}$ | _   | 3.3    | 6.3  | μA   |
| IDDLSE              | Oscillator supply current (Low current mode)  | $f_{CK\_LSE} = 32.768 \text{ kHz},$ $R_{ESR} = 50 \text{ k}\Omega, C_L < 7 \text{ pF}$ $V_{BAK} = 2.0 \text{ V} \sim 3.6 \text{ V}$ $T_A = -40 \text{ °C} \sim +85 \text{ °C}$   | _   | 1.8    | 3.3  | μA   |
|                     | Power down current                            | _                                                                                                                                                                                | _   | _      | 0.01 | μΑ   |
| t <sub>suLSE</sub>  | Startup time ( Low current mode)              | $f_{CK\_LSI} = 32.768 \text{ kHz},$<br>$V_{BAK} = 2.0 \text{ V} \sim 3.6 \text{ V}$                                                                                              | 500 | _      | _    | ms   |

Note: The following guidelines are recommended to increase the stability of the crystal circuit of the HSE / LSE clock in the PCB layout:

- 1. The crystal oscillator should be located as close as possible to the MCU to keep the trace lengths as short as possible to reduce any parasitic capacitance.
- 2. Shield lines in the vicinity of the crystal by using a ground plane to isolate signals and reduce noise.
- 3. Keep any high frequencysignal lines away from the crystal area to prevent any crosstalk adverse effects.



## **Internal Clock Characteristics**

#### Table 13. High Speed Internal Clock (HSI) Characteristics

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol             | Parameter                                            | Conditions                                                                                 | Min | Тур | Max  | Unit |
|--------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|------|------|
| $V_{DD}$           | Operation Range                                      |                                                                                            | 2.0 |     | 3.6  | V    |
| f <sub>HSI</sub>   | HSI Frequency                                        | V <sub>DD</sub> = 3.3 V @ 25 °C                                                            | _   | 8   | _    | MHz  |
|                    | Factory calibrated HSI oscillator frequency accuracy | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C                                            | -2  | _   | 2    | %    |
| ACC <sub>HSI</sub> |                                                      | $V_{DD} = 2.5 \text{ V} \sim 3.6 \text{ V},$<br>$T_A = -40 \text{ °C} \sim +85 \text{ °C}$ | -3  | _   | 3    | %    |
|                    |                                                      | V <sub>DD</sub> = 2.0 V ~ 3.6 V<br>T <sub>A</sub> = -40 °C ~ +85 °C                        | -4  | _   | 4    | %    |
| Duty               | Duty cycle                                           | f <sub>HSI</sub> = 8 MHz                                                                   | 35  |     | 65   | %    |
|                    | Oscillator supply current                            | f <sub>HSI</sub> = 8 MHz                                                                   | _   | 300 | 500  | μΑ   |
| I <sub>DDHSI</sub> | Power down current                                   | IHSI - O IVITIZ                                                                            | _   | _   | 0.05 | μA   |
| t <sub>suHSI</sub> | Startup time                                         | f <sub>HSI</sub> = 8 MHz                                                                   | _   | _   | 10   | μs   |

#### Table 14. Low Speed Internal Clock (LSI) Characteristics

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol             | Parameter                                        | Conditions                                                                    | Min | Тур | Max | Unit |
|--------------------|--------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>LSI</sub>   | Low Speed Internal<br>Oscillator Frequency (LSI) | $V_{DD} = 3.3 \text{ V},$<br>$T_A = -40 \text{ °C} \sim +85 \text{ °C}$       | 21  | 32  | 43  | kHz  |
| ACC <sub>LSI</sub> | LSI Frequency accuracy                           | After factory-trimmed,<br>$V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | -10 | _   | +10 | %    |
| I <sub>DDLSI</sub> | LSI Oscillator Operating current                 | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C                               | _   | 0.4 | 0.8 | μΑ   |
| t <sub>SULSI</sub> | LSI Oscillator startup time                      | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C                               | _   | _   | 100 | μs   |



## **PLL Characteristics**

#### **Table 15. PLL Characteristics**

T<sub>A</sub> = 25 °C, unless otherwise specified.

| Symbol               | Parameter        | Conditions | Min | Тур | Max | Unit |
|----------------------|------------------|------------|-----|-----|-----|------|
| $f_{PLLIN}$          | PLL input clock  | _          | 4   | _   | 16  | MHz  |
| $f_{\text{CK\_PLL}}$ | PLL output clock | _          | 16  | _   | 48  | MHz  |
| t <sub>LOCK</sub>    | PLL lock time    | _          | _   | 200 | _   | μs   |

## **Memory Characteristics**

#### **Table 16. Flash Memory Characteristics**

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol             | Parameter                                                             | Conditions                       | Min | Тур | Max | Unit     |
|--------------------|-----------------------------------------------------------------------|----------------------------------|-----|-----|-----|----------|
| N <sub>ENDU</sub>  | Number of guaranteed program/erase cycles before failure. (Endurance) | T <sub>A</sub> = -40 °C ~ +85 °C | 10  | _   |     | K cycles |
| t <sub>RET</sub>   | Data retention time                                                   | T <sub>A</sub> = -40 °C ~ +85 °C | 10  | _   | _   | Years    |
| t <sub>PROG</sub>  | Word programming time                                                 | T <sub>A</sub> = -40 °C ~ +85 °C | 20  | _   | _   | μs       |
| t <sub>ERASE</sub> | Page erase time                                                       | T <sub>A</sub> = -40 °C ~ +85 °C | 2   | _   | _   | ms       |
| $t_{MERASE}$       | Mass erase time                                                       | T <sub>A</sub> = -40 °C ~ +85 °C | 10  | _   | _   | ms       |

#### I/O Port Characteristics

#### **Table 17. I/O Port Characteristics**

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol          | Parameter                                |           | Conditions                                           | Min                    | Тур                       | Max                    | Unit |
|-----------------|------------------------------------------|-----------|------------------------------------------------------|------------------------|---------------------------|------------------------|------|
| lu.             | Low level input                          | 3.3 V I/O | V <sub>I</sub> = V <sub>SS</sub> , On-chip pull-up   | _                      | _                         | 3                      | μΑ   |
| IIL             | current                                  | Reset pin | resister disabled.                                   | _                      | _                         | 3                      | μΑ   |
| 1               | High level input                         | 3.3 V I/O | V <sub>I</sub> = V <sub>DD</sub> , On-chip pull-down | _                      | _                         | 3                      | μΑ   |
| I <sub>IH</sub> | current                                  | Reset pin | resister disabled.                                   | _                      | _                         | 3                      | μΑ   |
| V <sub>IL</sub> | Low level input                          | 3.3 V I/O |                                                      | -0.5                   | _                         | V <sub>DD</sub> × 0.35 | V    |
|                 | voltage                                  | Reset pin |                                                      | -0.5                   | _                         | V <sub>DD</sub> × 0.35 | V    |
| \/              | High level input                         | 3.3 V I/O |                                                      | V <sub>DD</sub> × 0.65 | _                         | V <sub>DD</sub> + 0.5  | V    |
| V <sub>IH</sub> | voltage                                  | Reset pin |                                                      | V <sub>DD</sub> × 0.65 | _                         | V <sub>DD</sub> + 0.5  | V    |
|                 | Schmitt trigger input voltage hysteresis | 3.3 V I/O |                                                      | _                      | 0.12<br>× V <sub>DD</sub> |                        | mV   |
|                 |                                          | Reset pin |                                                      | _                      | 0.12<br>× V <sub>DD</sub> | _                      | mV   |



| Symbol          | Parameter                   | Condition                                                                 | ons                                       | Min                   | Тур | Max | Unit |
|-----------------|-----------------------------|---------------------------------------------------------------------------|-------------------------------------------|-----------------------|-----|-----|------|
|                 |                             | 3.3 V I/O 4 mA drive, V <sub>OL</sub> = 0.4 V                             |                                           | 4                     | _   | _   | mA   |
|                 |                             | 3.3 V I/O 8 mA drive, V <sub>OL</sub> = 0.4 V                             |                                           |                       | _   |     | mA   |
| loL             | Low level output current    | 3.3 V I/O 12 mA drive, V <sub>OL</sub> = 0.4 V                            |                                           | 12                    | _   |     | mA   |
| IOL             | (GPIO Sink current)         | 3.3 V I/O 16 mA drive, \                                                  | V <sub>OL</sub> = 0.4 V                   | 16                    | _   | _   | mA   |
|                 | ,                           | Backup Domain I/O driv<br>V <sub>OL</sub> = 0.4 V, PB10, PB1              |                                           | 4                     | _   | _   | mA   |
|                 |                             | 3.3 V I/O 4 mA drive, V                                                   | <sub>OH</sub> = V <sub>DD</sub> - 0.4 V   | 4                     | _   |     | mA   |
|                 | High level output           | 3.3 V I/O 8 mA drive, V                                                   | <sub>OH</sub> = V <sub>DD</sub> - 0.4 V   | 8                     | _   | _   | mA   |
| Іон             | current                     | 3.3 V I/O 12 mA drive, \                                                  | V <sub>OH</sub> = V <sub>DD</sub> - 0.4 V | 12                    | _   | _   | mA   |
| IOH             | (GPIO Source                | 3.3 V I/O 16 mA drive, \                                                  | V <sub>OH</sub> = V <sub>DD</sub> - 0.4 V | 16                    | _   | _   | mA   |
| CL              | current)                    | Backup Domain I/O driv<br>V <sub>OL</sub> = V <sub>DD</sub> - 0.4 V, PB10 |                                           | _                     | _   | 2   | mA   |
|                 |                             | 3.3 V 4 mA drive I/O, Io                                                  | L= 4 mA                                   | _                     | _   | 0.4 | V    |
|                 | Low level output voltage    | 3.3 V 8 mA drive I/O, I <sub>OL</sub> = 8 mA                              |                                           | _                     | _   | 0.4 | V    |
|                 |                             | 3.3 V 12 mA drive I/O, I <sub>OL</sub> = 12 mA                            |                                           | _                     | _   | 0.4 | V    |
|                 |                             | 3.3 V 16 mA drive I/O, I <sub>OL</sub> = 16 mA                            |                                           |                       | _   | 0.4 | V    |
| $V_{OL}$        |                             | Backup Domain I/O                                                         | V <sub>DD</sub> = 2.7 V~3.6 V             | _                     | _   | 0.4 | V    |
|                 |                             | (Low driving strength)                                                    | V <sub>DD</sub> = 2.0 V~2.7 V             | _                     | _   | 0.6 | V    |
|                 |                             | Backup Domain I/O<br>Sink Current = 8 mA                                  | V <sub>DD</sub> = 2.7 V~3.6 V             |                       |     | 0.4 | V    |
|                 |                             | (High driving strength)                                                   | V <sub>DD</sub> = 2.0 V~2.7 V             | _                     |     | 0.6 | V    |
|                 |                             | 3.3 V 4 mA drive I/O, Io                                                  | н= 4 mA                                   | V <sub>DD</sub> - 0.4 |     |     | V    |
|                 |                             | 3.3 V 8 mA drive I/O, I <sub>OH</sub> = 8 mA                              |                                           | V <sub>DD</sub> - 0.4 |     | _   | V    |
| $V_{OH}$        | High level output           | 3.3 V 12 mA drive I/O, I <sub>OL</sub> = 12 mA                            |                                           | V <sub>DD</sub> - 0.4 |     |     | V    |
| <b>V</b> OH     | voltage                     | 3.3 V 16 mA drive I/O, I                                                  | <sub>OL</sub> = 16 mA                     | V <sub>DD</sub> - 0.4 | _   | _   | V    |
|                 |                             | Backup Domain I/O<br>Source Current = 2mA                                 | V <sub>DD</sub> = 2.7 V~3.6 V             | 2.4                   | _   | _   | V    |
|                 |                             | Backup Domain I/O<br>Source Current = 1mA                                 | V <sub>DD</sub> = 2.0 V~2.7 V             | V <sub>DD</sub> - 0.4 | _   | _   | ٧    |
| R <sub>PU</sub> | Internal pull-up resistor   | 3.3 V I/O                                                                 |                                           |                       | 46  |     | kΩ   |
| R <sub>PD</sub> | Internal pull-down resistor | 3.3 V I/O                                                                 |                                           | _                     | 46  | _   | kΩ   |



#### **ADC Characteristics**

#### **Table 18. ADC Characteristics**

T<sub>A</sub> = 25 °C, unless otherwise specified.

| Symbol               | Parameter                         | Conditions                                       | Min  | Тур              | Max         | Unit                         |
|----------------------|-----------------------------------|--------------------------------------------------|------|------------------|-------------|------------------------------|
| $V_{DDA}$            | Operating voltage                 | <del>_</del>                                     | 2.5  | 3.3              | 3.6         | V                            |
| V <sub>ADCIN</sub>   | A/D Converter input voltage range | _                                                | 0    | _                | $V_{REF^+}$ | V                            |
| $V_{REF^+}$          | A/D Converter Reference voltage   | _                                                | _    | $V_{\text{DDA}}$ | $V_{DDA}$   | V                            |
| I <sub>ADC</sub>     | Current consumption               | $V_{DDA} = 3.3 \text{ V}$                        | _    | 1                | TBD         | mA                           |
| I <sub>ADC_DN</sub>  | Power down current consumption    | V <sub>DDA</sub> = 3.3 V                         | _    | _                | 0.1         | μA                           |
| f <sub>ADC</sub>     | A/D Converter clock               | <u>—</u>                                         | 0.7  | _                | 16          | MHz                          |
| fs                   | Sampling rate                     | <del>_</del>                                     | 0.05 | _                | 1           | MHz                          |
| t <sub>DL</sub>      | Data latency                      | _                                                |      | 12.5             |             | 1/f <sub>ADC</sub><br>Cycles |
| t <sub>s&amp;H</sub> | Sampling & hold time              | _                                                |      | 3.5              |             | 1/f <sub>ADC</sub><br>Cycles |
| tadcconv             | A/D Converter conversion time     | _                                                |      | 16               |             | 1/f <sub>ADC</sub><br>Cycles |
| Rı                   | Input sampling switch resistance  | <del>_</del>                                     | _    | _                | 1           | kΩ                           |
| Cı                   | Input sampling capacitance        | No pin/pad capacitance included                  | _    | 16               | _           | pF                           |
| tsu                  | Startup up time                   | <del>_</del>                                     | _    | _                | 1           | μs                           |
| N                    | Resolution                        | <u>—</u>                                         | _    | 12               | _           | bits                         |
| INL                  | Integral Non-linearity error      | $f_S = 750 \text{ kHz}, V_{DDA} = 3.3 \text{ V}$ | _    | ±2               | ±5          | LSB                          |
| DNL                  | Differential Non-linearity error  | $f_S = 750 \text{ kHz}, V_{DDA} = 3.3 \text{ V}$ | _    | ±1               |             | LSB                          |
| Eo                   | Offset error                      | _                                                | _    | _                | ±10         | LSB                          |
| E <sub>G</sub>       | Gain error                        | _                                                | _    | _                | ±10         | LSB                          |

Note: 1. Guaranteed by design, not tested in production.

2. The figure below shows the equivalent circuit of the A/D Converter Sample-and-Hold input stage where  $C_l$  is the storage capacitor,  $R_l$  is the resistance of the sampling switch and  $R_S$  is the output impedance of the signal source  $V_S$ . Normally the sampling phase duration is approximately,  $3.5/f_{ADC}$ . The capacitance,  $C_l$ , must be charged within this time frame and it must be ensured that the voltage at its terminals becomes sufficiently close to  $V_S$  for accuracy. To guarantee this,  $R_S$  is not allowed to have an arbitrarily large value.

Rev. 1.50 38 of 51 April 29, 2019





Figure 7. ADC Sampling Network Model

The worst case occurs when the extremities of the input range (0V and  $V_{REF}$ ) are sampled consecutively. In this situation a sampling error below  $\frac{1}{4}$  LSB is ensured by using the following equation:

$$R_S < \frac{3.5}{f_{ADC}C_1 \ln(2^{N+2})} - R_1$$

Where  $f_{ADC}$  is the ADC clock frequency and N is the ADC resolution (N = 12 in this case). A safe margin should be considered due to the pin/pad parasitic capacitances, which are not accounted for in this simple model.

If, in a system where the A/D Converter is used, there are no rail-to-rail input voltage variations between consecutive sampling phases,  $R_{\rm S}$  may be larger than the value indicated by the equation above.



## **Comparator Characteristics**

**Table 19. Comparator Characteristics** 

 $T_A$  = 25 °C, unless otherwise specified.

| Symbol              | Parameter                                 | Conditi                                                   | ons                        | Min              | Тур | Max       | Unit |
|---------------------|-------------------------------------------|-----------------------------------------------------------|----------------------------|------------------|-----|-----------|------|
| V <sub>DDA</sub>    | Operating voltage                         | Comparator mode                                           | Э                          | 2.4              | 3.3 | 3.6       | V    |
| VIN                 | Input Common Mode<br>Voltage Range        | CP or CN                                                  |                            | V <sub>SSA</sub> | _   | $V_{DDA}$ | V    |
| Vios                | Input offset voltage(1)                   | T <sub>A</sub> = 25 °C                                    |                            | -15              | _   | 15        | mV   |
|                     |                                           | No hysteresis<br>(CMPnHM [1:0] =                          | 00)                        | _                | 0   | _         | mV   |
| V <sub>hys</sub>    | Input Hysteresis                          | Low hysteresis<br>(CMPnHM [1:0] =                         | 01)                        |                  | 30  | _         | mV   |
| <b>V</b> hys        | input hysteresis                          | Middle hysteresis<br>(CMPnHM [1:0] =                      |                            | _                | 70  | _         | mV   |
|                     |                                           | High hysteresis<br>(CMPnHM [1:0] = 11)                    |                            | _                | 100 | _         | mV   |
|                     |                                           | High Speed                                                | V <sub>DDA</sub> ≥ 2.7 V   | _                | 50  | 100       |      |
| $t_{RT}$            | Response time<br>Input Overdrive = ±100mV | mode                                                      | $V_{\text{DDA}}$ < 2.7 $V$ | _                | 100 | 250       | ns   |
|                     | Input Overanve - ±100mv                   | Low Speed mode                                            |                            | _                | 2   | 5         | μs   |
| 1                   | Current Consumption                       | High Speed mode                                           | 9                          | _                | 130 | _         | μA   |
| I <sub>CMP</sub>    | $V_{DDA} = 3.3 \text{ V}$                 | Low Speed mode                                            |                            | _                | 30  | _         | μA   |
| tсмрэт              | Comparator Startup Time                   | Comparator enab valid.                                    | led to output              | _                | _   | 50        | μs   |
| I <sub>CMP_DN</sub> | Power Down Supply<br>Current              | CMPEN = 0<br>CVREFEN = 0<br>CVREFOE=0                     |                            | _                | _   | 0.1       | μA   |
| Comparat            | or Voltage Reference (CVR                 | )                                                         |                            |                  | •   |           |      |
| $V_{\text{CVR}}$    | Output Range                              |                                                           |                            | $V_{\text{SSA}}$ | _   | $V_{DDA}$ | V    |
| N <sub>Bits</sub>   | CVR Scaler Resolution                     |                                                           |                            |                  | 6   |           | bits |
| tcvrst              | Setting Time                              | CVR scaler setting time from CVREF = "000000" to "111111" |                            | _                | _   | 100       | μs   |
| 1                   | Current Consumption                       | CVREFEN=1, CMPREFOE=0                                     |                            | _                | 65  | _         | μA   |
| I <sub>CVR</sub>    | V <sub>DDA</sub> = 3.3 V                  | CVREFEN=1, CV                                             | CVREFEN=1, CVREFOE=1       |                  | 80  | 110       | μA   |

Note: Guaranteed by design, not tested in production.

## **SCTM/GPTM/MCTM Characteristics**

Table 20. SCTM/GPTM/MCTM Characteristics

| Symbol           | Parameter                                  | Conditions | Min | Тур | Max | Unit     |
|------------------|--------------------------------------------|------------|-----|-----|-----|----------|
| $f_{TM}$         | Timer clock source for GPTM and MCTM       | _          | _   | _   | 48  | MHz      |
| t <sub>RES</sub> | Timer resolution time                      | _          | 1   | _   | _   | $f_{TM}$ |
| f <sub>EXT</sub> | External single frequency on channel 1 ~ 4 | _          | _   | _   | 1/2 | f⊤M      |
| RES              | Timer resolution                           | _          | _   | _   | 16  | bits     |



#### I<sup>2</sup>C Characteristics

Table 21. I<sup>2</sup>C Characteristics

| Symbol               | Parameter                  | Standard<br>mode |     | Fast mode |       | Fast mode plus |       | Unit |
|----------------------|----------------------------|------------------|-----|-----------|-------|----------------|-------|------|
|                      |                            | Min              | Max | Min       | Max   | Min            | Max   |      |
| f <sub>SCL</sub>     | SCL clock frequency        | _                | 100 | _         | 400   | _              | 1000  | kHz  |
| t <sub>SCL(H)</sub>  | SCL clock high time        | 4.5              |     | 1.125     |       | 0.45           | _     | μs   |
| t <sub>SCL(L)</sub>  | SCL clock low time         | 4.5              |     | 1.125     |       | 0.45           | _     | μs   |
| t <sub>FALL</sub>    | SCL and SDA fall time      | _                | 1.3 | _         | 0.34  |                | 0.135 | μs   |
| t <sub>RISE</sub>    | SCL and SDA rise time      | _                | 1.3 | _         | 0.34  | _              | 0.135 | μs   |
| t <sub>SU(SDA)</sub> | SDA data setup time        | 500              | _   | 125       | _     | 50             | _     | ns   |
| 4                    | SDA data hold time (5)     | 0                |     | 0         |       | 0              | _     | ns   |
| $t_{H(SDA)}$         | SDA data hold time (6)     | 100              | _   | 100       | _     | 100            | _     | ns   |
| t <sub>VD(SDA)</sub> | SDA data valid time        | _                | 1.6 | _         | 0.475 | _              | 0.25  | μs   |
| t <sub>SU(STA)</sub> | START condition setup time | 500              | _   | 125       | _     | 50             | _     | ns   |
| t <sub>H(STA)</sub>  | START condition hold time  | 0                | _   | 0         | _     | 0              | _     | ns   |
| t <sub>SU(STO)</sub> | STOP condition setup time  | 500              | _   | 125       | _     | 50             | _     | ns   |

Note: 1. Guaranteed by design, not tested in production.

- 2. To achieve 100 kHz standard mode, the peripheral clock frequency must be higher than 2 MHz.
- 3. To achieve 400 kHz fast mode, the peripheral clock frequency must be higher than 8 MHz.
- 4. To achieve 1 MHz fast mode plus, the peripheral clock frequency must be higher than 20 MHz.
- 5. The above characteristic parameters of the  $I^2C$  bus timing are based on: COMB\_FILTER\_En = 0 and SEQ\_FILTER = 00.
- 6. The above characteristic parameters of the  $I^2C$  bus timing are based on: COMB\_FILTER\_En = 1 and SEQ\_FILTER = 00.



Figure 8. I<sup>2</sup>C Timing Diagrams



## **SPI Characteristics**

**Table 22. SPI Characteristics** 

| Symbol                      | Parameter                | Conditions | Min                  | Тур | Max                  | Unit |
|-----------------------------|--------------------------|------------|----------------------|-----|----------------------|------|
| fsck                        | SCK clock frequency      | _          | _                    | _   | f <sub>PCLK</sub> /2 | MHz  |
| t <sub>SCK(H)</sub>         | SCK clock high time      | _          | f <sub>PCLK</sub> /8 | _   | _                    | ns   |
| $t_{\text{SCK}(L)}$         | SCK clock low time       | _          | f <sub>PCLK</sub> /8 | _   | _                    | ns   |
| SPI Mast                    | er mode                  |            |                      |     |                      |      |
| $t_{V(MO)}$                 | Data output valid time   | _          | _                    | _   | 5                    | ns   |
| t <sub>H(MO)</sub>          | Data output hold time    | _          | 2                    | _   | _                    | ns   |
| t <sub>SU(MI)</sub>         | Data input setup time    | _          | 5                    | _   | _                    | ns   |
| t <sub>H(MI)</sub>          | Data input hold time     | <u>—</u>   | 5                    | _   | _                    | ns   |
| SPI Slav                    | e mode                   |            |                      |     |                      |      |
| $t_{\text{SU}(\text{SEL})}$ | SEL enable setup time    | _          | 4 t <sub>PCLK</sub>  | _   | _                    | ns   |
| $t_{\text{H(SEL)}}$         | SEL enable hold time     | _          | 2 t <sub>PCLK</sub>  | _   | _                    | ns   |
| $t_{A(SO)}$                 | Data output access time  | _          |                      | _   | 3 t <sub>PCLK</sub>  | ns   |
| $t_{\text{DIS(SO)}}$        | Data output disable time | _          | _                    | _   | 10                   | ns   |
| t <sub>V(SO)</sub>          | Data output valid time   | _          | _                    | _   | 25                   | ns   |
| t <sub>H(SO)</sub>          | Data output hold time    | _          | 15                   | _   | _                    | ns   |
| t <sub>SU(SI)</sub>         | Data input setup time    | _          | 5                    | _   | _                    | ns   |
| t <sub>H(SI)</sub>          | Data input hold time     | _          | 4                    | _   | _                    | ns   |

Note:  $t_{SCK} = 1/f_{SCK}$ ;  $t_{PCLK} = 1/f_{PCLK}$ . SPI output (input) clock frequency  $f_{SCK}$ ; SPI peripheral clock frequency  $f_{PCLK}$ .





Figure 9. SPI Timing Diagrams – SPI Master Mode





Figure 10. SPI Timing Diagrams – SPI Slave Mode with CPHA=1

# **I<sup>2</sup>S Characteristics**

Table 23. I<sup>2</sup>S Characteristics

| Symbol                | Parameter                    | Conditions | Min | Тур | Max | Unit |  |  |  |
|-----------------------|------------------------------|------------|-----|-----|-----|------|--|--|--|
| I <sup>2</sup> S Mast | I <sup>2</sup> S Master mode |            |     |     |     |      |  |  |  |
| t <sub>WSD(MO)</sub>  | WS output to BCLK delay      | _          | _   | TBD | _   | ns   |  |  |  |
| t <sub>DOD(MO)</sub>  | Data output to BCLK delay    | _          | _   | TBD | _   | ns   |  |  |  |
| t <sub>DIS(MI)</sub>  | Data input setup time        | _          | _   | TBD | _   | ns   |  |  |  |
| t <sub>DIH(MI)</sub>  | Data input hold time         | _          | _   | TBD | _   | ns   |  |  |  |
| I2S Slave             | mode                         |            |     |     |     |      |  |  |  |
| t <sub>BCH(SI)</sub>  | BCLK high pulse width        | _          |     | TBD | _   | ns   |  |  |  |
| t <sub>BCL(SI)</sub>  | BCLK low pulse width         | _          | _   | TBD | _   | ns   |  |  |  |
| t <sub>WSS(SI)</sub>  | WS input setup time          | _          | _   | TBD | _   | ns   |  |  |  |
| t <sub>DOD(SO)</sub>  | Data output to BCLK delay    | _          | _   | TBD | _   | ns   |  |  |  |
| t <sub>DIS(SI)</sub>  | Data input setup time        | _          | _   | TBD | _   | ns   |  |  |  |
| t <sub>DIH(SI)</sub>  | Data input hold time         | _          | _   | TBD | _   | ns   |  |  |  |





Figure 11. Timing of I<sup>2</sup>S Master Mode



Figure 12. Timing of I<sup>2</sup>S Slave Mode



#### **USB Characteristics**

The USB interface is USB-IF certified - Full Speed.

**Table 24. USB DC Electrical Characteristics** 

| Symbol           | Parameter                                      | Conditions                                    | Min | Тур | Max | Unit |
|------------------|------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| $V_{DD}$         | USB operating voltage                          | _                                             | 3.0 | _   | 3.6 | V    |
| V <sub>DI</sub>  | Differential input sensitivity                 | USBDP-USBDM                                   | 0.2 | _   | _   | V    |
| V <sub>CM</sub>  | Common mode voltage range                      | _                                             | 0.8 | _   | 2.5 | V    |
| VsE              | Single-ended receiver threshold                | _                                             | 0.8 | _   | 2.0 | V    |
| Vol              | Pad output low voltage                         |                                               | 0   | _   | 0.3 | V    |
| V <sub>OH</sub>  | Pad output high voltage                        | R <sub>I</sub> of 1.5 kΩ to V <sub>DD33</sub> | 2.8 | _   | 3.6 | V    |
| V <sub>CRS</sub> | Differential output signal cross-point voltage | 11.5 K22 to VDD33                             | 1.3 |     | 2.0 | V    |
| Z <sub>DRV</sub> | Driver output resistance                       | _                                             | _   | 10  | _   | Ω    |
| C <sub>IN</sub>  | Transceiver pad capacitance                    | _                                             | _   | _   | 20  | pF   |

Note: 1. Guaranteed by design, not tested in production.

- 2. The USB functionality is ensured down to 2.7 V but not for the full USB electrical characteristics which will experience degradation in the 2.7 V to 3.0 V  $V_{\rm DD}$  voltage range.
- 3. RL is the load connected to the USB driver USBDP.



Figure 13. USB Signal Rise Time and Fall Time and Cross-Point Voltage (VCRS) Definition

**Table 25. USB AC Electrical Characteristics** 

| Symbol           | Parameter                      | Conditions             | Min | Тур | Max | Unit |
|------------------|--------------------------------|------------------------|-----|-----|-----|------|
| tr               | Rise time                      | C <sub>L</sub> = 50 pF | 4   | _   | 20  | ns   |
| t <sub>f</sub>   | Fall time                      | C <sub>L</sub> = 50 pF | 4   |     | 20  | ns   |
| t <sub>r/f</sub> | Rise time / fall time matching | $t_{r/f} = t_r / t_f$  | 90  |     | 110 | %    |



# 6 Package Information

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>.

Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page.

- Package Information (include Outline Dimensions, Product Tape and Reel Specifications)
- The Operation Instruction of Packing Materials
- Carton information

Rev. 1.50 47 of 51 April 29, 2019



# SAW Type 33-pin QFN (4mm×4mm) Outline Dimensions



| Compleal |              | Dimensions in inch |              |
|----------|--------------|--------------------|--------------|
| Symbol   | Min.         | Nom.               | Max.         |
| A        | 0.028        | 0.030              | 0.031        |
| A1       | 0.000        | 0.001              | 0.002        |
| A3       | <del>_</del> | 0.008 BSC          | <del>_</del> |
| b        | 0.006        | 0.008              | 0.010        |
| D        | <del>_</del> | 0.157 BSC          | <del>_</del> |
| Е        | _            | 0.157 BSC          | _            |
| е        | _            | 0.016 BSC          | <del>_</del> |
| D2       | 0.104        | 0.106              | 0.108        |
| E2       | 0.104        | 0.106              | 0.108        |
| L        | 0.014        | 0.016              | 0.018        |
| K        | 0.008        | <u>—</u>           | <del>_</del> |

| Cumbal |              | Dimensions in mm |              |  |  |  |
|--------|--------------|------------------|--------------|--|--|--|
| Symbol | Min.         | Nom.             | Max.         |  |  |  |
| А      | 0.70         | 0.75             | 0.80         |  |  |  |
| A1     | 0.00         | 0.02             | 0.05         |  |  |  |
| A3     | <del>_</del> | 0.203 BSC        | <del>_</del> |  |  |  |
| b      | 0.15         | 0.20             | 0.25         |  |  |  |
| D      | _            | 4.00 BSC         | _            |  |  |  |
| Е      | _            | 4.00 BSC         | _            |  |  |  |
| е      | _            | 0.40 BSC         | <del>_</del> |  |  |  |
| D2     | 2.65         | 2.70             | 2.75         |  |  |  |
| E2     | 2.65         | 2.70             | 2.75         |  |  |  |
| L      | 0.35         | 0.40             | 0.45         |  |  |  |
| K      | 0.20         | _                | _            |  |  |  |



# 48-pin LQFP (7mm×7mm) Outline Dimensions



| Cumbal |       | Dimensions in inch |       |
|--------|-------|--------------------|-------|
| Symbol | Min.  | Nom.               | Max.  |
| A      | _     | 0.354 BSC          | _     |
| В      | _     | 0.276 BSC          | _     |
| С      | _     | 0.354 BSC          | _     |
| D      | _     | 0.276 BSC          | _     |
| E      | _     | 0.020 BSC          | _     |
| F      | 0.007 | 0.009              | 0.011 |
| G      | 0.053 | 0.055              | 0.057 |
| Н      | _     | <del>_</del>       | 0.063 |
| I      | 0.002 | <del>_</del>       | 0.006 |
| J      | 0.018 | 0.024              | 0.030 |
| K      | 0.004 | _                  | 0.008 |
| α      | 0°    | _                  | 7°    |

| Symbol | Dimensions in mm |           |       |  |
|--------|------------------|-----------|-------|--|
|        | Min.             | Nom.      | Max.  |  |
| A      | _                | 9.000 BSC | _     |  |
| В      | _                | 7.000 BSC | _     |  |
| С      | _                | 9.000 BSC | _     |  |
| D      | _                | 7.000 BSC | _     |  |
| Е      | _                | 0.500 BSC | _     |  |
| F      | 0.170            | 0.220     | 0.270 |  |
| G      | 1.350            | 1.400     | 1.450 |  |
| Н      | _                | _         | 1.600 |  |
| l      | 0.050            | _         | 0.150 |  |
| J      | 0.450            | 0.600     | 0.750 |  |
| K      | 0.090            | _         | 0.200 |  |
| α      | 0°               | _         | 7°    |  |



# 64-pin LQFP (7mm×7mm) Outline Dimensions



| Symbol | Dimensions in inch |              |       |  |
|--------|--------------------|--------------|-------|--|
|        | Min.               | Nom.         | Max.  |  |
| А      | _                  | 0.354 BSC    | _     |  |
| В      | _                  | 0.276 BSC    | _     |  |
| С      | _                  | 0.354 BSC    | _     |  |
| D      | _                  | 0.276 BSC    | _     |  |
| Е      | _                  | 0.016 BSC    | _     |  |
| F      | 0.005              | 0.007        | 0.009 |  |
| G      | 0.053              | 0.055        | 0.057 |  |
| Н      | _                  | _            | 0.063 |  |
| I      | 0.002              | <del>_</del> | 0.006 |  |
| J      | 0.018              | 0.024        | 0.030 |  |
| K      | 0.004              | _            | 0.008 |  |
| α      | 0°                 | _            | 7°    |  |

| Symbol | Dimensions in mm |              |      |  |
|--------|------------------|--------------|------|--|
|        | Min.             | Nom.         | Max. |  |
| А      | <del>_</del>     | 9.0 BSC      | _    |  |
| В      | <del>_</del>     | 7.0 BSC      | _    |  |
| С      | <del>_</del>     | 9.0 BSC      | _    |  |
| D      | _                | 7.0 BSC      | _    |  |
| E      | <del>_</del>     | 0.4 BSC      | _    |  |
| F      | 0.13             | 0.18         | 0.23 |  |
| G      | 1.35             | 1.4          | 1.45 |  |
| Н      | <del>_</del>     | _            | 1.60 |  |
| I      | 0.05             | _            | 0.15 |  |
| J      | 0.45             | 0.60         | 0.75 |  |
| K      | 0.09             | <del>_</del> | 0.20 |  |
| α      | 0°               | _            | 7°   |  |



## Copyright<sup>®</sup> 2019 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.