# lab4\_fsic-fpga Group 4 Report

# 1. Refer to lab-fsim-sim, Integrate FIR into PRJ1 (axilite, axi-stream in/out)

As in the lab-fsim-sim, we first imported the reference FIR project into the user prj1 folder

(/fsic\_fpga/vivado/vvd\_srcs/caravel\_soc/rtl/user/user\_subsys/user\_prj1/rtl/) and correctly connected the user project wrapper and the FIR module.

As the lab-fsim-sim, we first import the reference FIR project to the user\_prj1 folder

(/fsic\_fpga/vivado/vvd\_srcs/caravel\_soc/rtl/user/user\_subsys/user\_prj1/rtl/), and connect the user project wrapper and the FIR module correctly.

We also updated all file lists and includes in the TCL file necessary for simulation and synthesis. Update list:

```
/fsic_fpga/vivado/vvd_srcs/caravel_soc/rtl/user/user_subsys/user_prj1/rtl/rtl.f
/fsic_fpga/vivado/vvd_caravel_fpga_fsic_sim.tcl
/fsic_fpga/vivado/vvd_caravel_fpga_fsic.tcl
```

# 2. Refer to hls\_userdma, design a dma for FIR

We referred to the user DMA template and, due to an infinite while loop issue, we set BUF\_LEN =64. Then, we modified script.tcl to export the RTL of the new version of DMA.

#### 3. Vivado simulation

We disabled all tests in the original testbench fsic.tb.v, such as Fpga2Soc\_CfgRead(), Fpga2Soc\_CfgWrite(), FpgaLocal\_CfgRead(), SocLocal\_MbWrite(), FpgaLocal\_MbWrite(), SocLa2DmaPath(), and SocUp2DmaPath(). We then designed suitable tasks SocUp2DmaPath\_FIR() and CheckuserDMADone FIR() for testing our DMA and FIR IP, based on the tasks SocUp2DmaPath() and CheckuserDMADone() in original testbench.

SocUp2DmaPath\_FIR() performed the following tasks:

| Target Behavior       | Simulation Result                                                                                                                                                                                                                                                   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMA load input        |                                                                                                                                                                                                                                                                     |
| s2m exit clear        | 8177458=> FpgaLocal_Write: PL_UPDMA, s2m exit clear<br>8179058=> AXI4LITE_WRITE_BURST 60009020, value: 0000, resp: 00<br>8180258=> AXI4LITE_READ_BURST 60009020, value: 0000, resp: 00<br>8180258=> Fpga2Soc_Write PL_UPDMA offset 020 = 000000000, PASS            |
| s2m disable to clear  | 8180258=> FpgaLocal_Write: PL_UPDMA, s2m disable to clear<br>8181858=> AXI4LITE_WRITE_BURST 60009030, value: 0000, resp: 00<br>8183058=> AXI4LITE_READ_BURST 60009030, value: 0000, resp: 00<br>8183058=> Fpga2Soc_Write PL_UPDMA offset 030 = 00000000, PASS       |
| m2s exit clear        | 8183058=> FpgaLocal_Write: PL_UPDMA, m2s exit clear<br>8184658=> AXI4LITE_WRITE_BURST 60009078, value: 0000, resp: 00<br>8185858=> AXI4LITE_READ_BURST 60009078, value: 0000, resp: 00<br>8185858=> Fpga2Soc_Write PL_UPDMA offset 078 = 000000000, PASS            |
| m2s disable to clear  | 8185858=> FpgaLocal_Write: PL_UPDMA, m2s disable to clear 8187458=> AXI4LITE_WRITE_BURST 60009088, value: 0000, resp: 00 8188658=> AXI4LITE_READ_BURST 60009088, value: 0000, resp: 00 8188658=> Fpga2Soc_Write PL_UPDMA offset 088 = 000000000, PASS               |
| s2m set buffer length | 8188658=> FpgaLocal_Write: PL_UPDMA, s2m set buffer length<br>8190258=> AXI4LITE_WRITE_BURST 60009028, value: 0040, resp: 00<br>8191458=> AXI4LITE_READ_BURST 60009028, value: 0040, resp: 00<br>8191458=> Fpga2Soc_Write PL_UPDMA offset 028 = 00000040, PASS      |
| s2m set buffer low    | 8191458=> FpgaLocal_Write: PL_UPDMA, s2m set buffer low<br>8193058=> AXI4LITE_WRITE_BURST 60009038, value: 45080000, resp: 00<br>8194258=> AXI4LITE_READ_BURST 60009038, value: 45080000, resp: 00<br>8194258=> Fpga2Soc_Write PL_UPDMA offset 038 = 45080000, PASS |
| s2m set buffer high   | 8194258=> FpgaLocal_Write: PL_UPDMA, s2m set buffer high<br>8195858=> AXI4LITE_WRITE_BURST 6000903c, value: 0000, resp: 00<br>8197058=> AXI4LITE_READ_BURST 6000903c, value: 0000, resp: 00<br>8197058=> Fpga2Soc_Write PL_UPDMA offset 03c = 000000000, PASS       |
| set image width       | 8197058=> FpgaLocal_Write: PL_UPDMA, set image width<br>8198658=> AXI4LITE_WRITE_BURST 60009054, value: 0040, resp: 00<br>8199858=> AXI4LITE_READ_BURST 60009054, value: 0040, resp: 00<br>8199858=> Fpga2Soc_Write PL_UPDMA offset 054 = 00000040, PASS            |
| m2s set buffer low    | 8199858=> FpgaLocal_Write: PL_UPDMA, m2s set buffer low<br>8201458=> AXI4LITE_WRITE_BURST 6000905c, value: 45000000, resp: 00<br>8202658=> AXI4LITE_READ_BURST 6000905c, value: 45000000, resp: 00<br>8202658=> Fpga2Soc_Write PL_UPDMA offset 05c = 45000000, PASS |

**Target Behavior Simulation Result** 8202658=> FpgaLocal\_Write: PL\_UPDMA, m2s set buffer high... 8204258=> AXI4LITE\_WRITE\_BURST 60009060, value: 0000, resp: 00 m2s set buffer high 8205458=> AXI4LITE\_READ\_BURST 60009060, value: 0000, resp: 00 8205458=> Fpga2Soc\_Write PL\_UPDMA offset 060 = 00000000, PASS 8205458=> FpgaLocal\_Write: PL\_UPDMA, m2s set buffer length... 8207058=> AXI4LITE\_WRITE\_BURST 60009080, value: 0040, resp: 00 m2s set buffer length 8208258=> AXI4LITE\_READ\_BURST 60009080, value: 0040, resp: 00 8208258=> Fpga2Soc\_Write PL\_UPDMA offset 080 = 00000040, 8208258=> Fpga2Soc\_Write: SOC\_CC 8210858=> AXI4LITE\_WRITE\_BURST 60005000, value: 0001, resp: 00 select FIR IP user project 8223058=> AXI4LITE\_READ\_BURST 60005000, value: 0001, resp: 00 8223058=> Fpga2Soc\_Write SOC\_CC offset 000 = 00000001, PASS 8223058=> Fpga2Soc\_Write: SOC\_UP 8225658=> AXI4LITE\_WRITE\_BURST 60000010, value: 0040, resp: 00 8237858=> AXI4LITE\_READ\_BURST 60000010, value: 0040, resp: 00 8237858=> Fpga2Soc\_Write SOC\_UP offset 010 = 00000040, PASS configure data length in FIR IP 8237858=> Fpga2Soc\_Write: SOC\_UP 8240458=> AXI4LITE\_WRITE\_BURST 60000020, value: 0000, resp: 00 8252658=> AXI4LITE\_READ\_BURST 60000020, value: 0000, resp: 00 8252658=> Fpga2Soc\_Write SOC\_UP offset 020 = 00000000, PASS 8252658=> Fpga2Soc\_Write: SOC\_UP 8255258=> AXI4LITE\_WRITE\_BURST 60000024, value: fffffff6, resp: 00 8267458=> AXI4LITE\_READ\_BURST 60000024, value: ffffffff6, resp: 00 8267458=> Fpga2Soc\_Write SOC\_UP offset 024 = fffffff6, PASS 8267458=> Fpga2Soc\_Write: SOC\_UP 8270058=> AXI4LITE\_WRITE\_BURST 60000028, value: fffffff7, resp: 00 8282258=> AXI4LITE\_READ\_BURST 60000028, value: ffffffff7, resp: 00 8282258=> Fpga2Soc\_Write SOC\_UP offset 028 = ffffffff7, PASS 8282258=> Fpga2Soc\_Write: SOC\_UP 8284858=> AXI4LITE\_WRITE\_BURST 6000002c, value: 0017, resp: 00 8297058=> AXI4LITE\_READ\_BURST 6000002c, value: 0017, resp: 00 8297058=> Fpga2Soc\_Write SOC\_UP offset 02c = 000000017, PASS 8297058=> Fpga2Soc\_Write: SOC\_UP 8299658=> AXI4LITE\_WRITE\_BURST 60000030, value: 0038, resp: 00 8311858=> AXI4LITE\_READ\_BURST 60000030, value: 0038, resp: 00 8311858=> Fpga2Soc\_Write SOC\_UP offset 030 = 00000038, PASS 8311858=> Fpga2Soc\_Write: SOC\_UP 8314458=> AXI4LITE\_WRITE\_BURST 60000034, value: 003f, resp: 00 8326658=> AXI4LITE\_READ\_BURST 60000034, value: 003f, resp: 00 8326658=> Fpga2Soc\_Write SOC\_UP offset 034 = 0000003f, PASS 8326658=> Fpga2Soc\_Write: SOC\_UP configure taps in FIR IP 8329258=> AXI4LITE\_WRITE\_BURST 60000038, value: 0038, resp: 00 8341458=> AXI4LITE\_READ\_BURST 60000038, value: 0038, resp: 00 8341458=> Fpga2Soc\_Write SOC\_UP offset 038 = 00000038, PASS 8341458=> Fpga2Soc\_Write: SOC\_UP 8344058=> AXI4LITE\_WRITE\_BURST 6000003c, value: 0017, resp: 00 8356258=> AXI4LITE\_READ\_BURST 6000003c, value: 0017, resp: 00 8356258=> Fpga2Soc\_Write SOC\_UP offset 03c = 00000017, PASS 8356258=> Fpga2Soc\_Write: SOC\_UP 8358858=> AXI4LITE\_WRITE\_BURST 60000040, value: fffffff7, resp: 00 8371058=> AXI4LITE\_READ\_BURST 60000040, value: fffffff7, resp: 00 8371058=> Fpga2Soc\_Write SOC\_UP offset 040 = ffffffff7, PASS 8371058=> Fpga2Soc\_Write: SOC\_UP 8373658=> AXI4LITE\_WRITE\_BURST 60000044, value: fffffff6, resp: 00 8385858=> AXI4LITE\_READ\_BURST 60000044, value: fffffff6, resp: 00 8385858=> Fpga2Soc\_Write SOC\_UP offset 044 = fffffff6, PASS 8385858=> Fpga2Soc\_Write: SOC\_UP 8388458=> FPGAZ30C\_WFITE. SOC\_GF 8388458=> AXI4LITE\_WRITE\_BURST 600000048, value: 0000, resp: 00 ns MSG fsic\_tb, +100000 cycles, finish\_flag=0, repeat\_cnt=0021 8400658=> AXI4LITE\_READ\_BURST 60000048, value: 0000, resp: 00 8400658=> Fpga2Soc\_Write SOC\_UP offset 048 = 00000000, PASS 8400658=> Fpga2Soc\_Write: SOC\_CC 8403258=> AXI4LITE\_WRITE\_BURST 60005000, value: 0001, resp: 00 8415458=> AXI4LITE\_READ\_BURST 60005000, value: 0001, resp: 00 8415458=> Fpga2Soc\_Write SOC\_CC offset 000 = 00000001, PASS recheck user project sel 8415458=> Fpga2Soc\_Write: SOC\_UP configure ap\_start in FIR IP 8418058=> AXI4LITE\_WRITE\_BURST 60000000, value: 0001, resp: 00 8418058=> FpgaLocal\_Write: PL\_UPDMA, set ap\_start...

8419658=> AXI4LITE\_WRITE\_BURST 60009000, value: 0001, resp: 00

set ap start

```
Target Behavior

Simulation Result

8419658=> FpgaLocal_Read: PL_UPDMA
8419658=> Waiting buffer transfer done...
8628658=> Buffer transfer done. offset 010 = 00000001, PASS
8628658=> End CheckuserDMADone()...
```

#### 4. Build FPGA

Since hls\_userdma was re-exported, we updated vvd\_caravel\_fpga\_fsic.tcl to reconnect hls\_userdma and ps\_axil. We then ran the TCL script to generate caravel\_fpga.bit and caravel\_fpga.hwh for later PYNQ validation.

#### 5. Firmware code

We used the original firmware code.

# 6. Jupyter-notebook Python code

We referred to the original Jupyter Python code and skipped the LADMA verification part. However, we used the LADMA verification part as a reference to write our own UPDMA verification part, which follows the same flow as in the Vivado testbench.

Excluded (0)

☑ Unassigned (0)

Hide All



generated by Vivado, we set MMIO for UPDMA in Python: mmio\_UPDMA = MMIO(0x40020000, 0x00010000). We rewrote the testbench in Python to access the configuration registers with mmio.read(), mmio\_UPDMA.read(), and mmio\_UPDMA.write().

### **Issue and Solution**

There were 600 test vectors for the FIR in the original file, so we initially set BUF\_LEN =600 in hls\_userdma to test the FIR with the whole set of vectors. However, during the simulation stage, hls\_userdma reported a deadlock.

We passed the testbench by setting BUF\_LEN to 64.