

# 112-1 SoC Design Laboratory Lab4-1 submission guide

Teacher: Jiin Lai

TA:楊岭騏、蘇子源



### Requirements



Soc Design Laboratory



## FIR Specification

- Tap number = 11
- Input signal number = 11
- Start mark = 'hAB40
- End mark = 'hAB51

Check\_bits = 'hAB40 Input signal Check\_bits = 'hAB51

Timeline



#### Interface





## Submission (1/2)

- Hierarchy:
  - StudentID\_lab4-1/
    - Report.pdf
    - .hex
    - fir.c
    - fir.h
    - User
      - bram.v
      - user proj example.counter.v
    - Github link
- Your Github link should attach the file
  - Design, Synthesis report(Including FF, LUT, Bram ), Waveform, simulation.log, makefile,...etc.
  - Report



# Submission (2/2)

- Compress all above files in a single zip file named
  - StudentID\_lab4-1.zip
- Submit to Submit to eeclass
- Deadline: 11/2 (Thu.) 23:59
  - 20% off for the late submission penalty within 3 days



#### What is included in the report

- Explanation of your firmware code
  - How does it execute a multiplication in assembly code
  - What address allocate for user project and how many space is required to allocate to firmware code
- Interface between BRAM and wishbone
  - Waveform from xsim
  - FSM
- Synthesis report
- Other discoveries