## 四川大学期末考试试题(2018-2019 学年第 1/学期

## 参考答案与评分标准

## 1. Choose the best answer from the four choices. (20points)

1) In the 2's complement form, the binary number 10010101 is equal to the decimal number

(a) -21

 $(\wedge d \wedge).$ 

(b) -106

(c) + 141

(d)-107

The 8421BCD number for decimal 397 is ( b ).

(a)/110001101 (b) 001110010111

(c) 1110010111 (d) 110001101000

The same is "0", the difference is "1, what is its logical relationship? (c)

(a) AND

(b) OR

(c) XOR

(d) XNOR

Apply DeMorgan's theorems to the expression  $(A + \overline{BC} + D) + ABC\overline{D}$ . The answer is ( a )

(a)  $\overline{A} + \overline{B} + \overline{C} + D$ 

(b)  $\overline{A}\overline{B}\overline{C}\overline{D}$ 

(c)  $\overline{A} + \overline{B} + C + \overline{D}$ 

(d)  $\overline{A}\overline{B}\overline{C}D$ 

5) Which of the following is a standard SOP(sum-of-product) expression.( c )

(a) A(B+C)+ABC

(b) (A+B)(A+C)

(c)  $\bar{A}B + A\bar{B}$ 

(d) All above.

6) The circuit shown is equivalent to ( d

(a) AND gate

(b) XOR gate

(c) OR gate

(d) NAND gates



7) The output of JK flip-flop is set to 1 when ( d )

(a) J=0, K=1

(b) J=0, K=0

(c) J=1, K=1

(d) J=1, K=0

- 8) In general, a multiplexer has (
  - (a) One data input, several data outputs, and select inputs
  - (b) One data input, one data output, and select inputs
  - (c) several data input, several data outputs, and select inputs
  - (d) several data input, one data outputs, and select inputs
- 9) A modulus-8 ring counter requires ( c )

(a) 3 flip-flops

(b) 5 flip-flops

(c) 8 flip-flops

(d) 12 flip-flops

10) The group of bits 11001 is serially shifted (right-most bit first) into a 5-bit parallel output shift register with an initial state 01110. After three clock pulses, the register contains (c)

(a) 01110

(b) 00001

(c) 00101

(d) 00110

## 2. Fill in the blanks with the correct answer. (20 points)

1)  $(27.4)_8 = (10111.1)_2 = (17.8)_{16} = (23.5)_{10} = (00100011.0101)_{8421BCD}$ 

- 2) <u>与非门</u> and <u>或非门</u> are called universal gates.
- 3) A circuit with 10 flip-flops can store (10) bits binary numbers, that is, include (1024) states at most.
- 4) A J-K flip-flop with J = 1 and K = 1 has a 10 kHZ clock input. The Q input is a 5 kHZ square wave.
- 5) A modulus-12 counter must have <u>4 flip-flops</u>.
- 3. Answer the questions briefly. (30 points)
- 1) (6p) Optimize the functions  $f(a,b,c,d) = \Sigma m(1,3,7,11,15) + \Sigma d(0,2,5,8)$  in a minimum sum-of-products expression using a Karnaugh map.

(卡诺图正确4分; 逻辑表达式正确2分)



f(a,b,c,d)=a'd+cd 或 a'b'+cd

2) (8p) Write the equivalent form of the following circuit, and implement it by a 8-to-1 MUX. Suggest using ABC as  $S_2S_1S_0$ .



解:

- 1) 读图正确得到布尔表达式: AB+ACD(2分)
- 2) 建议用 ABC 作为选择信号,找出输出和 D 之间的关系( $\frac{4}{9}$ : D0-D4 接低电平,D5 接 D,D6,D7 接高电平);在图中正确标出变量并有效使能信号( $\frac{2}{9}$ )。
- \* 随意 3 个变量作为选择信号,找出输出和余下一个变量之间的关系。得分参照 2)
- 3) (6p) Assuming a rising edge triggered J-K flip-flop as input, the output associated with the clock is determined, and try to draw the working waveform of the Q terminal of the trigger. Suppose Q starts at low level.



各时钟周期的状态正确得1分。

4) (5p)Given the logic diagram for this problem, complete the partial timing diagram (assume the initial state is Q = 0).



写出方程2分,画出波形图3分(注意是下降沿触发)。

$$Q^{n+1} = \mathbf{D} = \overline{\overline{\bar{X}} \overline{Q^n} \cdot \overline{X} \overline{\overline{Q^n}}} = \overline{X} Q^n + X \overline{Q^n} = X \oplus Q^n$$

5) (5p) For the ripple counter, show the complete timing diagram for **SIXTEEN** clock pulses. Show the clock, *Q*0, *Q*1, and *Q*2 waveforms. Assume that *Q*0*Q*1*Q*2 are initially LOW.

