

# Faculté Polytechnique



Hardware/Software Platforms

Master 1 Artificial intelligent and smart communication

Islam HAMMAD
e-mail:
Islam.HAMMAD@student.umons.ac.be

Carlos Ivan TORRES QUERO e-mail: charly\_tq@outlook.com



Under the supervision of Mr. Carlos Alberto VALDERRAMA



# <u>LED Matrix driver for DE1-SoC :</u> <u>Tutorial</u>

# **Introduction**

This document is a tutorial to help you realize the project described in Github. The picture below shows an oversimplified schematic view of our system.

The project uses two main hardware components: the altera DE1-SoC and a led Matrix with a MAX7219 driving system. The internal tools of the board drive the matrix and interact with the user.

- The first step is the design of a driver to make the DE1 and MAX7219 able to understand each other. Once the driver is done a section will show what results must be obtained according to the Test Bench.
- The second consists in the encoding of the desired display. The application is a code separated from the driver that will provide the display information's. This is the alterable part of the project where any user can choose whatever he wants to display.
- Finally, a small part is about the mapping of the pins. Indeed, the signals created by the driver are sent to the proper pin of the board.

After the description of those functions, the document will show how to reproduce the realization.



# 1.To read before the realization

## Source code presentation

The source code is composed of four different files: "DriverMatrice.vhd" and its test bench "DriverMatriceTB.vhd", "Matrice2.vhd" and "MaxLed\_inter" which are respectively the application and the mapping code.

A. The Driver, this code will allow the Altera SoC to communicate with the led matrix.

```
port

(
    iclkl0k : in std_logic;
    data : out std_logic;
    itrame : in std_logic_vector(15 downto 0);
    CS_n : out std_logic;
    Cll0k : out std_logic
);
end entity;
```

In the first part of the code, we have computed the entity. In it, you can observe 3 outputs that will be sent to the matrix and 2 inputs that will come from the application.

In the second part of the code, we have computed the architecture which is divided in two process. In the first section, we created a process that goes through 16 different states and repeats itself cyclically. State 1 is "Recept". It is in this state that the variable "donnee" receives a 16-bit frame "itrame". Then, the other 16 states serve as counters.

```
process (iclk10k, state, itrame)
begin
    if (falling edge(iclkl0k)) then
        -- Determine the next state synchronously, based on
        -- the current state and the input
        case state is
            when Recept=>
               donnee <= itrame;
              state <= dl5;
            when d15=>
                    state <= d14;
            when dl4=>
                    state <= dl3;
            when dl3=>
                    state <= dl2;
            when dl2=>
                   state <= dll;
```

As you can see in the second part of the code, the process is almost the same. The difference is that it sends the 16-bits frame bit-by-bit to the led matrix. Indeed, the variable "donnee" is sending one bit to data at each process state.

```
process (donnee, state)
begin
        case state is
            when Recept=>
               null;
            when dl5=>
                    data <= donnee(15);
                   CS n <= '0';
            when dl4=>
                    data <= donnee(14);
                    CS n <= '0';
            when dl3=>
                    data <= donnee(13);
                   CS n <= '0';
            when dl2=>
                    data <= donnee(12);
                    CS n <= '0';
```

In the two photos above, we have only shown you a part of each process. However, since the frame contains 16 bits and they are sent one by one, there are 16 different states.

b) After compiling it, it is now time to test its performance. That's why we created the test bench file "DriverMatrix\_TB.vhd" is used to analyze the driver. In this file, we implemented a "clock" and we also sent a frame in the "itrame" variable. A port map has also been implemented to link the Test Bench variables to the driver ones.

```
begin
uut: DriverMatrice PORT MAP (
           iclkl0k=>iclkl0k,
               data =>data,
               itrame =>itrame,
               CS n => CS n,
               C110k =>C110k
-- Definition of the clock process.
 clk process :process begin
       iclkl0k <= '0';
        wait for clk period/2;
        iclk10k <= '1';
        wait for clk period/2;
   end process;
    -- Stimuli process.
    stimuli: process begin
       itrame <= tramescan;
       wait for 200 ns;
   end process;
end rtl;
```

The simulation results will be shown in the "during the realization" section.

C. In this section, we will explain how the application code works. It consists of a "case" function that sends five initialization frames each time the Altera card is turned on. These five initialization frames will be explained in 1.3.

After the initialization, the "case" will periodically send eight different frames. These frames are composed of 16 different bits and each frame correspond to a line of the led matrix. According to the datasheet of the matrix, the frames sent to the matrix must have a certain form:

| D15 | D14 | D13 | D12 | D11     | D10 | D9 | D8  | D7 | D6   | D5 | D4 | D3 | D2 | D1  | Do |
|-----|-----|-----|-----|---------|-----|----|-----|----|------|----|----|----|----|-----|----|
| Χ   | X   | X   | X   | ADDRESS |     |    | MSB |    | DATA |    |    |    |    | LSB |    |

The first 4 bits are never used for this device. Then, the bits from D8 to D11 are used to address a line of the matrix. Finally, the last 8 bits each monitor one led in the line. If the bits are equal to 1, the corresponding LEDs will be lit and in the same way, they will be off if the bits are equal to 0.

```
case t is
   when 1 =>
      otrame <="0000" & "0001" & "00000000";
   when 2 =>
       otrame <="0000" & "0010" & "00100100";
   when 3 =>
       otrame <="0000" & "0011" & "00000000";
   when 4 =>
       otrame <="0000" & "0100" & "01000010";
    when 5 =>
       otrame <="0000" & "0101" & "00111100";
   when 6 =>
       otrame <="0000" & "0110" & "00000000";
   when 7 =>
       otrame <="0000" & "0111" & "00000000";
    when 8 =>
      otrame <="0000" & "1000" & "00000000";
   when others => null;
 state <= cpt;
end case:
```

In the case of our project, we decided to display a smiley on the matrix. We therefore filled in 8 different frames with each the address of the corresponding line. Then, we completed the "data" parts of each line to display a happy face.

#### **Matrix** initialization

When explaining the application, we needed initialization frames to use the. The different frames are:

- DecodeMode
- Intensity control which allows to manage the intensity of the LEDs thanks to codes available in the MAX7221 datasheet.
- Display-Test register, it can work in two different ways, either in normal or in test. In our project, we only use the normal mode.
- Scan limit register as well as the shutdown Mode that can be used to save energy.

Those five different frames are presented in the table below.

| Register:    | D15-D12 | D11 | D10 | D9 | D8 | HexCode |
|--------------|---------|-----|-----|----|----|---------|
| Decode Mode  | Х       | 1   | 0   | 0  | 1  | 0xX9    |
| Intensity    | Х       | 1   | 0   | 1  | 0  | 0xXA    |
| Scan Limit   | Х       | 1   | 0   | 1  | 1  | 0xXB    |
| Shutdown     | Х       | 1   | 1   | 0  | 0  | 0xXC    |
| Display Test | Х       | 1   | 1   | 1  | 1  | 0xXF    |

# 1.2. Mapping

Looking up for the details of the DE1-SoC online, we investigate how many pins can be use as GPIO and can thus fit to any sort of project. In addition to our Driver and our application, we must assign each signal to a separated pin. To do so, we created the file "MatriceLed\_inter.vhd" who's task is to map every required signal to the adequate pin. The picture below shows all the available pins with their names.



We'll focus on GPIO\_0 and assign our signals to the first three on the right side: D1, D3 and D5.

```
architecture rtl of maxLed inter is
      signal strame : std_logic_vector(15 downto 0);
signal sinput : std_logic;
       signal soclk10k : std_logic;
       component Matrice2 is
            port
                clk : in std_logic;
input : in std_logic_vector(0 downto 0);
otrame : out std_logic_vector(15 downto 0);
                oclk10k : out std_logic
       end component;
       component DriverMatrice is
            port
                 iclkl0k : in std_logic;
                data : out std_logic;
itrame : in std_logic_vector(15 downto 0);
                 CS_n : out std_logic;
                CllOk : out std_logic
       end component;
  begin
       IMatrice2 :Matrice2 port map (
                clk => CLOCK_50,
                input => SW,
                otrame => strame,
                oclkl0k =>soclkl0k
       IDriverMatrice:DriverMatrice port map(
            iclk10k => soclk10k,
           itrame => strame,
data => GPIO_0(1),
CS_n => GPIO_0(3),
C110k => GPIO_0(5)
 end rtl;
```

This code is named "MaxLed\_inter". It is responsible of the assignment of each pins. We first implement the Driver as a component to get the desired signals and we link them to the desired pins of GPIO 0.

# 2. To read during the realisation

# Create a new project on Quartus II

First, you have to download our code from GitHub. Then you have to create a project in Quartus II:

- Launch Quartus II
- Create a project: file -> New Project Wizard -> Next (until created)
   IMPORTANT: Name your project the same way as your Main Entity
- Import all files from downloaded folder
- Save project as VHD file and with the same name of the entity

#### Test of the driver

To be sure if the code is operational, we use the previously described Test Bench to simulate the Driver.

To do so, a data frame is randomly chosen to see if the program fits the expected message. The picture below shows the simulation results of the Test Bench.



The frame chosen contains 16 bits and represent one initialization frame of data frame for the matrix.

"0000101100000111" is the Frame, we see that when CS comes to zero, the clock begins, and the data are sent. If we look closer to the data waveform, we can observe that the correct message has been sent.

#### Wiring





Indeed, the connection between the Matrix need a 5 volts DC alimentation. We thus connect the VCC and the GND respectively on the VCC5 and GND pins of GPIO 0.

As described in the mapping section, the driver transfers three signals to the MAX7219:

- data => mapped on GPO 0 D1
- CS => mapped on GPO 0 D3
- CLK => mapped on GPO 0 D5

## Conclusion

The project goals have been successfully reached:

- For the Software section has the objective to explain how to program the driver, show the application (what we want to output on the led matrix) and stablish the communication between the board and the led matrix.
- For the Hardware section includes the wiring proposed by us just by looking at the characteristics of the board and the LED Matrix online

The application code is changeable. We can display whatever we want changing the data frame that is declared in the code in the application and keeping the rest of program without any changing. The duty cycle of the program is coded in a continuous method that keep displaying the same figure once the CS signal change.

# **Useful Links:**

- GitHub Link
  - https://github.com/CharlyTQ/Max7219 Tutorial FPGA
- Altera Quartus Software Link
  - o https://fpgasoftware.intel.com/?edition=lite