# Analog multiplier using operational amplifiers

Vanchai Riewruja & Apinai Rerkratn

Faculty of Engineering, King Mongkut's Institute of Technology Ladkrabang, Ladkrabang, Bangkok 10520 Thailand E-mail: kvanchai@kmitl.ac.th

Received 10 August 2009; revised 10 September 2009; accepted 20 November 2009

Simple circuit technique for implementing four-quadrant analog multiplier has been presented. The proposed circuit requires only operational amplifier (opamp) as the active element. The realization method is based on the quarter-square technique where a square is provided from the inherent quadratic behaviour of class-AB output stage of opamp. Experimental results showing the circuit performance are described. The wore-case linearity error and total harmonic distortion for maximum operating range are about 0.23 and 1.02%, respectively.

Keywords: Analog multiplier, Opamp, Quarter-square technique, Squaring circuit, Class AB configuration

#### 1 Introduction

Analog multiplier is an important circuit building block in the field of analog signal processing. Its applications can be found in communication, measurement and instrumentation systems. In the past, analog multiplier based on a variable transconductance technique is proposed<sup>1</sup>. Many commercial analog multipliers using this technique are available in the form of integrated circuit fabricated in bipolar technology. Alternately, one of the successful techniques to realize an analog multiplier is based on the use of quarter-square technique<sup>2,3</sup>. The squaring of sum and difference schemes used in this technique are the necessary operation. The squaring schemes of current input signal can be performed using translinear principle<sup>4-6</sup>. However, these schemes realized for the specific purpose are unavailable in the commercial integrated circuit form. It is known that output stage of a general-purpose opamp is a class-AB configuration. The characteristic of a class-AB configuration can be expressed by the translinear principle<sup>7,8</sup> and exploited to realize a high performance squaring scheme<sup>9-11</sup>. The square operation achieved by this mention is suited for the realization of analog multiplier using quarter-square technique. The use of an opamp in the realization of analog multiplier will provide the structure of high performance at low cost and simple construction. In this paper, four-quadrant analog multiplier is described. The proposed circuit requires only opamp as the active elements. Experimental results that verify the circuit performance will be given.

## **2 Circuit Description**

The proposed analog multiplier is shown in Fig. 1. The circuit operation can be expressed as follow. Assumming that opamps  $A_1$  and  $A_2$  are well matched such as  $I_{B1} = I_{B2} = I_B$  and  $I_{S1} = I_{S2} = I_S$ , where  $I_B$  and  $I_S$ denote the quiescent current and class-AB bias current of opamp, respectively. Opamps  $A_1$  and  $A_2$  and resistors  $R_{3i} - R_{5i}$  form an unity gain summing amplifier with supply current sensing. Resulting voltage  $v_{11}$  and  $v_{12}$  are, respectively, sum and difference of input voltage  $v_x$  and  $v_y$ . Resistors  $R_{11}$  and  $R_{12}$  convert the signal voltages  $v_{11}$  and  $v_{12}$  into the signal currents  $i_{11}$  and  $i_{12}$ . For the output currents  $i_{11}$ and  $i_{12}$  less than  $2I_{S}$ , the quadratic characteristic of class-AB output stage of opamps  $A_1$  and  $A_2$ , which exist in the supply currents  $I_1$  and  $I_2$ , are fulfilled  $^{10,11}$ . The supply currents  $I_1$  and  $I_2$  are sensed and converted to voltages  $v_{21}$  and  $v_{22}$  by resistors  $R_{21}$  and  $R_{22}$ , respectively. If resistors  $R_{11} = R_{12} = R_C$ ,  $R_{21} = R_{22} =$  $R_{\rm S}$ ,  $R_{\rm 3i} = R_{\rm 41} = R_{\rm 5i} = R_{\rm m}$  and  $R_{\rm 42} = R_{\rm m}/2$  are assigned, then voltages  $v_{21}$  and  $v_{22}$  can be written as<sup>11</sup>:

then voltages 
$$v_{21}$$
 and  $v_{22}$  can be written as 
$$v_{21} = v_{CC} - (I_B + I_S) R_{21} - \frac{v_{11}^2 R_{21}}{8I_S R_{11}^2} - \frac{v_{11} R_{21}}{2R_{11}} \text{ for } \frac{v_{11}}{R_{11}} \le 2I_S$$

$$...(1)$$

$$v_{22} = v_{CC} - (I_B + I_S) R_{22} - \frac{v_{12}^2 R_{22}}{8I_S R_{12}^2} - \frac{v_{12} R_{22}}{2R_{12}} \text{ for } \frac{v_{12}}{R_{12}} \le 2I_S$$

$$...(2)$$

Voltages  $v_{21}$  and  $v_{22}$  will transfer to four input difference amplifier formed by opamp  $A_3$  and resistors  $R_1$ – $R_6$ , where  $R_3 = R_6 = R_p$ ,  $R_1 = R_4 = R_f$  and  $R_2 = R_5 = R_q$ . From routine circuit analysis, voltages  $v_{11}$  and  $v_{12}$ 



Fig. 1 — Proposed analog multiplier

are, respectively, sum and difference of input voltages  $v_x$  and  $v_y$ . Therefore, the output voltage  $v_o$  can be stated as:

$$v_{o} = -\frac{R_{f}R_{S}}{2R_{C}^{2}R_{q}I_{S}}v_{x}v_{y} + 2\left(\frac{R_{S}}{2R_{C}} - \frac{R_{f}}{R_{p}}\right)v_{y} \qquad ...(3)$$

To provide the multiplication operation, the condition of  $R_f/R_p = R_S/2R_C$  is assigned. Hence the output voltage can be expressed as:

$$v_{o} = -\frac{R_{f}R_{S}}{2R_{c}^{2}R_{o}I_{S}}v_{x}v_{y} = -k_{m}v_{x}v_{y} \qquad ...(4)$$

where  $k_{\rm m}$  denotes the multiplication gain. From Eq. (4), it can be seen that four-quadrant analog multiplier can be simply realized using general purpose opamp without specific device.

## **3 Circuit Performance**

Deviation from ideal performance of the proposed circuit is disturbed by the mismatches between opamps  $A_1$  and  $A_2$  and the tolerance of resistors being used. The device mismatches will influence the multiplication gain error and second harmonic distortion of the input signals  $v_x$  and  $v_y$ . The output voltage  $v_o$  included term of errors and can be expressed as:

$$v_0 = -\frac{R_f}{R_C R_q I_S} \{ (1 + \varepsilon_1) v_x v_y + \varepsilon_2 v_x^2 + \varepsilon_3 v_y^2 \} + v_{\text{off}} \quad \dots (5a)$$

$$\varepsilon_{1} = 4\Delta - \frac{6R_{q}}{R_{f}}\Delta + \Delta_{S} \qquad \dots (5b)$$

$$\varepsilon_2 = 3\Delta - \frac{3R_q}{R_f}\Delta + \frac{\Delta_s}{2} \qquad \dots (5c)$$

$$\varepsilon_3 = 4\Delta - \frac{3R_{\rm q}}{R_{\rm f}}\Delta + \frac{\Delta_{\rm S}}{2} \qquad \dots (5d)$$

$$v_{\text{off}} = (I_{\text{B1}} - I_{\text{B2}} + \Delta_{\text{S}})(1 + 2\Delta) \frac{R_{\text{f}} R_{\text{S}}}{R_{\text{q}}}$$
 ...(5e)

where  $\Delta$  is the tolerance of resistors,  $\Delta_{\rm S} = (I_{\rm S1} - I_{\rm S2})$  is the mismatch between class-AB bias currents of opamps  $A_1$  and  $A_2$ ,  $\varepsilon_1$  to  $\varepsilon_3$  and  $v_{off}$  denote the error factors and offset voltage, respectively. If  $R_f/R_q=1$ ,  $\Delta=1\times10^{-3}$ ,  $\Delta_{\rm S}=1.3\times10^{-6}$ ,  $I_{\rm B1}=0.537$  mA,  $I_{\rm B2}=0.539$  mA, then errors  $\varepsilon_1$  to  $\varepsilon_3$  are calculated as  $\varepsilon_1=2\times10^{-4}$ ,  $\varepsilon_2=1.3\times10^{-6}$ ,  $\varepsilon_3=1\times10^{-3}$  and  $v_{\rm off}=6.6$  mV. The input operating range of the proposed circuit can be considered from the accepted value of the output current drawn from opamps  $A_1$  and  $A_2$  to fulfill the condition in Eqs (1) and (2). The voltages  $v_{21}$  and  $v_{22}$  included higher-order terms can be expressed as  $v_{21}$  included higher-order terms can be expressed as  $v_{22}$ 

$$v_{21} = v_{CC} - I_{B1}R_{21} - I_{S1}R_{21} \left(1 + \frac{v_{11}^2}{8I_{S1}^2R_{11}^2} - \frac{v_{11}^4}{128I_{S1}^4R_{11}^4} + \dots\right)$$
$$-\frac{v_{11}R_{21}}{2R_{11}} \qquad \dots (6)$$

$$v_{22} = v_{\text{CC}} - I_{\text{B2}} R_{22} - I_{\text{S2}} R_{22} \left( 1 + \frac{v_{12}^2}{8I_{\text{S2}}^2 R_{12}^2} - \frac{v_{12}^4}{128I_{\text{S2}}^4 R_{12}^4} + \dots \right)$$
$$-\frac{v_{12} R_{22}}{2R_{12}} \qquad \dots (7)$$

From Eqs (6) and (7), if term  $v_{1i}/R_{1i}$  in backet is chosen such as  $v_{1i}/R_{1i} \le 1.26I_{Si}$ , then Eqs (6) and (7) can be approximated by truncated higher-order terms as in Eqs (1) and (2). For  $v_{11} = -(v_x + v_y)$  and  $v_{12} = -(v_x - v_y)$ , the input operating range of the proposed circuit,  $|v_x| + |v_y|$ , can be estimated to smallest value between  $1.26R_{11}I_{S1}$  and  $1.26R_{12}I_{S2}$ .

# **4 Exprimental Details**

The proposed circuit in Fig. 1 was constructed using commercially available opamps UA741 and 0.1% tolerance resistors. The resistors used in the circuit are chosen to be  $R_{11} = R_{12} = 5 \text{ k}\Omega$ ,  $R_{21} = R_{22} =$ 2 k $\Omega$ ,  $R_1 = R_2 = R_4 = R_5 = R_{31} = R_{32} = R_{41} = R_{51} = R_{52} =$ 100 k $\Omega$ ,  $R_{42} = 50$ k $\Omega$  and  $R_3 = R_6 = 500$  k $\Omega$ . The power supply voltages used were set to ±9V. The quiescent currents and the class-AB bias currents of opamps  $A_1$  and  $A_2$ , respectively, were measured as  $I_{\text{B1}} = 0.537 \text{ mA}$ ,  $I_{\text{B2}} = 0.539 \text{ mA}$ ,  $I_{\text{S1}} = 144.8 \text{ }\mu\text{A}$  and  $I_{S2} = 146.1 \,\mu\text{A}$  using the technique proposed earlier<sup>12</sup>. Hence scale factor  $k_m$  and input operating range can be calculated as 0.275 and  $\pm 0.91$  V, respectively. The measure of dc transfer characteristic is shown in Fig. 2. Figure 3 shows the linearity error for input voltage  $v_x$  varied from -1V to 1V and  $v_y = 0.5$  V. For input operating range,  $|v_x| + |v_y| = 0.9$  V, the worsecase linearity error of Fig. 3 is about 0.9 mV or



Fig. 2 — dc transfer characteristic



Fig. 3 — Linearity error



Fig. 4 — Total harmonic distortions

relative error of 0.23% for input voltage  $v_x$  of -0.4V. The output response of the proposed circuit can be investigated from the total harmonic distortions (THDs). The measure of THDs is determined by applying a sinusoidal wave to  $v_x$  and dc voltage varied from -1V to 1V to  $v_y$ . Figure 4 shows THDs versus input voltage  $v_x$  at 1, 10 and 50 kHz of peak amplitude 100 mV. Figure 5 shows the result of amplitude modulation for 20 kHz sinusoidal wave of 0.4V peak amplitude and 1 kHz triangular wave of 0.2 V peak amplitude applied to  $v_x$  and  $v_y$ , respectively. It is clearly seen that the proposed circuit provides an adequate performance of analog multiplier.



Fig. 5 — Amplitude modulation of sinusoidal wave 20 kHz with amplitude 0.4  $V_p$  and triangle wave 1 kHz with amplitude 0.2  $V_p$  (vertical scale, upper trace:100 mV/div; lower trace: 5 mV/div, horizontal scale: 400  $\mu$ s/div)

## **5 Conclusions**

Four-quadrant analog multiplier using opamps as only active element has been described. The realization method is based on opamp supply current sensing to provide the squaring of sum and difference of two input signals for quarter-square algebraic identity. The proposed circuit provides a simple construction, a good performance and low cost. Experimental results show that the proposed circuit exhibits basic feature of multiplier for analog signal processing.

## References

- 1 Gilbert B A, IEEE J Solid-State Circuits, SC-9 (1974) 364.
- 2 Kimura K, IEEE J Solid-State Circuits, 29 (1994) 46.
- 3 Pena-Finol J S & Connelly J A, *IEEE J Solid-State Circuits*, SC-22 (1987) 1064.
- 4 Abuelmaatti M T & Abed S M, Int J Electron, 86 (1999) 35.
- 5 Bratt A H, King D & Lysejko M J, *Electronics Lett*, 27 (1991) 1852.
- 6 De La Cruz-Blas C A, Lopez-Martin A J & Carlosena Ar, Electron Lett, 39 (2003) 434.
- 7 Gilbert B, *Electron Lett*, 11 (1975) 14.
- 8 Seevinck E & Wiegerink R J, *IEEE J Solid-State Circuits*, 26 (1991) 1098.
- Surakampontorn W & Riewruja V, Int J Electron, 73 (1992) 627.
- 10 Surakampontorn W, IEEE Trans Inst & Meas, 37 (1988) 259.
- 11 Riewruja V & Kamsri T, *IET Circuit Devices & Systems*, 3 (2009) 57.
- 12 Toumazou C & Lidgey F J, *IEE Proc Part G*, 134 (1987) 7.