# Civic chips

Chaya2766

October 3, 2025

#### Abstract

Math behind the civic chips present in the Stareater Expanse setting.

# Contents

| 1 | picked circuit types from Beyond CMOS | 2 |
|---|---------------------------------------|---|
| 2 | Civic-2: InAs TFET                    | 3 |
| 3 | Civic-3: gnrTFET                      | 3 |
| 4 | Civic-4: BiSFET                       | 4 |
| 5 | Civic-5: SMG                          | 4 |

### 1 picked circuit types from Beyond CMOS

The main source of all data for the chips is the Beyond Cmos paper. Properties of the picked circuit types according to figure 1 (page 4) of the document:

- 1. Indium Arsenide tunneling field effect transistor(InAs TFET / HomJTFET):  $\approx$  1e-16J to 2e-16J per bit flip,  $\approx$  3e-11s delay (33.333GHz)
- 2. Graphene Nanoribbon tunneling field effect transistor(gnrTFET):  $\approx$  1e-18J to 2e-18J per bit flip,  $\approx$  6e-12s delay (166.667GHz)
- 3. Bilayer Pseudospin field effect transistor (BiSFET):  $\approx$  2e-20J to 3e-20J per bit flip,  $\approx$  2e-12s to 3e-12s delay (500GHz to 333.333GHz)
- 4. Spin Torque Majority Gate (SMG):  $\approx$  8e-14J/bit,  $\approx$  3e-9s delay (333.333MHz)

In figure 6 (page 11) the InAs TFET is illustrated as having a diameter of 7nm and length not clearly marked but deducable as 60nm. The volume of emitter and collector appears to be labeled as  $2.6e17cm^{-3}$  each (corresponding to  $3846nm^3$ ). If the gate is assumed to also have that volume the total volume of the transistor would be about  $11\ 538.5nm^3$ . If the transistor is instead simply 7nm in diameter and 60nm in length it would have a volume of about  $2309nm^3$ . The more conservative value of  $11538.5nm^3$  will be used.

A table on page 44 later lists HomJTFET NAND2 area as 576  $F^2$ . I interpret this as equivalent to a square with edge length of 24F, and for volume purposes I'll convert that to a cube  $((24F)^3=13824F^3)$ . This provides a rough approximation that 1F  $\approx$  0.942nm. (I interpret HomJTFET here be the InAs TFET illustrated earlier)

$$\sqrt[3]{\frac{11538.5nm^3}{13824F^3}} = \sqrt[3]{\frac{0.8346715856nm^3}{1F^3}} = 0.9415394969nm/F$$

1F = 0.9415394969 nm ,  $1F^2 = 0.8864966242 \text{ nm}^2$  ,  $1F^3 = 0.8346715856 \text{ nm}^3$ 

gnrTFET is listed as having area of also  $576F^2$  so I'll assume the same volume of  $11538.5 \, \text{nm}^3$  per NAND.

BisFET is listed with an area of 702F<sup>2</sup>, so I extrapolate a volume of 15 524.6nm<sup>3</sup> per NAND.

$$\sqrt{702F^2}^3 = (26.4952826F)^3 = 18599.68838F^3 \approx 15524.63140nm^3$$

By the same method SMG (listed as  $64F^2$ ) gets a volume of  $427.352 \text{ nm}^3$ 

Final picks for the data I'll be using:

| type      | energy per flip | delay / switch rate  | NAND volume              |
|-----------|-----------------|----------------------|--------------------------|
| InAS TFET | 2e-16J/bit      | 3.2e-11s / 31.25GHz  | $11\ 538.5\ { m nm}^3$   |
| gnrTFET   | 1.25e-18J/bit   | 6.4e-12s / 156.25GHz | $11~538.5~\mathrm{nm}^3$ |
| InAS TFET | 3.2e-20J/bit    | 2.5e-12s / 400GHz    | 15 524.6nm <sup>3</sup>  |
| SMG       | 8e-14J/bit      | 3.2e-9s / 312.5MHz   | $427.352 \text{ nm}^3$   |

#### 2 Civic-2: InAs TFET

The chip is 10mm by 1mm in size = 100mm<sup>3</sup> in volume.

$$\frac{100mm^3}{11538.5nm^3} = 8.666637778e15$$

I should assume that most of the chip is "supporting structure" ie. power lines at stuff so the actual amount of gates in the chip would be about an order of magnitude smaller, I'll go down from 8.666e15 bits to the nearest whole, 1e15bits.

The switch rate I settled on was 31.25GHz so the theoretical max. bit flip rate across all the 1e15 gates is 3.125e25bits/s, but that would consume 6.25GW of power, which is totally unreasonable.

Putting a 10W maximum power limit on the chip feels reasonable and would result in a bit flip rate of 5e16bits/s.

$$\frac{10W}{2e - 16J/bit} = 5e16bits/s$$

resulting chip parameters:

• efficiency: 2e-16J/bit

• memory: 1e15bits

• flip rate: 5e16bits/s

## 3 Civic-3: gnrTFET

The volume considerations are the same as for civic-2 so the memory is also the same: 1e15bits

It feels like this chip could be made almost entirely of carbon and be much more temperature-resistant as a result, but I'll still use the 10W power limit.

$$\frac{10W}{1.25e-18J/bit}=8e18bits/s$$

resulting chip parameters:

• efficiency: 1.25e-18J/bit

• memory: 1e15bits

• flip rate: 8e18bits/s

#### 4 Civic-4: BiSFET

The volume of a BiSFET nand gate is 15 524.6nm<sup>3</sup> so a 100mm<sup>3</sup> chip could fit 6.441e15 gates:

$$\frac{100mm^3}{15524.6nm^3/bit} = 6.441389794e15bits$$

Again, one order of magnitude shaved off due to support structure, going down to 6e14bits.

Again, a power limit of 10 watts is used.

$$\frac{10W}{3.2e-20J/bit} = 3.125e20bits/s$$

resulting chip parameters:

• efficiency: 3.2e-20J/bit

• memory: 6e14bits

• flip rate: 3.125e20bits/s

#### 5 Civic-5: SMG

The volume of an SMG nand gate is 427.352 nm<sup>3</sup> so a 100mm<sup>3</sup> chip could fit 2.339e17 gates.

$$\frac{100mm^3}{427.352nm^3/bit} = 2.339991389e17bits$$

Just as before, one order of magnitude shaved off by the support structure, going down to 2.4e16 bits.

The switching rate of this type of gate is just 312.5MHz, given 2e16 gates that would correspond to a flip rate of 6.25e24bits/s. Given the efficiency of 8e-14J/bit this flip rate would take 500GW to achieve. A 10 watt limit is used again for simplicity.

$$\frac{10W}{8e-14J/bit}=1.25e14bits/s$$

resulting chip parameters:

• efficiency: 8e-14J/bit

• memory: 2.4e16bits

• flip rate: 1.25e14bits/s