## **CprE 381 Homework 3**

[Note: This homework gives you more practice with the MIPS assembly language, in particular the implementation of more complex control flow. When you are asked to assemble a program, you can try running it on MARS to confirm it works. However, make sure you have it running in without 'Settings \( \Bar{\text{Delayed}} \) Delayed branching' selected.]

## 1. MIPS Machine Code

a. The following instruction (count or cnt) is not included in the MIPS instruction set:

```
cnt $t0, $t1
# The first operand is rt, the second operand is rd
# if (M[R[rt]](7:0) >= 0)
# R[rt] = R[rt]+1, R[rd] = R[rd] + 1, PC=PC
```

If this instruction were to be implemented in the MIPS instruction set, what is the most appropriate instruction format? Explain why. Provide a sequence of MIPS instructions that performs the same operation. Ungraded, but exam worthy: Postulate why this instruction wasn't included the MIPS ISA (there is a general philosophical reason and at least one very specific technical reason).

#Get the value at register rt, Then go to the memory location of that value.

#Look at the byte at that address, if it is greater than or equal to 0
#increment the value in register rt and value in register rd by 1

Ib  $\pm$ , 0 ( $\pm$ 0) # get the byte at the value of register rt which is  $\pm$ 0

srl \$at, \$at, 31 # get msb in 0 location and 0s in other bit locations

xor \$at, \$at, 1# negate the bit

addu \$t0, \$t0, \$at # add it to the registers, if negative signed goes from 1 to 0

addu \$t1, \$t1, \$at # adds 0 and if positive 0 goes to 1 and adds by 1

b. Translate the following MIPS assembly into machine code providing the following for each instruction. First, identify the instruction's format. Second, provide the

decimal value for each instruction field. Third, provide the hex encoding of the entire instruction. Assume begin is at  $0 \times 0.0400000$  (start of the text/code segment in the default memory configuration of MARS). No credit will be given without the field by field work.

```
begin:
           andi $s1, $zero, 321
           addi $s0, $zero, -32768
       loop:
           sra $s0, $s0, 5
           addiu $s1, $s1, 1
           slti $t0, $s0, -1
           bne $t0, $zero, loop
           j begin
  andi $s1, $zero, 321:
1. Type I
2.12 opcode, 0 $zero, 17 $s1, 321 for 321 immediate
3.0011|00 00|000 1|0001| 0000|0001|0100|0001
  0x30110141
  addi $s0, $zer0, -32768:
1. Type I
2.8 opcode, 0 for $zero, 16 for $s0, -32768 for immediate
0x20108000
  sra $s0, $s0, 5
1. Type R
2.0 opcode, 0 for rs, 16 for $s0 rt register, 16 for $s0 rd
  register, 5 for shift amount, 3 for the function code
3.0000|00 00|000 1|0000| 1000|0 001|01 00|0011
  0x00108143
  addiu $s1, $s1, 1
1. Type I
2.9 opcode, 17 for $s1 rs register, 17 for $s1 rt register, 1
  for the immediate value
0x26310001
  slti $t0, $s0, -1:
1. Type I
2.10 opcode, 16 for $s0 rs register, 8 for $t0 rt register,
```

bne \$t0, \$zero, loop

- 1. Type I
- 2. 5 for opcode, 8 for \$t0 rs register, 0 for \$zero rt register, -4 for immediate (want to jump back 3 instructions and your current instruction is considered a instruction so you need to subtract off an additional instruction, each instruction is 4 bytes but byte addressable)
- 3.0001|01 01|000 0|0000| 1111| 1111| 1111| 1100| 0x1500FFFC

j begin:

- 1. Type J
- 2. 2 for opcode, 1048576 for address( $2^2 / 4$ )
- 3. 0000|10 00|1000|0000|0000|0000|0000| 0x08100000

c. We've discussed in class that you cannot load an arbitrary 32 bit integer (e.g.,  $0 \times \text{FEED3210}$ ) using a single instruction. Look up the lui instruction (e.g., on the green sheet from your textbook) and provide a two-instruction sequence that loads  $0 \times \text{FEED3210}$  into \$t0. Then, assuming that lui is not supported by the ISA, provide a valid three-instruction sequence that loads  $0 \times \text{FEED3210}$  into \$t0. Translate these into MIPS machine code providing the same steps as part 1.b.

#with lui lui \$t0, \$t0, 0xFEED ori \$t0, \$t0, 0x3210

#lui not available ori \$t0, \$t0, 0xFEED sll \$t0, \$t0, 16 ori \$t0, \$t0, 0x3210

2. MIPS Programming with procedures [You should actually simulate this program using the provided version of MARS to confirm that they work. Do not simply copy these from

online examples or from the result of a compiler. **YOU MUST COMMENT WHAT YOU ARE DOING**.]

a. Write a MIPS program that iteratively (i.e., using a for loop) calculates the Fibonacci number,  $F_N$ , for an inputted number, N. Have N be an integer entered by a user and print  $F_N$  to the console. [See MARS lecture companion files for an example of how to read an integer in MARS and print an output.]



- \*Note I did not add any negative argument checking, will output 1 if input is negative or 0
- b. Write a second MIPS program that recursively calculates  $F_N$  (i.e., using a procedure that calls itself with an updated argument). Make sure to follow the convention presented in lecture. Specifically, use the appropriate saved vs temporary registers, argument passing registers, return value registers, and a basic stack frame with appropriate alignment.





c. How many instructions (i.e., dynamic instructions) were executed in your two different programs? Briefly show your calculations. [MARS has a tool that can count instructions, which I suggest you use to verify that your hand calculations are reasonably close.]





## Recursive

13 in else and 4 in if base case

## (13+4 constants) \* n^2 times

