#### **MSc in Analogue & Digital IC Design**

# Lecture 2 Clocked circuits, Shift Registers & BCD converter

Peter Cheung
Department of Electrical & Electronic Engineering
Imperial College London

Course webpage: <a href="https://github.com/Mastering-Digital-Design/Lab-Module">https://github.com/Mastering-Digital-Design/Lab-Module</a>
E-mail: p.cheung@imperial.ac.uk

## Power of SystemVerilog: Integer Arithmetic

Arithmetic operations make computation easy:

```
module add32 (
   input logic [31:0] a,
   input logic [31:0] b,
   output logic [31:0] sum
);
   assign sum = a + b;
endmodule
```

Here is a 32-bit adder with carry-in and carry-out:

```
module add32_carry (
    input logic [31:0] a,
    input logic [31:0] b,
    input logic cin,
    output logic [31:0] sum,
    output logic cout
);
    assign {cout, sum} = a + b + cin;
endmodule
```

## A larger example – 32-bit ALU

Here is an 32-bit ALU with 5 simple instructions:



```
module mux2to1 (
   input logic [31:0] i0,
   input logic [31:0] i1,
   input logic sel,
   output logic [31:0] out
);
   assign out = sel ? i1 : i0;
endmodule
```

```
module mux3to1 (
    input logic [31:0]
                            i0,
    input logic [31:0]
                            i1,
    input logic [31:0]
                            i3,
    input logic [1:0]
                            sel,
   output logic [31:0]
                            out
);
    always_comb
        case (sel)
            2'b00: out = i0;
           2'b01:
                   out = i1;
           2'b10: out = i2;
            default: out = 32'bx;
        endcase
endmodule
```

#### The arithmetic modules



## Top-level module – putting them together

Given submodules:

```
module mux2to1 (i0, i1, sel, out);
module mux3to1 (i0, i1, i2, sel, out);
module add32 (i0, i1, sum);
module sub32 (i0, i1, diff);
module mul16 (i0, i1, prod);
```

```
module alu (
    input logic [31:0]
                           a,
   input logic [31:0]
                           b,
   input logic [2:0]
                           f,
   output logic [31:0]
);
   logic [32:0]
                   addmux out, submux out;
   logic [32:0]
                   add out, sub out, mul out;
   mux2to1 adder_mux (b, 32'd1, f[0], addmux_out);
   mux2to1 sub mux (b, 32'd1, f[0], submux out);
   add32 our adder (a, addmux out, add out);
          out_sub (a, submux_out, sub_out);
   sub32
   mul16
           our_mult (a[15:0], b[15:0], mul_out);
   mux3to1 output mux(add out, sub out, mul out, f[2:1], r);
endmodule
```



## **Learning outcomes**

- How to specify a simple binary counter?
- How to convert from binary to BCD format?
- How the generate various clock signals with different periods?
- How to specify shift registers?
- How to design a Linear Feedback Shift Register (LFSR) that produces pseudo-random binary sequence (PRBS)?
- How to specify ROM and RAM in SystemVerilog

## **Example: Simple Counter**

```
counter1
en
               count[WIDTH-1:0]
rst
clk
                 module counter #(
                   parameter WIDTH = 4
                                           // interface signals
                   input logic
                                            clk,
                                                      // clock
                   input logic
                                                      // reset
                                            rst,
                                                      // counter enable
                   input logic
                                            en,
                   output logic [WIDTH-1:0] count  // count output
                   always_ff @ (posedge clk)
                     if (rst) count <= {WIDTH{1'b0}};</pre>
                     else count <= count + {{WIDTH-1{1'b0}}, en};
                 endmodule
```

## **Mapping from SV to hardware**



# Displaying a binary number as decimal



- In Lab 4 Task 2, you are required to display the counter value as binary coded decimal number instead of hexadecimal. A SystemVerilog component bin2bcd\_16.sv is provided.
- Hex numbers are difficult to interpret. Often we would like to see the binary value displayed as decimal. For that we need to design a combinational circuit to converter from binary to binary-coded decimal. For example, the value 8'hff or 8'b11111111 is converted to 8'd255 in decimal.

# Shift and Add 3 algorithm [1] – shifting operation

- Let us consider converting hexadecimal number 8'h7C (which is decimal 8'd124)
- Shift the 8-bit binary number left by 1 bit = multiply number by 2
- Shifting the number left 8 times = multiply number by 2<sup>8</sup>
- Now truncate the number by dropping the bottom 8 bits = divide number by 2<sup>8</sup>
- So far we have done nothing to the number it has the same value
- The idea is that, as we shift the number left into the BCD digit "bins", we make the necessary adjustment to the hex number so that it conforms to the BCD rule (i.e. falls within 0 to 9, instead of 0 to 15)



## Shift and Add 3 algorithm [2] – shift left with problem

- If we take the original 8-bit binary number and shift this three times into the BCD digit positions. After 3 shifts we are still OK, because the ones digit has a value of 3 (which is OK as a BCD digit).
- If we shift again (4<sup>th</sup> time), the digit now has a value of 7. This is still OK. However, no matter what the next bit it, another shift will make this digit illegal (either as hexadecimal "e" or "f", both not BCD).
- In our case, this will be a "F"!



## Shift and Add 3 algorithm [3] – shift and adjust

- So on the fourth shift, we detect that the value is > or = 5, then we adjust this number by adding 3 before the next shift.
- In that way, after the shift, we move a 1 into the tens BCD digit as shown here.



## Shift and Add 3 algorithm [4] – full conversion

- In summary, the basic idea is to shift the binary number left, one bit at a time, into locations reserved for the BCD results.
- Let us take the example of the binary number 8'h7C. This is being shifted into a 12-bit/3 digital BCD result of 12'd124 as shown below.



# SystemVerilog implementation - bin2bcd\_8.sv

```
module bin2bcd_8 (
       input logic [7:0]
                                    // value ot be converted
                            х,
       output logic [11:0] BCD
                                    // BCD digits
17 );
        // Concatenation of input and output
       logic [19:0] result; // = bit in x + 4 * no of digits
       integer i:
       always_comb
       begin
          result[19:0] = 0;
          result[7:0] = x;
                               // bottom 8 bits has input value
          for (i=0; i<8; i=i+1) begin
             // Check if unit digit >= 5
             if (result[11:8] >= 5)
                result[11:8] = result[11:8] + 4'd3;
             // Check if ten digit >= 5
             if (result[15:12] >= 5)
                result[15:12] = result[15:12] + 4'd3;
             // Shift everything left
             result = result << 1;
40
          // Decode output from result
          BCD = result[19:8];
       end
    endmodule
```

#### A Flexible Timer – clktick.sv

- Instead of having a counter that count events, we often want a counter to provide a measure of time. We call this a timer.
- Here is a useful timer component that uses a clock reference, and produces a pulse lasting for one cycle every N+1 clock cycles.
- If "en" signal is low (not enabled), the clkin pulses are ignored.





## clktick.sv explained

- "count" is an internal counter with WIDTH bits
- We use this as a down (instead of up) counter
- The counter value goes from N to 0, hence there are N+1 clock cycles for each tick pulse

```
always_ff @ (posedge clk)
    if (rst) begin
        tick <= 1'b0;
        count <= N;
        end
    else if (en) begin
      if (count == 0) begin
        tick <= 1'b1;
        count <= N;
          end
      else begin
        tick <= 1'b0;
        count <= count - 1'b1;</pre>
          end
        end
endmodule
```

## **Cascading counters**

 By connecting clktick module in series with a counter module, we can produce a counter that counts the number of millisecond elapsed as shown below.



# Clock divider (clkdiv.sv)

- Another useful module is a clock divider circuit.
- This produces a symmetrical clock output, dividing the input clock frequency by a factor of 2\*(K+1).



```
module clkdiv #(
   parameter WIDTH = 16
 input
        logic
                           clkin, // Clock input signal to be divided
                           en, // enable clk divider when high
        logic
 input
        logic [WIDTH-1:0]
                                  // half clock period counts K+1 clkin cycles
 input
                           Κ,
 output logic
                           clkout // symmetric clock output Fout = Fin / 2*(K+1)
           // End of port list
logic [WIDTH-1:0] count;
                              // internal counter
```

## clkdiv.v explained



endmodule // End of Module clkdiv

## Shift Register specification in SystemVerilog



# Linear Feedback Shift Register (LFSR) (1)



- Assuming that the initial value is 4'b0001.
- This shift register counts through the sequence as shown in the table here.
- ◆ This is now acting as a 4-bit counter, whose count value appears somewhat random.
- This type of shift register circuit is called "Linear Feedback Shift Register" or LFSR.
- ◆ Its value is sort of random, but repeat very 2<sup>N</sup>-1 cycles (where N = no of bits).
- The "taps" from the shift register feeding the XOR gate(s) is defined by a polynomial as shown above.

| Q4 | Q3 | Q2 | Q1 | count |
|----|----|----|----|-------|
| 0  | 0  | 0  | 1  | 1     |
| 0  | 0  | 1  | 0  | 2     |
| 0  | 1  | 0  | 0  | 4     |
| 1  | 0  | 0  | 1  | 9     |
| 0  | 0  | 1  | 1  | 3     |
| 0  | 1  | 1  | 0  | 6     |
| 1  | 1  | 0  | 1  | 13    |
| 1  | 0  | 1  | 0  | 10    |
| 0  | 1  | 0  | 1  | 5     |
| 1  | 0  | 1  | 1  | 11    |
| 0  | 1  | 1  | 1  | 7     |
| 1  | 1  | 1  | 1  | 15    |
| 1  | 1  | 1  | 0  | 14    |
| 1  | 1  | 0  | 0  | 12    |
| 1  | 0  | 0  | 0  | 8     |
| 0  | 0  | 0  | 1  | 1     |

## **Primitive Polynomial**



Primitive polynomial:  $1 + X^3 + X^4$ 

- This circuit implements the LFSR based on this primitive polynomial:
- ◆ The polynomial is of order 4 (highest power of x)
- ◆ This produces a pseudo random binary sequence (PRBS) of length 2⁴-1 = 15
- Here is a table showing primitive polynomials at different sizes (or orders)

| m  |                              |
|----|------------------------------|
| 3  | $1 + X + X^3$                |
| 4  | 1 + X + X <sup>4</sup>       |
| 5  | $1 + X^2 + X^5$              |
| 6  | 1+X+X <sup>6</sup>           |
| 7  | $1 + X^3 + X^7$              |
| 8  | $1 + X^2 + X^3 + X^4 + X^8$  |
| 9  | 1+X4+X9                      |
| 10 | $1 + X^3 + X^{10}$           |
| 11 | $1+X^2+X^{11}$               |
| 12 | 1+X+X4+X6+X12                |
| 13 | $1 + X + X^3 + X^4 + X^{13}$ |

| m  |                                  |
|----|----------------------------------|
| 14 | $1 + X + X^6 + X^{10} + X^{14}$  |
| 15 | $1 + X + X^{15}$                 |
| 16 | $1 + X + X^{3+}X^{12} + X^{16}$  |
| 17 | $1+X^3+X^{17}$                   |
| 18 | $1 + X^7 + X^{18}$               |
| 19 | 1+X+X2+X5+X19                    |
| 20 | $1 + X^3 + X^{20}$               |
| 21 | $1 + X^2 + X^{21}$               |
| 22 | $1 + X + X^{22}$                 |
| 23 | $1 + X^5 + X^{23}$               |
| 24 | $1 + X + X^{2} + X^{7} + X^{24}$ |

#### lfsr4.sv



```
module lfsr4 (
    input logic
                        clk,
                                   // clock
    input logic
                        rst,
                                 // reset
    output logic [4:1] data_out // pseudo-random output
);
always_ff @ (posedge clk, posedge rst)
    if (rst)
        sreg <= 4'b1;
    else
        sreg <= {sreg[3:1], sreg[4] ^ sreg[3]};</pre>
assign data_out = sreg;
endmodule
```

# Simplified 4 x 4 ROM array



# Simplified 8 x 6 Static RAM array



#### System Verilog specification of 256 x 8 ROM

```
module rom #(
                      ADDRESS_WIDTH = 8,
         parameter
                      DATA WIDTH = 8
3
         input logic
                                             clk,
         input logic [ADDRESS_WIDTH-1:0] addr,
6
         output logic [DATA_WIDTH-1:0]
                                              dout
     logic [DATA_WIDTH-1:0] rom_array [2**ADDRESS_WIDTH-1:0];
    initial begin
             $display("Loading rom.");
13
14
             $readmemh("sinerom.mem", rom_array);
    end:
16
    always_ff @(posedge clk)
         // output is synchronous
18
19
         dout <= rom_array [addr];</pre>
20
    endmodule
                   Verilator gives a warning unless you add an extra line!!!!!
```



#### Initialization of the ROM



## **Simple Sinewave Generator**



#### **Parameterised ROM**

```
module rom #(
                                          counter
        parameter
                     ADDRESS_WIDTH = 8,
2
                     DATA WIDTH = 8
 4
        input logic
                                           clk,
        input logic [ADDRESS_WIDTH-1:0] addr,
6
        output logic [DATA_WIDTH-1:0]
                                            dout
    );
    logic [DATA_WIDTH-1:0] rom_array [2**ADDRESS_WIDTH-1:0];
    initial begin
            $display("Loading rom.");
13
14
            $readmemh("sinerom.mem", rom_array);
15
    end:
16
    always_ff @(posedge clk)
        // output is synchronous
18
        dout <= rom_array [addr];</pre>
19
20
    endmodule
```



```
rom #(10, 9) sineRom_1024x9 (....)
```

#### **Dual-port ROM**

```
module rom2ports #(
         parameter
                     ADDRESS_WIDTH = 8,
                     DATA WIDTH = 8
    )(
         input logic
                                              clk,
         input logic [ADDRESS_WIDTH-1:0]
                                              addr1,
         input logic [ADDRESS_WIDTH-1:0]
                                              addr2,
        output logic [DATA_WIDTH-1:0]
                                              dout1,
        output logic [DATA_WIDTH-1:0]
                                              dout2
10
    );
11
    logic [DATA_WIDTH-1:0] rom_array [2**ADDRESS_WIDTH-1:0];
12
13
14
    initial begin
15
             $display("Loading rom.");
             $readmemh("sinerom.mem", rom_array);
17
    end;
18
    always_ff @(posedge clk) begin
20
        // output is synchronous
21
        dout1 <= rom_array [addr1];</pre>
22
        dout2 <= rom_array [addr2];</pre>
23
        end
24
    endmodule
```



#### **Dual-port RAM**

```
module ram2ports #(
                     ADDRESS_WIDTH = 8,
         parameter
                     DATA_WIDTH = 8
     )(
         input logic
                                            clk,
         input logic
                                           wr_en,
         input logic
                                            rd_en,
 8
         input logic [ADDRESS_WIDTH-1:0] wr_addr,
         input logic [ADDRESS_WIDTH-1:0] rd_addr,
         input logic [DATA_WIDTH-1:0]
10
                                           din,
         output logic [DATA WIDTH-1:0]
11
                                            dout
12
     );
13
     logic [DATA_WIDTH-1:0] ram_array [2**ADDRESS_WIDTH-1:0];
14
15
     always_ff @(posedge clk) begin
         if (wr_en == 1'b1)
17
             ram_array[wr_addr] <= din;</pre>
         if (rd_en == 1'b1)
19
             // output is synchronous
20
21
             dout <= ram_array [rd_addr];</pre>
22
     end
     endmodule
```

