# Yung-Chin (Jim) Chen

✓ yc9182@princeton.edu | in LinkedIn | Homepage | Google Scholar

# RESEARCH INTERESTS

# VLSI Designs, Computer Architecture, Computing-In-memory Processor, NN Accelerator

#### **EDUCATION**

**Princeton University** 

Princeton, NJ, USA

First-year Ph.D. student in Electrical and Computer Engineering

Sep 2024 - Present

National Taiwan University

Taipei, Taiwan

Bachelor of Science in Electrical Engineering

Sep 2019 - Jan 2024

• Phi Tau Phi Honorary Member (for top 1% of college graduates), Major GPA: 4.28 / 4.30

Keio University

Tokyo, Japan

Exchange Student with Full JASSO Scholarship

Oct 2022 - Jul 2023

## RESEARCH EXPERIENCE

#### Research Assistant at Computing and Sensing Group

Sep 2022 – Feb 2024

Keio University (Advisor: Prof. Kentaro Yoshioka)

Kanagawa, Japan

- $\bullet \ \ {\rm Researched\ on\ saliency-aware\ Computing-In-Memory\ (CIM)\ macro\ for\ Neural\ Network\ (NN).\ \textbf{[1]-[3]}$
- Researched on memory-centric algorithm-architecture co-design for novel NN framework. [4]

## Research Assistant at Energy-Efficient Circuits and Systems Lab

Sep 2021 – Feb 2024

National Taiwan University (Advisor: Prof. Tsung-Te Liu)

Taipei, Taiwan

• Taped out a 28nm SRAM CIM-based accelerator for end-to-end NN inference.

#### Publications

- [1] Yung-Chin Chen, S. Ando, D. Fujiki, S. Takamaeda-Yamazaki, K. Yoshioka, "OSA-HCIM: On-The-Fly Saliency-Aware Hybrid SRAM CIM with Dynamic Precision Configuration", ASP-DAC 2024
- [2] W. Zhang, S. Ando, Yung-Chin Chen, S. Miyagi, S. Takamaeda-Yamazaki, K. Yoshioka, "PaCiM: A Sparsity-Centric Hybrid Compute-in-Memory Architecture via Probabilistic Approximation", ICCAD 2024
- [3] S. Ando, **Yung-Chin Chen**, S. Miyagi, W. Zhang, K. Yoshioka, "A Saliency-Aware Analog Computing-In-Memory Macro with SAR-Embedded Saliency Detection Technique", SSDM 2024
- [4] Yung-Chin Chen, S. Ando, D. Fujiki, S. Takamaeda-Yamazaki, K. Yoshioka, "HALO-CAT: A Hidden Network Processor with Activation-Localized CIM Architecture and Layer-Penetrative Tiling", arXiv

## Honors and Awards

| Irving T. Ho Memorial Scholarship - EE dept. at NTU                     | Dec 2022                          |
|-------------------------------------------------------------------------|-----------------------------------|
| The Memorial Scholarship Foundation to Lin Hsiung Chen (acc. rate: 2%)  | Nov 2022                          |
| Research Grant - National Science and Technology Council (NSTC), Taiwan | ${\rm Jul}\ 2022-{\rm Jan}\ 2023$ |
| Research Grant - Taiwan Semiconductor Manufacturing Co., Ltd (TSMC)     | ${\rm Feb}\ 2022-{\rm Jun}\ 2022$ |
| TEACHING EXPERIENCE                                                     |                                   |
| TA in Computer Architectures, lectured by Prof. Tsung-Te Liu            | Sep 2023 - Jan 2024               |
| TA in EECS Lab Undergraduate Research, supervised by Prof. Tsung-Te Liu | Sep $2023 - Jan 2024$             |
| TA in Signal and Systems, lectured by Prof. Lin-Shan Lee                | ${\rm Feb}\ 2022-{\rm Jun}\ 2022$ |
| Technical Skills                                                        |                                   |

**Programming:** Verilog, System Verilog, Python, C++, MATLAB

IC Design Tools: NC-Verilog, Design Compiler, Innovus, Virtuoso, HSPICE, FPGA

Toolbox: PyTorch, NumPy, LATEX

Languages: Chinese (Native), English (TOEFL: 110, GRE: 333), Japanese (JLPT N1)