Final Exam: 4/29 @ 2pm BN-2N A-LIU, YI BN-2S LIU, YU-Z

Exam Office hours: 4/11 12-1pm, 4/15 12-1pm 4/24 2-5pm 4/25 9am-1pm

or by appt.

Open book/notes (same as midterm)

No calculator

Topics:

Number representation ASSEMBLY

- endian, C to assembly, loops, arrays, subroutines

Memory-mapped I/O

- assembly, circults, new device, serial transmission. UART, GP10, polling, interrupts, ISRs

CPUS

- Single Cycle, multicycle, control signals, datapath, new instruction, instruction encoding

Memory / Storage

- types of caches/organizations, memories, making big mems from Small Chips

Final exam is comprehensive. All moterial from lab/lecture is fair game

& Please fill out online course evaluation by April 13! &

1. Given the following cache and cache configuration:

4 byte cache line 
$$\Rightarrow 2$$
 bit offset

2-way set associative

4 byte cache line 
$$\Rightarrow$$
 2 bit offset

32 byte cache  $\Rightarrow$  32B/4B = 8 biks  $\Rightarrow$  2 biks/set  $\Rightarrow$  10-bit address

Write back and LRU replacement

| Tag | Set | Offset |
|-----|-----|--------|
| le  | 2   | 2      |

You will be given a list of memory operations. The accesses do not occur one after another. You should assume that before each question, the state of the cache is as given above. In the space given, fill in the effects of the operation and give the state of the affected line after the cache operation.

|                 | Block # | Tag (binary) | Data(30)    | Valid        | Dirty | MRU |
|-----------------|---------|--------------|-------------|--------------|-------|-----|
| Set $Index = 0$ | 0       | 010110       | BB 33 14 A4 | 0            | 0     | 0   |
|                 | 1       | 010010       | 5C 50 37 49 | 0            | 0     | 1   |
|                 |         |              |             |              |       |     |
| Set $Index = 1$ | 0       | 100110       | FF 59 B7 94 | 0            | 1     | 0   |
|                 | 1       | 100111       | 73 95 CB 11 | 1            | 0     | 1   |
|                 |         |              |             |              |       |     |
| Set Index $= 2$ | 0       | 111111       | FF FF EE EE | 1            | 0     | 0   |
|                 | 1       | 110011       | 19 AA BB CC | 1            | 0     | 1   |
|                 |         |              |             |              |       |     |
| Set Index $= 3$ | 0       | 100100       | A4 4A 55 66 | <b>)</b> 1 ( | ) 1   | 0   |
|                 | 1       | 000011       | 12 34 56 78 | 1            | 0     | 1   |

## (a) Operation: CPU writes 0xFF to 0x24E = 0b1001001100

| Hit (H) or Miss (M): | Fetch from memory? No Yes □, from to |
|----------------------|--------------------------------------|
|----------------------|--------------------------------------|

| Cache State   | Block # | Tag (binary) | Data          | Valid | Dirty |
|---------------|---------|--------------|---------------|-------|-------|
| Set Index = 3 | 0       | 100100       | AU FF<br>5566 | 1     | )     |

|                 | Block # | Tag (binary) | Data(30)    | Valid | Dirty | MRU |
|-----------------|---------|--------------|-------------|-------|-------|-----|
| Set Index = 0   | 0       | 010110       | BB 33 14 A4 | 0     | 0     | 0   |
|                 | 1       | 010010       | 5C 50 37 49 | 0     | 0     | 1   |
|                 |         |              |             |       |       |     |
| Set $Index = 1$ | 0       | 100110       | FF 59 B7 94 | 0     | 1     |     |
|                 | 1       | 100111       | 73 95 CB 11 | 1     | 0     | 1   |
|                 |         |              |             |       |       |     |
| Set $Index = 2$ | 0       | 111111       | FF FF EE EE | 1     | 0     | 0   |
|                 | 1       | 110011       | 19 AA BB CC | 1     | 0     | 1   |
|                 |         |              |             |       |       |     |
| Set $Index = 3$ | 0       | 100100       | A4 4A 55 66 | 1     | 1     | 0   |
|                 | 1       | 000011       | 12 34 56 78 | 1     | 0     | 1   |

# (b) Operation: CPU reads 1 byte from 0x265 = 0

| Hit (H) or Miss (M): | Fetch from memory? No $\square$ Yes $\nearrow$ , from $0 \times 2 \cdot 6 \cdot 4$ to $0 \times 2 \cdot 6 \cdot 7$ |
|----------------------|--------------------------------------------------------------------------------------------------------------------|

| Cache State | Block # | Tag (binary) | Data /         | _       | Valid | Dirty |
|-------------|---------|--------------|----------------|---------|-------|-------|
| Set Index   |         | 100110       | mm mm (r<br>mm | NW<br>_ |       | 0     |

|                 | Block # | Tag (binary) | Data(30)    | Valid                                 | Dirty               | MRU |
|-----------------|---------|--------------|-------------|---------------------------------------|---------------------|-----|
| Set Index = 0   | 0       | 010110       | BB 33 14 A4 | 0                                     | 0                   | 0   |
|                 | 1       | 010010       | 5C 50 37 49 | 0                                     | 0                   | 1   |
|                 |         |              |             |                                       |                     |     |
| Set $Index = 1$ | 0       | 100110       | FF 59 B7 94 | 0                                     | 1                   | 0   |
|                 | 1       | 100111       | 73 95 CB 11 | 1                                     | 0                   | 1   |
|                 |         |              |             |                                       |                     |     |
| Set $Index = 2$ | 0       | 111111       | FF FF EE EE | /1                                    | 0                   | 0   |
|                 | 1       | 110011       | 19 AA BB CC | $\begin{pmatrix} 1 & 0 \end{pmatrix}$ | $\int_{0}^{\infty}$ | 1   |
|                 |         |              |             |                                       |                     |     |
| Set $Index = 3$ | 0       | 100100       | A4 4A 55 66 | 1                                     | 1                   | 0   |
|                 | 1       | 000011       | 12 34 56 78 | 1                                     | 0                   | 1   |

(c) Operation: CPU writes 0xFF to 0x338 = 0b || 00 || 1000

| Hit (H) or Miss (M): | Fetch from memory? from to | No □ Yes □, |
|----------------------|----------------------------|-------------|
|----------------------|----------------------------|-------------|

| Cache State   | Block # | Tag (binary) | Data        | Valid | Dirty |
|---------------|---------|--------------|-------------|-------|-------|
| Set Index = 1 | 1       | 110011       | 19 AA BB FF | 1     | -     |

#### 2. Processor implementation

The new instruction takes the format of:

### MAC R1 Imm2

Which implements  $K1 = K1 + R1 \times 2^{Imm2}$  where Imm2 is an unsigned value. The functionality is as follows:

- 1. K1 = K1 + (R1 < Imm2)
- 2. PC=PC+1

The encoding is as follows:

| 7 6 | 5  | 4              | 3 | 2  | 1  | 0 |
|-----|----|----------------|---|----|----|---|
| R1  | In | $1 \text{m}^2$ |   | 11 | 10 |   |

This question has two parts: a) Fill in a table with the steps this instruction will perform each clock cycle, and b) indicate any modification to the datapath. On the next page, add any component you deem necessary (wires, multiplexers, registers, etc.).

| Cycle | Instruction Steps                |
|-------|----------------------------------|
| 1     | IR = Mem [PC]<br>PC = PC + 1     |
| 2     | R1 = RF[IR76]<br>R2 = RF[IR54]   |
| 3     | ALUOUT = RI <<  mm2   RI = RF[I] |
| 4     | ALUOUT = RI + ALUOUT X           |
| 5     | RF[i] = Allant                   |
| 6     |                                  |
| 7     |                                  |



3. Building Memories

How many 512 x 4-bit memory chips would be needed to build:

(a) A 2KByte memory?

(b) A 32KByte memory?

32KX8-6H 
$$\Rightarrow 2^{15}/29 \Rightarrow 2^{6} = 64 \times 2 \Rightarrow 128$$

(c) A 4K x 12 bit memory?

Draw the design for a 2K x 8 bit memory built using 512 x 4 bit memory chips





#### 4. Assembly

Assuming that initially all registers contain zero, show using eight hexadecimal digits the final value for each register after executing all the instructions of the following program. The final value for r16 is given. "foo" is a function that abides by the NIOS II calling conventions and is properly behaved. The code is placed starting from address 0x00001000, that is main = 0x00001000. If you cannot determine the value of a register write UNKNOWN and explain why.

```
.data
```

xyz: .word bobos, 0x2, 0x3, 0x4

bobos: .byte 0x10, 0x20, 0x30, 0x40, 0x50, 0x60, 0x70

.text

.global main

main:

movia r16, xyz

1dw r17, 0(r16)

ldw r18, 0(r17)

addi r19, r0, 0x123F

addi r20, r0, -2

and r21, r20, r19

or r22, r20, r19

addi r10, r0, 10

call foo

movia r8, bobos

beq r8, r17, dodo

koko:

srli r9, r16, 8

br done

dodo:

slli r9, r16, 4

done:

| r16 = 0x0fab1000 | r21 = |
|------------------|-------|
| r17 =            | r22 = |
| r18 =            | r8 =  |
| r19 =            | r9 =  |
| r20 =            | r31 = |
| r10 =            |       |