| Explain each stage of a 5 stage pipeline          | Briefly explain what pipelining is                               |
|---------------------------------------------------|------------------------------------------------------------------|
| What is a control hazard?                         | What are two ways of dealing with control hazards?               |
| Briefly explain what branch prediction is         | What is used to implement branch prediction and what does it do? |
| What is a data hazard?                            | $What \ is \ forwarding?$                                        |
| How can we exploit instruction level parallelism? | What does VLIW stand for?                                        |
| How can we implement an out of order processor?   | What does a fully associative cache store?                       |

Where we get all the components of the CPU working at the same time, with buffers that are flushed every clock cycle inbetween each stage, so that we can overlap the execution of instructions to increase overall clock speed.

IF - Fetch instruction from memory
ID - Decode instruction; select registers
EX - Perform an operation or calculate an address
MEM - Access an operand in memory
WB - Write to registers

2

Pipeline bubbling (abort instructions that are incorrect) and branch prediction (guess what way to branch).

If we have a branch at the ID stage, then the fetched instruction at the IF stage will have to be ignored all the way down the pipeline, wasting one full cycle and causing a bubble.

4 3

A branch target buffer which maps the virtual address of one branch instruction onto the virtual address of the instruction that is branched to If we can remember what address a branch directed us to fetch next from what it did when we executed that branch previously, then we can pre-emptively load that instruction in the IF stage instead of fetching the instruction at the PC.

6 5

Where we add extra paths to the architecture to pass updated register values back to previous stages of the pipeline to avoid data hazards.

This is where we execute instructions that depend on each other in parallel or close together and the correct data might not be in the right place (e.g. registers).

8

Very Long Instruction Word

Fetch multiple instructions per cycle
Have multiple ALU's to execute instructions in parallel
(superscalar)
Have common registers and caches, since the instructions are
operating on the same data

10

Have a buffer that instructions are fetched into A scheduler to choose which instructions to execute at what times

A cache to store memory and register accesses until all instructions have finished so that the application can execute normally as though instructions were executed in parallel

Addresses and their corresponding data

12

11

7

| How does the CPU locate an item in a fully associative cache? | $What \ is \ temporal \ locality?$                      |
|---------------------------------------------------------------|---------------------------------------------------------|
| What is spatial locality?                                     | What are the three common cache replacement algorithms? |
| Explain the write-through cache write strategy.               | Explain the copy-back cache write strategy.             |
| Why does a direct mapped cache usually use static RAM?        | How many transistors do DRAM and SRAM use per bit?      |
| Briefly explain what a set associative cache consists of.     | What is the advantage of using a set associative cache? |
| What two control bits are usually used in cache entries?      | Explain what a compulsory cache miss is?                |

| The principle that if you use an address once, you may use it again soon e.g. loops                                                                                                     | Hardware compares the input address with all stored addresses  (in parallel)  If we get a match we have a hit  If no match we must go to main memory |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 14                                                                                                                                                                                      | 13                                                                                                                                                   |  |  |  |
| $\begin{array}{c} Least \ Recently \ Used \ (LRU) \\ Round \ Robin \\ Random \end{array}$                                                                                               | The principle that if you use an address once, you are also likely to use addresses nearby e.g. arrays                                               |  |  |  |
| 16                                                                                                                                                                                      | 15                                                                                                                                                   |  |  |  |
| When a cache line is replaced, if the dirty bit is set, the modified value is written to main memory                                                                                    | Whenever a write is done to the cache, the write is also done to main memory                                                                         |  |  |  |
| 18                                                                                                                                                                                      | 17                                                                                                                                                   |  |  |  |
| 1 and 6.                                                                                                                                                                                | It is a lot faster than dynamic $RAM$                                                                                                                |  |  |  |
| 20                                                                                                                                                                                      | 19                                                                                                                                                   |  |  |  |
| We have more flexible cache replacement strategies as we could choose any one of the caches to replace from                                                                             | $A\ number\ of\ directly\ mapped\ caches\ operating\ in\ parallel$                                                                                   |  |  |  |
| 22                                                                                                                                                                                      | 21                                                                                                                                                   |  |  |  |
| When we first start the computer, the cache is empty, so until<br>the cache is populated, we're going to have a lot of misses (or<br>whenever the cache hasn't seen an address before). | Valid bit and dirty bit                                                                                                                              |  |  |  |

| Explain what a capacity cache miss is?                                             | Explain what a conflict cache miss is?                                             |  |  |  |  |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|
|                                                                                    |                                                                                    |  |  |  |  |
| Name some stuff that the operating system must load and store on a context switch. | How is a multi-threaded processor most commonly presented to the operating system? |  |  |  |  |
| 21                                                                                 | 28                                                                                 |  |  |  |  |
| What are the three types of hardware multithreading?                               | Briefly describe coarse grain multithreading.                                      |  |  |  |  |
| 29                                                                                 | 30                                                                                 |  |  |  |  |
| What extras does coarse grain multithreading require from the processor?           | What can a context switch do to the cache?                                         |  |  |  |  |
| Briefly describe fine grained multithreading.                                      | $Briefly\ describe\ SMT.$                                                          |  |  |  |  |
|                                                                                    | 0.4                                                                                |  |  |  |  |
| What are the motivations that are driving us towards multi<br>core systems?        | What do different cores on a processor <b>not</b> share?                           |  |  |  |  |
| 35                                                                                 | 30                                                                                 |  |  |  |  |

In a direct mapped or set associative cache, there is competition between memory locations for places in the cache.

If the cache was fully associative, then misses due to this wouldn't occur.

Since the cache is limited in size, we cant contain all of the pages for a program, so if an address is evicted from the cache to make more space, but is then requested after, then it will be a capacity miss.

26 25 Process ID Program Counter Stack Pointer As a processor with multiple cores (even though only one General registers multithreaded core may be in the processor). Memory management information Open file list (and positions) Network connections 28 27  $Coarse\ grain$ The processor switches threads (a context switch) whenever an Fine grain expensive operation is started (such as a memory load). Simultaneous MultiThreading (SMT) 30 29 A context switch can trash the cache since the new thread may You don't need to change much in the processor, just make it access different regions of memory and therefore all the abort instructions after a cache miss and have it store (and memory reads will be misses. New values will be loaded into later load) the state of the thread. the cache which will destroy its previous data. 32 31

We have instructions from multiple threads in the pipeline at the same time. This requires significant hardware overhead, but gives you more freedom for instruction scheduling (since instructions in different threads are rarely interdependent so you can interleave them).

This involves interleaving the instructions of several threads.

When memory is accessed, instructions from other threads
will be executed to ensure stalls are brief. The aim is to reduce
the cost of switching CPU threads to almost nothing.

An L1 cache (split into data and instruction caches) and sometimes an L2 cache. They also have their own registers obviously

- So many transistors per unit area, cooling is a massive issue
- · Small transistors have unpredictable characteristics
- · Architecture of processors is becoming too complex to reason about
- · Exponentially more complex hardware gives sublinear performance gains
- Have multiple but more simple cores instead

36

34

| What is $(my \ definition^{TM} \ of) \ consistency?$                                                                        | What are the three special instructions used to guarantee out of order processors maintain consistency? |
|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| What is transactional memory?                                                                                               | What are the two most simple snooping protocols?                                                        |
| Describe 'Write update' (the snooping protocol).                                                                            | Describe 'Write invalidate' (the snooping protocol).                                                    |
| Why is write invalidate better than write update for things like loops or writes to different words of the same cache line? | What does MESI stand for? $44$                                                                          |
| What is a directory based protocol with reference to multi core systems?                                                    | What are the concerns about a NoC (Network on a Chip)?                                                  |
| Buses are at any one time and are controlled by a that divides its use into fin one and in a future one.                    | $Name\ five\ NoC\ architectures.$                                                                       |

- · A fence makes sure each memory access before the fence is complete before a new one is started.
- · A barrier makes threads wait until they have all reached the barrier.
- · A lock makes sure that only one thread enters a critical section of the program at a time (atomic access). Requires hardware support.

The programmer's view of the system. For example, they expect that if a memory location is updated in one thread, then the change will be visible across all threads, not just the threads that are running on the core that has the new value in its L1D cache.

38 37

Write update and write invalidate.

Memory that supports transactions (yeah, duh). You can read and write to it however you like, but when you're finished, you have to commit, when your transaction is checked for conflicts and rolled back if it does conflict.

40 39

When a core writes a value to memory, the value is updated in its L1 cache, but sends a write invalidate message to the other caches which then invalidate the updated cache line in their copies.

When a core writes a value to memory, the value is updated in its L1 cache, the cache then broadcasts the address on the bus, and the snooping caches update their copy.

42 41

Modified, Exclusive, Shared, Invalid.

If a value is being frequently updated, then write invalidate needs to happen once, but write update needs to happen on every update, which wastes power and can saturate the bus.

44 43

- · Bandwidth
- · Latency
- · Fault tolerance
- · Area
- · Power dissipation

A protocol where there is a directory that holds information on what each L1 cache holds. This lets cores talk on a P2P basis rather than all using one bus.

46

- $\cdot$  Crossbar
- $\cdot$  Ring
- · Tree
- · Fat Tree
- $\cdot$  Mesh

Buses are single usage at any one time and are controlled by a clock that divides its use into time slots. You can send in one slot and receive in a future one.

| Describe the three types of NoC routing.                       | What are the two types of packet switching in NoC's?                                               |  |  |  |
|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| What are the three main categories of permanent storage media? | What are the three terms used to quantify hard drive performance characteristics?                  |  |  |  |
| What is the seek time?                                         | What is the search time?                                                                           |  |  |  |
| What is the transfer rate?                                     | Give the equation for disk access time.                                                            |  |  |  |
| How can we work out the search time from the $RPM$ ?           | What happens if the OS wants to read a file that is split over multiple sectors on the hard drive? |  |  |  |
| What does RAID stand for? $59$                                 | RAID0 has a transfer rate and a redundancy because data is over multiple disks.                    |  |  |  |



| RAID1 has a transfer rate and a redundancy since data is over multiple disks.                                                | We can use such as and to provide redundancy using RAID.                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Define $RAID2,3,4,5,6$ .                                                                                                     | What is the transistor used in SSD's?                                                                                                                                                                               |
| $What \ is \ wear-levelling?$                                                                                                | RAID lets us break the concept of by mapping them onto using  The actual details of storage are                                                                                                                     |
| What is a $SAN$ ?                                                                                                            | is a volume aware filesystem. It protects against losing files, running out of space, corruption of data etc by being very flexible and having lots of and implementing , simple , self and , sumchecking and more. |
| What are the two types of virtualisation?                                                                                    | What are the three main advantages of virtualisation?                                                                                                                                                               |
| A hypervisor runs in mode, and can run virtual machines in a mode, having for when the guest OS does something that requires | What happens when you start a VM?                                                                                                                                                                                   |

We can use error correction such as hamming codes and RAID1 has a low transfer rate and a high redundancy since parity bits to provide redundancy using RAID. data is mirrored over multiple disks. 62 61 Bit striping and hamming codes Byte striping and parity bits A Floating Gate Field Effect Transistor. Block striping and parity Block striping and distributed parity Double distributed parity 64 63 RAID lets us break the concept of file systems by mapping When a SSD maps different logical addresses to different them onto multiple drives using striping and mirroring. The physical blocks so that all blocks are worn out at the same rate. actual details of storage are abstracted away. 66 65 ZFS is a volume aware filesystem. It protects against losing files, running out of space, corruption of data etc by being very flexible and having lots of ECC and implementing A Storage Area Network. copy-on-write, simple rollback and recovery, wear leveling, self checking and healing, sumchecking and more. 68 67 Translation (between instruction sets, system API's etc), System virtualisation (run whole OS inside software e.g. abstraction (providing garbage collection, debugging etc), or VMware) and process virtualisation (run a process under a multiplexing (e.g. RAID or emulating CD drives). control layer of software, e.g. JVM).

Save the current registers
Load the VM registers

· Move the PC to the start address of the VM

A hypervisor runs in privileged mode, and can run virtual machines in a unprivileged mode, having traps for when the guest OS does something that requires system privileges.

70

| When is it best to stop a VM?      | What is retained when a VM is stopped/paused? $^{7}$ | 74 |
|------------------------------------|------------------------------------------------------|----|
| What operations can we do on a VM? | What are the two phases in live migration?           | 76 |

| Memory, | IO | state, | CPU            | registers,  | open | files, | network |
|---------|----|--------|----------------|-------------|------|--------|---------|
|         |    |        | $conn\epsilon$ | ections etc |      |        |         |

When the VM's IO is quiescent (i.e. not doing anything).

74 73

Move VM's between machines (live migration)
 Take a snapshot of a VM
 Restore a VM from a snapshot (quickly)
 Load balancing using live migration

The warm up phase and the stop and copy phase.