| Explain each stage of a 5 stage pipeline          | Briefly explain what pipelining is                               |
|---------------------------------------------------|------------------------------------------------------------------|
| What is a control hazard?                         | What are two ways of preventing control hazards?                 |
| Briefly explain what branch prediction is         | What is used to implement branch prediction and what does it do? |
| What is a data hazard?                            | $What \ is \ forwarding?$                                        |
| How can we exploit instruction level parallelism? | What does VLIW stand for?                                        |
| How can we implement an out of order processor?   | What does a fully associative cache store?                       |

Where we get all the components of the CPU working at the same time, with buffers that are flushed every clock cycle inbetween each stage, so that we can overlap the execution of instructions to increase overall clock speed.

IF - Fetch instruction from memory
ID - Decode instruction; select registers
EX - Perform an operation or calculate an address
MEM - Access an operand in memory
WB - Write to registers

2 1

Pipeline bubbling and branch prediction

If we have a branch at the ID stage, then the fetched instruction at the IF stage will have to be ignored all the way down the pipeline, wasting one full cycle and causing a bubble.

4 3

A branch target buffer which maps the virtual address of one branch instruction onto the virtual address of the instruction that is branched to If we can remember what address a branch directed us to fetch next from what it did when we executed that branch previously, then we can pre-emptively load that instruction in the IF stage instead of fetching the instruction at the PC.

6

Where we add extra paths to the architecture to pass updated register values back to previous stages of the pipeline

This is where we execute instructions in parallel that depend on each other

8

Very Long Instruction Word

Fetch multiple instructions per cycle
Have multiple ALU's to execute instructions in parallel
Have common registers and caches, since the instructions are
operating on the same data

10

Have a buffer that instructions are fetched into A scheduler to choose which instructions to execute at what times

A cache to store memory and register accesses until all instructions have finished so that the application can execute normally as though instructions were executed in parallel

Addresses and their corresponding data

12

11

5

7

| How does the CPU locate an item in a fully associative cache? | $What \ is \ temporal \ locality?$                        |
|---------------------------------------------------------------|-----------------------------------------------------------|
| What is spatial locality?                                     | What are the three common cache replacement algorithms?   |
| Explain the write-through cache write strategy.               | Explain the copy-back cache write strategy.               |
| Why does a direct mapped cache usually use static RAM?        | Briefly explain what a set associative cache consists of. |
| What is the advantage of using a set associative cache?       | What two control bits are usually used in cache entries?  |
| Explain what a compulsory cache miss is?                      | Explain what a capacity cache miss is?                    |

Hardware compares the input address with all stored addresses The principle that if you use an address once, you may use it (in parallel) If we get a match we have a hit again soon e.g. loops If no match we must go to main memory 14 13 Least Recently Used (LRU) The principle that if you use an address once, you are also Round Robin likely to use addresses nearby e.e. arrays Random16 15 When a cache line is replaced, if the dirty bit is set, the Whenever a write is done to the cache, the write is also done  $to\ main\ memory$ modified value is written to main memory 18 17 A number of directly mapped caches operating in parallel It is a lot faster than dynamic RAM 20 19 We have more flexible cache replacement strategies as we Valid bit and dirty bit could choose any one of the caches to replace from 22 21 Since the cache is limited in size, we cant contain all of the When we first start the computer, the cache is empty, so until the cache is populated, we're going to have a lot of misses pages for a program, so some misses will occur.

| Explain what a conflict cache miss is?                                             | Name some stuff that the operating system must load and store on a context switch. |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 25                                                                                 | 26                                                                                 |
| How is a multi-threaded processor most commonly presented to the operating system? | What are the three types of hardware multithreading?                               |
| Briefly describe coarse grain multithreading.                                      | What extras does coarse grain multithreading require from the processor?           |
| What can a context switch do to the cache?                                         | Briefly describe fine grained multithreading.                                      |
| Briefly describe SMT.                                                              | What are the motivations that are driving us towards multi<br>core systems?        |
| What do different cores on a processor <b>not</b> share?                           | What is $(my\ definition^{TM}\ of)\ consistency?$                                  |

- Process ID
- Program Counter
- Stack Pointer
- General registers
- Memory management information
- Open file list (and positions)
- Network connections

In a direct mapped or set associative cache, there is competition between memory locations for places in the cache. If the cache was fully associative, then misses due to this wouldn't occur.

26 25

- Coarse grain
- Fine grain
- Simultaneous MultiThreading (SMT)

As a processor with multiple cores (even though only one multithreaded core may be in the processor).

28 27

You don't need to change much in the processor, just make it abort instructions after a cache miss and have it store (and later load) the state of the thread.

The processor switches threads (a context switch) whenever an expensive operation is started (such as a memory load).

30 29

This involves interleaving the instructions of several threads. A context switch can trash the cache since the new thread may When memory is accessed, instructions from other threads will be executed to ensure stalls are brief. The aim is to reduce the cost of switching CPU threads to almost nothing.

access different regions of memory and therefore all the memory reads will be misses. New values will be loaded into the cache which will destroy its previous data.

31

So many transistors per unit area, cooling is

32

a massive issue

Small transistors have unpredictable characteristics

Architecture of processors is becoming too complex to reason about

Exponentially more complex hardware gives sublinear performance gains

Have multiple but more simple cores instead

We have instructions from multiple threads in the pipeline at the same time. This requires significant hardware overhead, but gives you more freedom for instruction scheduling (since instructions in different threads are rarely interdependent so you can interleave them).

34 33

The programmer's view of the system. For example, they expect that if a memory location is updated in one thread, then the change will be visible across all threads, not just the threads that are running on the core that has the new value in its L1D cache.

An L1 cache (split into data and instruction caches) and sometimes an L2 cache. They also have their own registers obviously

36 35

| What are the three special instructions used to guarantee out of order processors maintain consistency? | What is transactional memory?                                                                                               |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| What are the two most simple snooping protocols?                                                        | Describe 'Write update' (the snooping protocol).                                                                            |
| Describe 'Write invalidate' (the snooping protocol).                                                    | Why is write invalidate better than write update for things like loops or writes to different words of the same cache line? |
| What does MESI stand for?                                                                               | What is a directory based protocol with reference to multi core systems?                                                    |
| What are the concerns about a NoC (Network on a Chip)?                                                  | Buses are at any one time and are controlled by a that divides its use into in a future one.                                |
| Name five NoC architectures.                                                                            | Describe the three types of NoC routing.  48                                                                                |

fore the fence is complete before a new one is Memory that supports transactions (yeah, duh). You can read started.A barrier makes threads wait until they have and write to it however you like, but when you're finished, you have to commit, when your transaction is checked for conflicts all reached the barrier. and rolled back if it does conflict. A lock makes sure that only one thread enters a critical section of the program at a time (atomic access). Requires hardware support. 38 37 When a core writes a value to memory, the value is updated in its L1 cache, the cache then broadcasts the address on the bus, Write update and write invalidate. and the snooping caches update their copy. 40 39 When a core writes a value to memory, the value is updated in If a value is being frequently updated, then write invalidate its L1 cache, but sends a write invalidate message to the other needs to happen once, but write update needs to happen on caches which then invalidate the updated cache line in their every update, which wastes power and can saturate the bus. copies. 42 41 A protocol where there is a directory that holds information on what each L1 cache holds. This lets cores talk on a P2P basis Modified, Exclusive, Shared, Invalid. rather than all using one bus. 44 43 BandwidthBuses are single usage at any one time and are controlled by a Latency clock that divides its use into time slots. You can send in one Fault tolerance slot and receive in a future one. AreaPower dissipation 46 45 MinimalAlways select the shortest path to-Crossbar

wards the destination

simple!)

its rarely used.

Take a fixed path every time (really

Take the least congested route, complex though and uses lots of power so

Oblivious

Adaptive

47 48

RingTree

Mesh

Fat Tree

A fence makes sure each memory access be-

| What are the two types of packet switching in NoC's?  | What are the two types of virtualisation?                                                                                     |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| What are the three main advantages of virtualisation? | A hypervisor runs in mode, and can run virtual machines in a mode, having for when the guest OS does something that requires. |
| What happens when you start a VM?                     | When is it best to stop a VM?                                                                                                 |
| What is retained when a VM is stopped/paused?         | What operations can we do on a VM?                                                                                            |
| What are the two phases in live migration?            |                                                                                                                               |



The warm up phase and the stop and copy phase.