

# 

**OpenCL Optimization** 

### **Outline**



- Overview
- The CUDA architecture
- Memory optimization
- Execution configuration optimization
- Instruction optimization
- Summary

# **Overall Optimization Strategies**



- Maximize parallel execution
  - Exposing data parallelism in algorithms
  - Choosing execution configuration
  - Overlap memory transfer with computation
- Maximize memory bandwidth
  - Keep the hardware busy
- Maximize instruction throughput
  - Get the job done with as few clock cycles as possible

We will talk about how to do those in NVIDIA GPUs.

### **Outline**



- Overview
- The CUDA architecture
- Memory optimization
- Execution configuration optimization
- Instruction optimization
- Summary

### 2<sup>nd</sup> Gen CUDA Architecture: GT200



- **Device contains 30 Streaming Multiprocessors** (SMs)
- **Each SM contains** 
  - 8 scalar processors
  - 1 double precision unit
  - 2 special function units
  - shared memory (16 K)
  - registers (16,384 32-bit=64 K)



### **Execution Model**



#### **OpenCL**







Work-item are executed by scalar processors





Work-groups are executed on multiprocessors

Work-groups do not migrate

Several concurrent work-groups can reside on one SM- limited by SM resources (local and private memory)





A kernel is launched as a grid of workgroups

Only one kernel can execute on a device at one time

### Warp and SIMT





SM multithreaded Warp scheduler



- Work-groups divide into groups of 32 threads called warps.
- Warps always perform same instruction (SIMT)
- Warps are basic scheduling units
- 4 clock cycles to dispatch an instruction to all the threads in a warp
- A lot of warps can hide memory latency

# **OpenCL Memory Hierarchy**





- Global: R/W per-kernel
- Constant : R per-kernel
- Local memory: R/W per-group
- Private: R/W per-thread

# Mapping between OpenCL and CUDA





### **Outline**



- Overview
- The CUDA architecture
- Memory optimization
- Execution configuration optimization
- Instruction optimization
- Summary

# **Overview of Memory Optimization**



- Minimize host-device data transfer
- Coalesce global memory access
- Use local memory as a cache

# Minimizing host-device data transfer



- Host device data transfer has much lower bandwidth than global memory access.
  - 8 GB/s (PCI-e, x16 Gen2) vs 141 GB/s (GTX 280)
- Minimize transfer
  - Intermediate data can be allocated, operated, de-allocated directly on GPU
  - Sometimes it's even better to recompute on GPU, or call kernels that do not have performance gains
- Group transfer
  - One large transfer much better than many small ones

### Coalescing



- Global memory latency: 400-600 cycles. The single most important performance consideration!
- Global memory access by threads of a half warp can be coalesced to one transaction for word of size 8-bit, 16-bit, 32-bit, 64-bit or two transactions for 128-bit.
- Global memory can be viewed as composing aligned segments of 16 and 32 words.

E.g. 32-bit word:



# Coalescing in Compute Capability 1.0 and 1.1



K-th thread in a half warp must access the k-th word in a segment; however, not all threads need to participate
Coalesces - 1 transaction







Misaligned – 16 transactions



# Coalescing in Compute Capability 1.2 and 1.3



- Coalescing for any pattern of access that fits into a segment size
- # of transactions = # of accessed segments



# **Example of Misaligned Accesses**







GTX280 (compute capability 1.3) drops by a factor of 1.7 while FX 5600 (compute capability 1.0) drops by a factor of 8.

# **Example of Strided Accesses**





stride=2



Large strides often arise in applications. However, strides can be avoided using local memory.

# **Local Memory**



- Latency ~100x smaller than global memory
- Cache data to reduce global memory access
- Use local memory to avoid non-coalesced global memory access
- Threads can cooperate through local memory

# Caching Example 1: Matrix Multiplication





#### C=AxB

#### **Uncached version:**

Every thread corresponds to one entry in C.

# Memory Access Pattern of a Half-Warp





A lot of repeated access to the same row of A. Un-coalesced in CC <= 1.1.

# **Matrix Multiplication (cont.)**



| Optimization                                                    | NVIDIA<br>GeForce<br>GTX 280 | NVIDIA Quadro<br>FX 5600 |
|-----------------------------------------------------------------|------------------------------|--------------------------|
| No optimization                                                 | 8.8 GBps                     | 0.62 GBps                |
| Coalesced using shared memory to store a tile of A              | 14.3 GBps                    | 7.34 GBps                |
| Using shared memory to eliminate redundant reads of a tile of B | 29.7 GBps                    | 15.5 GBps                |

### **Matrix Multiplication (cont.)**



#### **Cashed and coalesced version:**

```
kernel void coalescedMultiply( global float* a,
                                    _global float* b,
                                    global float* c,
                                  int N.
                                     local float aTile[TILE DIM][TILE DIM])
int row = get global id(1);
int col = get global id(0);
float sum = 0.0f:
int x = get local id(0);
int y = get_local_id(1);
aTile[y][x] = a[row*TILE_DIM+x];
for (int i = 0; i < TILE_DIM; i++) {
 sum += aTile[y][i]* b[i*N+col];
c[row*N+col] = sum;
```

# **Matrix Multiplication (cont.)**



| Optimization                                                    | NVIDIA<br>GeForce<br>GTX 280 | NVIDIA Quadro<br>FX 5600 |
|-----------------------------------------------------------------|------------------------------|--------------------------|
| No optimization                                                 | 8.8 GBps                     | 0.62 GBps                |
| Coalesced using shared memory to store a tile of A              | 14.3 GBps                    | 7.34 GBps                |
| Using shared memory to eliminate redundant reads of a tile of B | 29.7 GBps                    | 15.5 GBps                |

# Coalescing Example 2: Matrix Transpose





# **Matrix Transpose Performance**



| Optimization                                 | NVIDIA<br>GeForce<br>GTX 280 | NVIDIA<br>Quadro<br>FX 5600 |
|----------------------------------------------|------------------------------|-----------------------------|
| No optimization                              | 1.1 GBps                     | 0.4 GBps                    |
| Using shared memory to coalesce global reads | 24.8 GBps                    | 13.3 GBps                   |
| Removing bank conflicts                      | 30.3 GBps                    | 15.6 GBps                   |

### **Bank Conflicts**



- A 2<sup>nd</sup> order effect compared to global memory coalescing
- Local memory is divide into banks.
  - Successive 32-bit words assigned to successive banks
  - Number of banks = 16 for CC 1.x
- R/W different banks can be performed simultaneously.
- Bank conflict: two R/W fall in the same bank, the access will be serialized.
- Thus, accessing should be designed to avoid bank conflict

#### **Local memory**

Bank 0

Bank 1

Bank 2

Bank 3

Bank 4

Bank 5

Bank 6

Bank 7

Bank 15

### **Outline**



- Overview
- The CUDA architecture
- Memory optimization
- Execution configuration optimization
- Instruction optimization
- Summary

# Work-group Heuristics



- # of work-groups > # of SM
  - Each SM has at least one work-group to execute
- # of work-groups / # of SM > 2
  - Multi work-groups can run concurrently on a SM
  - Work on another work-group if one work-group is waiting on barrier
- # of work-groups / # of SM > 100 to scale well to future device

#### **Work-item Heuristics**



- The number of work-items per work-group should be a multiple of 32 (warp size)
- Want as many warps running as possible to hide latencies
- Minimum: 64
- Larger, e.g. 256 may be better
- Depends on the problem, do experiments!

### Occupancy



- Hide latency: thread instructions are executed sequentially. So executing other warps when one warp is paused is the only way to hide latencies and keep the hardware busy
- Occupancy: ratio of active warps per SM to the maximum number of allowed warps
  - 32 in GT 200, 24 in GeForce 8 and 9-series.

# **Global Memory Latency Hiding**



- Enough warps can hide the latency of global memory access
- We need 400/4 = 100 arithmetic instructions to hide the latency. For example, assume the code has 8 arithmetic instructions (4 cycle) for every one global memory access (~400 cycles). Thus 100/8~13 warps would be enough. This corresponds to 54% occupancy.

# Register Dependency Latency Hiding



- If an instruction uses a result stored in a register written by an instruction before it, this is ~ 24 cycles latency
- So, we need 24/4=6 warps to hide register dependency latency. This corresponds to 25% occupancy

# **Occupancy Considerations**



- Increase occupancy to achieve latency hiding
- After some point (e.g. 50%), further increase in occupancy won't lead to performance increase
- Occupancy is limited by resource usage:
  - Registers
  - Local memory
  - Scheduling hardware

### **Resource Limitation on Occupancy**



- Work-groups on a SM partition registers and local memory
- If every thread uses 10 registers and every work-group has 256 work-items, then 3 work-groups use 256\*10\*3 < 8192. A 100% occupancy can be achieved.</p>
- However, if every thread uses 11 registers, since 256\*11\*3 > 8192, only 2 work-groups are allowed. So occupancy is reduced to 66%!
- But, if work-group has 128 work-items, since 128\*11\*5 < 8192, occupancy can be 83%.</p>

# Other Resource Limitations on Occupancy



- Maximum number of warps.
- Maximum number of work-groups per SM: 8
- So occupancy calculation in realistic case is complicated, thus...

# **Occupancy Calculator**





### **Outline**



- Overview
- The CUDA architecture
- Memory optimization
- Execution configuration optimization
- Instruction optimization
- Summary

# Instruction Throughput



- Throughput: # of instructions per cycle
- In SIMT architecture, if T is the number of operations per clock cycle

**SM Throughtput = T/WarpSize** 

Maximizing throughput: using smaller number of cycles to get the job done

# **Arithmetic Instruction Throughput**



- Int, and float add, shift, min, max, and float mul, mad: T = 8
- Int divide and modulo are expensive
- Avoid automatic conversion of double to float
  - Adding "f" to floating literals (e.g. 1.0f) because the default is double

# **Memory Instructions**



- Use local memory to reduce global memory access
- Increase algorithm's arithmetic intensity (the ratio of arithmetic to global memory access instructions). The higher of this ratio, the fewer of warps are required to hide global memory latency.

### Scalar Architecture and Compiler



- NVIDIA GPUs have a scalar architecture
  - Use vector types in OpenCL for convenience, not performance
  - Generally want more work-items rather than large vectors per work-item
- Use the -cl-mad-enable compiler option
  - Permits use of FMADs, which can lead to large performance gains
- Investigate using the -cl-fast-relaxed-math compiler option
  - enables many aggressive compiler optimizations

### **Math Libraries**



- There are two types of runtime math libraries
  - Native\_function() map directly to the hardware level: faster but lower accuracy
  - Function(): slower but higher accuracy
- Use native math library whenever speed is more important than precision

### **Control Flow**



- If branching happens within a warp, different execution paths must be serialized, increasing the total number of instructions.
- No penalty if different warps diverge
  - No divergence if controlling condition depends only on local\_id/warp\_size

### **Summary**



- OpenCL programs run on GPU can achieve great performance if one can
  - Maximize parallel execution
  - Maximize memory bandwidth
  - Maximize instruction throughput

# Thank you and enjoy OpenCL!

# **Additional Topics**



- Async transfer
- Zero copy
- Texture memory
- OpenCL extensions
- Interoperability
- Multi-GPU



