Fig. 5. Block diagram of registers.



## Some Characteristics

- Heavy emphasis on timing, packaging
- \* No Cache
- \* Chaining
- \* Load/Store
- \* Single Cycle Issue
- \* Scoreboarding
- \* Instruction Buffer
- **★** Back Up Registers

## Example: DO 10 I = 1, 50 C(I) = (A(I) + B(I))/210 Continue

| * Scalar                                                                                                                                                         | <u>Cycles</u>                                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| MOVI 50, R0<br>MOVA A, R1<br>MOVA B, R2<br>MOVA C, R3<br>X: LD R4, (R1) +<br>LD R5, (R2) +<br>ADD R4, R5, R6<br>SHR R6, R7<br>ST R7, (R3) +<br>DECBNZ RO, X<br>: | 1<br>1<br>1<br>1<br>11<br>4<br>1<br>1<br>11<br>2 |

## \* <u>Vector</u>

| MOVI 50, VLN<br>MOVI 1, VST          | 1 1      |
|--------------------------------------|----------|
| VLD V <sub>0</sub> , A               | 11 + n-1 |
| VLD V <sub>1</sub> , B               | 11 + n-1 |
| $VADD V_0, V_1, V_2$                 | 4 + n-1  |
| VHSR V <sub>2</sub> , V <sub>3</sub> | 1 + n-1  |
| VST V <sub>3</sub> , C               | 11 + n-1 |

## VECTOR PROCESSING (PAGE 2)



WITH CHAINING



WITH 2 LD, 1 STORE PORTS



79 CYCLES