EE382N (20): Computer Architecture - Parallelism and Locality

#### Lecture 4 – Parallelism in Hardware

Mattan Erez



The University of Texas at Austin



#### **Outline**

- Principles of parallel execution
- Pipelining
- Parallel HW (multiple ALUs)



#### **Parallel Execution**

- Concurrency
  - what are the multiple resources?
- Communication
  - and storage
- Synchronization
  - Implicit?
  - Explicit?
- what is being shared?
- What is being partitioned?



#### Parallelism - Circuits

- Circuits operate concurrently (always)
- Communicate through wires and registers
- Synchronize by:
  - clock
  - signals (including async)
  - design (wave-pipelined)
  - more?



#### Parallelism – Components

- Collections of circuits
  - memories
  - branch predictors
  - cache
  - scheduler ...
  - includes ALUs, memory channels, cores but will discuss later.
- Operate concurrently
- Communicate by wires, registers, and memory
- synchronize with clock and signals
- Often pipelined



#### Reminders

- This is not a microarchitecture class
  - We will be discussing microarch. of various stream processors though
    - Details deferred to later in the semester
- This class is not a replacement for Parallel Computer Architecture class
  - We only superficially cover many details of parallel architectures
  - Focus on parallelism and locality at the same time



#### **Outline**

- Cache oblivious algorithms "sub-talk"
- Principles of parallel execution
- Parallel HW (multiple ALUs)
  - Analyze by shared resources
  - Analyze by synch/comm mechanisms
  - LP, DLP, and TLP organizations



## Simplified view of a processor













1 | F | D | I | R | E | E | W | C | F | D | I | R | E | E | W | C | F | D | I | R | E | E |



11







What are the parallel resources?

Ε

R

D

Ε

Ε

W







| 1 | F | D |   | R             | Е | Е | Е | W | С |   |   |   |   |   |   |   |   |   |   |  |  |  |
|---|---|---|---|---------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|--|--|
| 2 |   | F | D | $\overline{}$ |   |   |   |   | R | Е | Е | Е | W | O |   |   |   |   |   |  |  |  |
| 3 |   |   | F | D             | _ |   |   |   |   |   |   |   |   | R | Е | Е | Е | W | С |  |  |  |
|   |   |   |   |               |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |  |  |  |

15



Ε

Ε

Ε

R

W

Е

W

Communication and synchronization mechanisms?



| 1 | <b>L</b> | D | _ | R | ш | ш | ш | 8 | С |   |   |   |   |   |   |   |   |   |   |   |   |   |  |
|---|----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|
| 2 |          | F | D | _ | R | L | П | П | L | П | L | Г | Γ | L | W | С |   |   |   |   |   |   |  |
| 3 |          |   | F | D | - |   |   |   |   |   |   |   |   |   |   | R | Е | Е | Е | W | С |   |  |
| 4 |          |   |   | F | D |   |   |   |   |   |   |   |   |   |   |   | R | ш | Е | ш | W | С |  |

17



Communication and synchronization mechanisms?

#### **Pipelining Summary**

- Pipelining is using parallelism to hide latency
  - Do useful work while waiting for other work to finish
- Multiple parallel components, not multiple instances of same component
- Examples:
  - Execution pipeline
  - Memory pipelines
    - Issue multiple requests to memory without waiting for previous requests to complete
  - Software pipelines
    - Overlap different software blocks to hide latency: computation/communication



#### Resources in a parallel processor/system

- Execution
  - ALUs
  - Cores/processors
- Control
  - Sequencers
  - Instructions
  - 000 schedulers
- State
  - Registers
  - Memories
- Networks



#### Communication and synchronization

- Synchronization
  - Clock explicit compiler order
  - Explicit signals (e.g., dependences)
  - Implicit signals (e.g., flush/stall)
    - More for pipelining than multiple ALUs
- Communication
  - Bypass networks
  - Registers
  - Memory
  - Explicit (over some network)



## Organizations for ILP (for multiple ALUs)





#### Superscalar (ILP for multiple ALUs)



How many ALUs?

# SMT/TLS (ILP for multiple ALUs)





#### SMT/TLS (ILP for multiple ALUs)



Why is this ILP? How many threads?

# VLIW (ILP for multiple ALUs)





## VLIW (ILP for multiple ALUs)



How many ALUs?

## Explicit Dataflow (ILP for multiple ALUs)





## Explicit Dataflow (ILP for multiple ALUs)



## **DLP for multiple ALUs**



From HW – this is SIMD

## SIMD (DLP for multiple ALUs)



#### **Vectors (DLP for multiple ALUs)**



Vectors: memory addresses are part of single-instruction and not part of multiple-data

# **TLP for multiple ALUs**





# MIMD – shared memory (TLP for multiple ALUs)





#### MIMD – distributed memory





# Summary of communication and synchronization

| Style       | Synchronization | Communication |
|-------------|-----------------|---------------|
| Superscalar |                 |               |
| VLIW        |                 |               |
| Dataflow    |                 |               |
| SIMD        |                 |               |
| MIMD        |                 |               |

44

## Summary of sharing in ILP HW



# Summary of sharing in DLP and TLP

| Style  | Seq | Inst | 000 | Regs | Mem | ALUs | Net |
|--------|-----|------|-----|------|-----|------|-----|
| Vector |     |      |     |      |     |      |     |
| SIMD   |     |      |     |      |     |      |     |
| MIMD   |     |      |     |      |     |      |     |

