### Power supply system management & Audio IC

# CXD5247GF

#### **Description**

The combination of CXD5247and CXD5602 for high performance wearable applications realizes ideal power supply management with low power consumption.

In addition, CXD5247 also realizes audio input/output functions for the CXD5602 System.

#### **Features**

Power management block

- ♦ Low power consumption (RTC block IQ=3  $\mu$ A typ.)
- ◆ Voltage step down type PFM control DC-DC converter (3ch)
- ◆LDO (5ch)
- ◆RTC (32.768 kHz clock output)
- ◆I2C serial interface
- **♦**GPO (8ch)
- ◆Load switch: 1.8V(4ch)
- ◆USB charge function
- ◆Analog front-end for battery power level detection

#### Audio block

- ◆Original data format for CXD5602
- ◆Amplifier for analog microphone + A/D converter
  - ◆Number of channels: 4ch
  - ◆PGA setting: 0dB to 21dB, 0.5dB increments
  - ightharpoonup SNR : 90dB(typ.)
  - $\triangle$ THD+N: -80dB(typ.)
  - ◆Input referred noise: 10uVrms
- ◆S-master BTL Speaker Driver
  - lackSpeaker impedance :  $8\Omega$
  - ♦THD+N: 54dB
  - ◆Noise level : 10uVrms(typ.)
  - ◆POP noise reduction function
- ♦Other functions
  - ◆Supported crystals: 24.576MHz/49.152MHz
  - ◆GPO(1ch)

# Package

XFBGA 156pin

### Structure

CMOS Si monolithic IC

### Contents

| Description                                                       | 1‡  |
|-------------------------------------------------------------------|-----|
| Features                                                          | 1‡  |
| Package                                                           | 2‡  |
| Structure                                                         | 2‡  |
| Contents                                                          | 3‡  |
| Block Diagram                                                     | 6‡  |
| ◆Power management block                                           | 6‡  |
| ◆Audio Block                                                      | 7‡  |
| Application Circuit                                               | 8‡  |
| ◆Power management block                                           | 8‡  |
| ◆Audio block (Case1 : Speaker BTL Drive / 4ch Analog MIC)         | 11‡ |
| ◆Audio block (Cace2: External Speaker Amp / 8ch Digtal MIC)       | 12‡ |
| Pin Configuration                                                 | 13‡ |
| Pin Table                                                         | 14‡ |
| Pin Description                                                   | 19‡ |
| Absolute Maximum Ratings                                          | 25‡ |
| Recommended Operating Conditions                                  | 26‡ |
| Electrical Characteristics                                        | 27‡ |
| ♦Power supply Block                                               | 27‡ |
| Power supply input (VDD, VIO_IN)                                  | 27‡ |
| RTC (XI_P, XO_P)                                                  | 27‡ |
| LOAD SW (SW_18_IN, SW_18_OUT1-4)                                  | 27‡ |
| IF-IN (PWR_EN, xINT_WKUP_S, xINT_WKUP_L, xINT_SYNC, SCL_P, SDA_P) | 27‡ |
| IF-OUT (CLK_OUT, INT_OUT, xRST_OUT, VBUS_OUT, GPO0-7, DDC_ON)     | 28‡ |
| DDC_IO                                                            | 28‡ |
| DDC_ANA                                                           | 29‡ |
| DDC_CORE                                                          | 29‡ |
| LDO_EMMC                                                          | 29‡ |
| LDO_PERI                                                          | 30‡ |
| LDO_ANA                                                           | 30‡ |
| 1.0V output for USBPHY (LDO_USB10)                                | 30‡ |
| List of DC-DC converter and LDO output register settings          | 31‡ |
| ◆Analog front-end block for battery power level detection         | 32‡ |
| Power supply input (AFE_VDD)                                      | 32‡ |
| Battery voltage, battery temperature measurement (VBAT_VS, TH)    |     |
| Battery charge / discharge current measurement (VBT_CS, VSYS_CS)  |     |
| Battery temperature detection and control (VREF, TH_REF)          |     |
| ◆Charge control block                                             | 33‡ |

| Power path control, shared (VIN, VBT, VSYS)                                        | 33# |
|------------------------------------------------------------------------------------|-----|
| Battery voltage detection and control (VBAT)                                       | 33# |
| Charge current detection snd control (CHG_ISET)                                    | 33# |
| Battery temperature detection and control (VREF, TH)                               | 34# |
| 3.3V output for USBPHY (LDO_USB33)                                                 | 34# |
| USB detection (DP, DM, DLINE_SW)                                                   | 34# |
| Timers and setup times                                                             | 34# |
| ♦ Audio block                                                                      | 35# |
| MICs to serial output characteristics                                              | 35# |
| serial input to SPOUTs characteristics (Loop OFF)                                  | 35# |
| serial input to SPOUTs characteristics (Loop ON)                                   | 36# |
| DC characteristics                                                                 | 36# |
| Crystal switching specification                                                    | 36# |
| Switching specifications and characteristics (serial audio interface form CXD5602) | 37# |
| Switching specifications and characteristics (serial audio interface to CXD5602)   | 37# |
| digital microphone interface                                                       | 38# |
| I2C bus switching specification                                                    | 39# |
| digital input / output signal threshold level                                      | 39# |
| Power consumption (audio block)                                                    | 40# |
| Description of Functions.                                                          | 41# |
| ◆Power supply block                                                                | 41# |
| ◆Analog front-end block for battery power level detection                          | 41# |
| ◆Charge control block                                                              | 41# |
| ◆Audio block                                                                       | 42# |
| Power Up constraint                                                                | 42# |
| Power Up/Reset assert sequence constraint                                          | 43# |
| Supported crystals / clocks                                                        | 43# |
| Description of Operation                                                           | 44# |
| ◆Power supply block operation sequence                                             | 44# |
| ◆Power supply block state transition diagram                                       | 46# |
| ◆AFE block operation timing chart for battery power level detection                | 47# |
| ◆Charge control block state transition diagram.                                    | 48# |
| ◆Charge control block operation timing                                             | 49# |
| ◆Power block – I2C specifications                                                  | 51# |
| ◆Power register list                                                               | 52# |
| Output control registers.                                                          | 56# |
| Power supply operating mode setting registers                                      | 58# |
| Status control registers                                                           | 61# |
| RTC control registers 1                                                            | 65# |
| RTC control registers 2                                                            | 68# |

| RTC control description                | 69#  |
|----------------------------------------|------|
| Information storage registers          | 71#  |
| Charge control registers               | 72#  |
| AFE control registers                  | 78#  |
| ◆Audio interface specifications        | 80#  |
| StartUP signal generation              | 82#  |
| PWM conversion                         | 83#  |
| SP Driver                              | 84#  |
| ♦MIC signal path                       | 87#  |
| Analog microphone input configuration  | 88#  |
| PGA setting                            | 88#  |
| Digital Microphone interface           | 92#  |
| Serialize                              | 92#  |
| ♦Clock specifications                  | 95#  |
| X'tal Buffer                           | 95#  |
| I2C specifications                     | 97#  |
| Register Description                   | 98#  |
| ◆Power register list                   | 98#  |
| ♦Audio register list                   | 102# |
| Package Outline                        | 105# |
| Notice                                 | 106# |
| Purpose of Use of the Products:        | 106# |
| Safe Design:                           | 106# |
| Product Information:                   | 106# |
| EXCLUSION OF WARRANTY ON THE PRODUCTS: | 106# |
| LIMITATION OF LIABILITY:               | 107# |
| Compliance with Laws:                  | 107# |
| Governing Law:                         | 107# |
| Notes:                                 | 107# |

### **Block Diagram**

#### **♦**Power management block



#### **♦**Audio Block



### **Application Circuit**

### **♦**Power management block



### Power management block (Case : Nonuse of charge function)

Open-pin : VIN, CHG STATE, CHG ISET, DP, DM, DLINE SW, LDO USB33

Connect-pin: CHG\_GND to GND



#### Power management block (Case : Nonuse of charge function and fuel gauge function)

 $Open-pin \quad : \quad VIN, CHG\_STATE, CHG\_ISET, DP\!, DM\!, DLINE\_SW\!, LDO\_USB33, TH\_VREF, TH$ 

Connect-pin: VSYS, VSYS\_CS, VBAT\_CS, VBAT\_VS, AFE\_VDD (VDD), CHG\_GND to GND

External-part: VREF - 0.22uF, VBAT\_VS - 1uF





CXD5247GF

### Power management block (Case : Nonuse of power supply)

Open-pin : LX\_xxx

 $Connect\text{-pin}: SNS\_xxx \ to \ PVDD \ (VDD), LDO\_EMMC\_OUT ( \ or \ PERI\_OUT \ or \ USB10) \ to \ LDO\_EMMC\_IN$ 



# ◆Audio block (Case1 : Speaker BTL Drive / 4ch Analog MIC)



CXD5247GF

CXD5247GF

### ◆Audio block (Cace2 : External Speaker Amp / 8ch Digtal MIC)



# Pin Configuration

|     | A             | В            | С             | D              | Е              | F               | G                | Н               | J                | K             | L             | M               |
|-----|---------------|--------------|---------------|----------------|----------------|-----------------|------------------|-----------------|------------------|---------------|---------------|-----------------|
| 1   | VIN2          | VIN4         | VSYS2         | VSYS4          | VREF           | AFE_GND         | LDO_EM<br>MC_OUT | LDO_EM<br>MC_IN | LDO_PER<br>I_OUT | LDO_USB<br>10 | GND1          | XI_P            |
| 2   | VIN1          | VIN3         | VSYS1         | VSYS3          | TH_VREF        | AFE_VDD         | N.C.             | N.C.            | GND              | GND           | GND           | XO_P            |
| 3   | DP            | CHG_<br>GND1 | CHG_<br>GND2  | VBAT_VS        | TH             | N.C.            | N.C.             | GND             | GPO7             | GPO6          | GPO5          | GPO4            |
| 4   | LDO_<br>USB33 | CHG_<br>ISET | DM            | CHG_<br>STATE  | VBAT_CS        | VSYS_CS         | N.C.             | N.C.            | GPO3             | GPO2          | GPO1          | VDD1            |
| 5   | PVDD2         | PVDD2_S      | DLINE_<br>SW  | GND            | N.C.           | N.C.            | N.C.             | N.C.            | GPO0             | N.C.          | GND           | LDO_<br>ANA_IN  |
| 6   | LX_CORE       | N.C.         | SNS_<br>CORE  | N.C.           | N.C.           | N.C.            | GND2             | N.C.            | xRST_<br>OUT     | SNS_ANA       | VPP           | LDO_AN<br>A_OUT |
| 7   | PGND2         | PGND2_S      | GND3          | DDC_ON         | GND            | DA_DATA         | N.C.             | N.C.            | SDA_P            | xINT_<br>SYNC | PGND3_S       | PGND3           |
| 8   | PVDD1         | PVDD1_S      | PWR_EN        | xINT_<br>WKUPL | MCLK<br>OUT    | SW_18_<br>OUT2  | SW_18_<br>OUT3   | N.C.            | SCL_P            | CLK_OUT       | N.C.          | LX_ANA          |
| 9   | LX_IO         | N.C.         | VDD2          | xINT_<br>WKUPS | SW_18_<br>OUT1 | SW_18_<br>IN1   | SW_18_<br>IN2    | SW_18_<br>OUT4  | GND4             | VBUS_<br>OUT  | PVDD3_S       | PVDD3           |
| 1 0 | PGND1         | PGND1_S      | SNS_IO        | SDA_A          | GPO_A          | CLKOUT_<br>DMIC | MIC_REF          | AGND_<br>MIC    | MICDREF          | INT_OUT       | VIO_IN        | GND5            |
| 1 1 | XRESET        | FSCLK        | AD_DATA       | SCL_A          | GND            | MICA            | MICB             | AVDD_<br>MIC    | MICD             | MIC<br>BIASB  | VMBFILT       | SPVM            |
| 1 2 | XI_A          | AGND_<br>OSC | N.C.          | DVDD           | DGND           | MICAREF         | MICBREF          | MICC            | MICCREF          | MIC<br>BIASA  | VBAT1         | AVDD_<br>DRV    |
| 1 3 | XO_A          | VBAT2        | AGND_<br>DRVA | SPAP           | AVDD_<br>DRVA  | SPAN            | AGND_<br>DRVAB   | SPBN            | AVDD_DR<br>VB    | SPBP          | AGND_<br>DRVB | AGND_<br>DRV    |





# Pin Table

| No. | Ball # | Ball Name               | Power Supply   | Туре           | Description                      |
|-----|--------|-------------------------|----------------|----------------|----------------------------------|
| 1   | A1     | VIN2 (=VIN1)            | CHG_GND        | Power Supply   | Power Supply for USB             |
| 2   | A2     | VIN1                    | CHG_GND        | Power Supply   | Power Supply for USB             |
| 3   | A3     | DP                      | VIN,CHG_GND    | Analog         | USB bus, D + input               |
| 4   | A4     | LDO_USB33               | VIN,CHG_GND    | Analog         | USB Power Supply LDO 3.3V output |
| 5   | A5     | PVDD2                   | PGND2          | Power Supply   | Power Supply for DDC_core        |
| 6   | A6     | LX_CORE                 | -              | Analog         | Switching output for DDC_core    |
| 7   | A7     | PGND2                   |                | Power Supply   | Ground for DDC_core              |
| 8   | A8     | PVDD1                   | PGND1          | Power Supply   | Power Supply for DDC_IO          |
| 9   | A9     | LX_IO                   | -              | Analog         | Switching output for DDC_IO      |
| 10  | A10    | PGND1                   | -              | Power Supply   | Ground for DDC_IO                |
| 11  | A11    | XRESET                  | DVDD,DGND      | Digital INPUT  | System Reset                     |
| 12  | A12    | XI_A                    | VBAT2,AGND_OSC | Analog         | Crystal Oscillator Input         |
| 13  | A13    | XO_A                    | VBAT2,AGND_OSC | Analog         | Crystal Oscillator Output        |
| 14  | В1     | VIN4 (=VIN1)            | CHG_GND        | Power Supply   | Power Supply for USB             |
| 15  | B2     | VIN3 (=VIN1)            | CHG_GND        | Power Supply   | Power Supply for USB             |
| 16  | В3     | CHG_GND1                | _              | Power Supply   | Ground for Chager                |
| 17  | B4     | CHG_ISET                | VIN,CHG_GND    | Analog         | Charge current setting input     |
| 18  | В5     | PVDD2_S<br>(=PVDD2)     | PGND2          | Power Supply   | Power Supply for DDC_core        |
| 19  | В6     | N.C.                    | -              | _              | _                                |
| 20  | В7     | PGND2_S<br>(=PGND2)     | -              | Power Supply   | Ground for DDC_core              |
| 21  | В8     | PVDD1_S<br>(=PVDD1)     | PGND1          | Power Supply   | Power Supply for DDC_IO          |
| 22  | В9     | N.C.                    | -              | _              | ſ                                |
| 23  | B10    | PGND1_S<br>(=PGND1)     | _              | Power Supply   | Ground for DDC_IO                |
| 24  | B11    | FSCLK                   | DVDD,DGND      | Digital INPUT  | Serial Data Frame Clock          |
| 25  | B12    | AGND_OSC                | _              | Power Supply   | Ground for Oscillator            |
| 26  | B13    | VBAT2                   | AGND_OSC       | Power Supply   | Power Supply from Battery        |
| 27  | C1     | VSYS2<br>(=VSYS1)       | CHG_GND        | Power Supply   | Power Supply for SYTEM           |
| 28  | C2     | VSYS1                   | CHG_GND        | Power Supply   | Power Supply for SYTEM           |
| 29  | C3     | CHG_GND2<br>(=CHG_GND1) | _              | Power Supply   | Ground for Chager                |
| 30  | C4     | DM                      | VIN,CHG_GND    | Analog         | USB bus, D - input               |
| 31  | C5     | DLINE_SW                | VIN,CHG_GND    | Digital OUTPUT | USB bus connection signal        |
| 32  | C6     | SNS_CORE                | VDD,GND        | Analog         | Feedback input for DDC_CORE      |

|     |        |                   | T                   | I              | T                                    |
|-----|--------|-------------------|---------------------|----------------|--------------------------------------|
| No. | Ball # | Ball Name         | Power Supply        | Туре           | Description                          |
| 33  | C7     | GND3 (=GND)       | _                   | Power Supply   | Ground for PM                        |
| 34  | C8     | PWR_EN            | VDD,GND             | Digital INPUT  | Enable input                         |
| 35  | С9     | VDD2 (=VDD)       | GND                 | Power Supply   | Power Supply for PM                  |
| 36  | C10    | SNS_IO            | VDD,GND             | Analog         | Feedback input for DDC_IO            |
| 37  | C11    | AD_DATA           | DVDD,DGND           | Digital OUTPUT | ADC Serial Data Output               |
| 38  | C12    | N.C.              | _                   | _              | Test output (ATB_OSC)                |
| 39  | C13    | AGND_DRVA         | _                   | Power Supply   | Ground for Ach Speaker Driver        |
| 40  | D1     | VSYS4<br>(=VSYS1) | CHG_GND             | Power Supply   | Power Supply for SYTEM               |
| 41  | D2     | VSYS3<br>(=VSYS1) | CHG_GND             | Power Supply   | Power Supply for SYTEM               |
| 42  | D3     | VBAT_VS           | CHG_GND             | Analog         | Battery voltage sense input          |
| 43  | D4     | CHG_STATE         | VIN,CHG_GND         | Digital OUTPUT | Charge status output                 |
| 44  | D5     | GND               | _                   | _              | Test input (TESTC1)                  |
| 45  | D6     | N.C.              | _                   | _              | _                                    |
| 46  | D7     | DDC_ON            | VDD,GND             | Digital OUTPUT | DDC_CORE start-up output             |
| 47  | D8     | xINT_WKUPL        | VDD,GND             | Digital INPUT  | Long time interrupt input            |
| 48  | D9     | xINT_WKUPS        | VDD,GND             | Digital INPUT  | Short time interrupt input           |
| 49  | D10    | SDA_A             | DVDD,DGND           | Digital OUTPUT | I2C Serial Control Data              |
| 50  | D11    | SCL_A             | DVDD,DGND           | Digital INPUT  | I2C Serial Control Port Clock        |
| 51  | D12    | DVDD              | DVDD,DGND           | Power Supply   | Power Supply for 1.8V Digital Domain |
| 52  | D13    | SPAP              | AVDD_DRVA,AGND_DRVA | Analog         | Positive Speaker Output of Ach       |
| 53  | E1     | VREF              | AFE_VDD,AFE_GND     | Analog         | VREF output                          |
| 54  | E2     | TH_VREF           | AFE_VDD,AFE_GND     | Analog         | Thermistor monitor input             |
| 55  | E3     | ТН                | AFE_VDD,AFE_GND     | Analog         | Thermistor input                     |
| 56  | E4     | VBAT_CS           | CHG_GND             | Analog         | Battery current sense input          |
| 57  | E5     | N.C.              | _                   | _              | Test output (TESTC2)                 |
| 58  | E6     | N.C.              | _                   | _              | _                                    |
| 59  | E7     | GND               | _                   | _              | Test input (TESTP1)                  |
| 60  | E8     | MCLKOUT           | DVDD,DGND           | Digital OUTPUT | Master Clock Output                  |
| 61  | E9     | SW_18_OUT1        | SW_18_IN,GND        | Analog         | Load switch output (for USB)         |
| 62  | E10    | GPO_A             | DVDD,DGND           | Digital OUTPUT | General Purpose Output               |
| 63  | E11    | GND               | _                   | _              | Test input (TESTMODE)                |
| 64  | E12    | DGND (=GND)       | _                   | Power Supply   | Ground for 1.8V Digital Domain       |
| 65  | E13    | AVDD_DRVA         | AGND_DRVA           | Power Supply   | Power Supply for Ach Speaker Driver  |
| 66  | F1     | AFE_GND           | _                   | Power Supply   | Ground for AFE                       |
| 67  | F2     | AFE_VDD           | AFE_GND             | Power Supply   | Power Supply for AFE                 |
| 68  | F3     | N.C.              |                     |                | Test output (TESTA5)                 |
|     |        |                   |                     |                |                                      |

| No. | Ball# | Ball Name                 | Power Supply        | Туре           | Description                             |
|-----|-------|---------------------------|---------------------|----------------|-----------------------------------------|
| 69  | F4    | VSYS_CS                   | VSYS,CHG_GND        | Analog         | VSYS current sense input                |
| 70  | F5    | N.C.                      | _                   | _              | _                                       |
| 71  | F6    | N.C.                      | _                   | _              | _                                       |
| 72  | F7    | DA_DATA                   | DVDD,DGND           | Digital INPUT  | DAC Serial Data Input                   |
| 73  | F8    | SW_18_OUT2                | SW_18_IN,GND        | Analog         | Load switch output                      |
| 74  | F9    | SW_18_IN1                 | VDD,GND             | Analog         | Load switch input                       |
| 75  | F10   | CLKOUT_DMIC               | DVDD,DGND           | Digital OUTPUT | Clock Output for Digital Microphone     |
| 76  | F11   | MICA                      | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                        |
| 77  | F12   | MICAREF                   | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input |
| 78  | F13   | SPAN                      | AVDD_DRVA,AGND_DRVA | Analog         | Negative Speaker Output of Ach          |
| 79  | G1    | LDO_EMMC_OUT              | LDO_EMMC_IN,GND     | Analog         | Power supply LDO output for EMMC        |
| 80  | G2    | N.C.                      | _                   | _              | Test output (TESTA2)                    |
| 81  | G3    | N.C.                      | _                   | _              | Test output (TESTA4)                    |
| 82  | G4    | N.C.                      | _                   | _              | _                                       |
| 83  | G5    | N.C.                      | _                   | _              | _                                       |
| 84  | G6    | GND2 (=GND)               | _                   | Power Supply   | Ground for PM                           |
| 85  | G7    | N.C.                      | _                   | _              | _                                       |
| 86  | G8    | SW_18_OUT3                | SW_18_IN,GND        | Analog         | Load switch output                      |
| 87  | G9    | SW_18_IN2<br>(=SW_18_IN1) | VDD,GND             | Analog         | Load switch input                       |
| 88  | G10   | MIC_REF                   | AVDD_MIC,AGND_MIC   | Analog         | Common Reference for MIC ADC            |
| 89  | G11   | MICB                      | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                        |
| 90  | G12   | MICBREF                   | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input |
| 91  | G13   | AGND_DRVAB                | _                   | Power Supply   | Ground for Ach/Bch Speaker Driver       |
| 92  | H1    | LDO_EMMC_IN               | GND                 | Analog         | Power supply LDO input for EMMC         |
| 93  | H2    | N.C.                      | _                   | _              | Test output (TESTA3)                    |
| 94  | НЗ    | GND                       | _                   | _              | Test input (TESTA1)                     |
| 95  | H4    | N.C.                      | _                   | _              | _                                       |
| 96  | Н5    | N.C.                      | _                   | _              | _                                       |
| 97  | Н6    | N.C.                      | _                   | _              | _                                       |
| 98  | Н7    | N.C.                      | _                   | _              | -                                       |
| 99  | Н8    | N.C.                      | _                   |                |                                         |
| 100 | Н9    | SW_18_OUT4                | SW_18_IN,GND        | Analog         | Load switch output                      |
| 101 | H10   | AGND_MIC                  | _                   | Power Supply   | Ground for MIC Input and MIC bias       |
| 102 | H11   | AVDD_MIC                  | AGND_MIC            | Power Supply   | Power Supply for Microphone Input       |
| 103 | H12   | MICC                      | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                        |
| 104 | H13   | SPBN                      | AVDD_DRVB,AGND_DRVB | Analog         | Negative Speaker Output of Bch          |

| NI. | D-11 # | D-11 N              | D C1                | Т              | Description                              |
|-----|--------|---------------------|---------------------|----------------|------------------------------------------|
| No. | Ball # | Ball Name           | Power Supply        | Туре           | Description                              |
| 105 | J1     | LDO_PERI_OUT        | LDO_EMMC_IN,GND     | Analog         | Power supply LDO output for peripheral   |
| 106 | 12     | CND                 |                     |                | equipment                                |
| 106 | J2     | GND                 |                     |                | Test input (TEST1_P)                     |
| 107 | J3     | GPO7                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 108 | J4     | GPO3                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 109 | J5     | GPO0                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 110 | J6     | xRST_OUT            | VIO_IN,GND          | Digital OUTPUT | Reset output                             |
| 111 | Ј7     | SDA_P               | VIO_IN,GND          | Digital INPUT  | Serial data input                        |
| 112 | J8     | SCL_P               | VIO_IN,GND          | Digital INPUT  | Serial clock input                       |
| 113 | Ј9     | GND4 (=GND)         | _                   | Power Supply   | Ground for PM                            |
| 114 | J10    | MICDREF             | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input  |
| 115 | J11    | MICD                | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                         |
| 116 | J12    | MICCREF             | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input  |
| 117 | J13    | AVDD_DRVB           | AGND_DRVB           | Power Supply   | Power Supply for Bch Speaker Driver      |
| 118 | K1     | LDO_USB10           | LDO_EMMC_IN,GND     | Analog         | Power supply LDO output for USB          |
| 119 | K2     | GND                 | _                   | _              | Test input (TEST2_P)                     |
| 120 | К3     | GPO6                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 121 | K4     | GPO2                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 122 | K5     | N.C.                | _                   | _              | _                                        |
| 123 | K6     | SNS_ANA             | VDD,GND             | Analog         | Feedback input for DDC_ANA               |
| 124 | K7     | xINT_SYNC           | VIO_IN,GND          | Digital INPUT  | Interrupt input for time synchronization |
| 125 | K8     | CLK_OUT             | VIO_IN,GND          | Digital OUTPUT | Clock output                             |
| 126 | K9     | VBUS_OUT            | VIO_IN,GND          | Digital OUTPUT | USB connection detection output          |
| 127 | K10    | INT_OUT             | VIO_IN,GND          | Digital OUTPUT | Interrupt output                         |
| 128 | K11    | MICBIASB            | VBAT1,AGND_MIC      | Analog         | Microphone Bias                          |
| 129 | K12    | MICBIASA            | VBAT1,AGND_MIC      | Analog         | Microphone Bias                          |
| 130 | K13    | SPBP                | AVDD_DRVB,AGND_DRVB | Analog         | Positive Speaker Output of Bch           |
| 131 | L1     | GND1 (=GND)         | _                   | Power Supply   | Ground for PM                            |
| 132 | L2     | GND                 | _                   | _              | Test input (TEST3_P)                     |
| 133 | L3     | GPO5                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 134 | L4     | GPO1                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 135 | L5     | GND                 | -                   | _              | Test input (TESTP2)                      |
| 136 | L6     | VPP                 | GND                 | Analog         | Power supply for OTP write               |
| 137 | L7     | PGND3_S             | _                   | Power Supply   | Ground for DDC_ANA                       |
|     |        | (=PGND3)            |                     |                |                                          |
| 138 | L8     | N.C.                | _                   | _              | _                                        |
| 139 | L9     | PVDD3_S<br>(=PVDD3) | PGND1               | Power Supply   | Power Supply for DDC_ANA                 |

| No. | Ball# | Ball Name   | Power Supply      | Туре           | Description                             |
|-----|-------|-------------|-------------------|----------------|-----------------------------------------|
| 140 | L10   | VIO_IN      | GND               | Power Supply   | Power Supply for IO                     |
| 141 | L11   | VMBFILT     | VBAT1,AGND_MIC    | Analog         | Bias voltage of Microphone Bias         |
| 142 | L12   | VBAT1       | VBAT1,AGND_MIC    | Power Supply   | Power Supply from Battery               |
| 143 | L13   | AGND_DRVB   | _                 | Power Supply   | Ground for Bch Speaker Driver           |
| 144 | M1    | XI_P        | VDD,GND           | Analog         | Crystal input                           |
| 145 | M2    | XO_P        | VDD,GND           | Analog         | Crystal output                          |
| 146 | M3    | GPO4        | VDD,GND           | Digital OUTPUT | General-purpose output                  |
| 147 | M4    | VDD1 (=VDD) | GND               | Power Supply   | Power Supply for PM                     |
| 148 | M5    | LDO_ANA_IN  | GND               | Analog         | Power supply LDO input for Analog Core  |
| 149 | M6    | LDO_ANA_OUT | LDO_ANA_IN,GND    | Analog         | Power supply LDO output for Analog Core |
| 150 | M7    | PGND3       | _                 | Power Supply   | Ground for DDC_ANA                      |
| 151 | M8    | LX_ANA      | _                 | Analog         | Switching output for DDC_ANA            |
| 152 | M9    | PVDD3       | PGND1             | Power Supply   | Power Supply for DDC_ANA                |
| 153 | M10   | GND5 (=GND) | _                 | Power Supply   | Ground for Digital                      |
| 154 | M11   | SPVM        | AVDD_DRV,AGND_DRV | Analog         | Reference for Speaker Driver            |
| 155 | M12   | AVDD_DRV    | AGND_DRV          | Power Supply   | Power Supply for Driver Analog circuits |
| 156 | M13   | AGND_DRV    | _                 | Power Supply   | Ground for Driver Analog circuits       |

# **Pin Description**

| Pin No.                 | Symbol                                          | I/O     | Standard pin voltage                | Equivalent circuit           |
|-------------------------|-------------------------------------------------|---------|-------------------------------------|------------------------------|
|                         |                                                 |         | , ,                                 | PVDD*                        |
| A9,B9<br>A6,B6<br>M8,L8 | LX_IO<br>LX_CORE<br>LX_ANA                      | 0       | PVDD1∼PGND1 PVDD2∼PGND2 PVDD3∼PGND3 | PVDD* PGND* PGND*            |
| C10<br>C6<br>K6         | SNS_IO SNS_CORE SNS_ANA                         | I       | 1.8V<br>1.0V<br>0.9V                | SNS_* GND                    |
| M5<br>M6                | LDO_ANA_IN<br>LDO_ANA_OUT                       | I<br>O  | VDD∼GND<br>3.3V                     | LDO_ANA_IN  LDO_ANA_OUT  GND |
| HI<br>GI<br>JI<br>KI    | LDO_EMMC_IN LDO_EMMC_OUT LDO_PERI_OUT LDO_USB10 | I 0 0 0 | VDD∼GND<br>3.3V<br>3.3V<br>1.0V     | GND                          |
| K10<br>K8<br>J6<br>K9   | INT_OUT CLK_OUT xRST_OUT VBUS_OUT               | 0       | GND/VIO_IN                          | VIO_IN  GND                  |

| Pin No.                 | Symbol                                               | I/O           | Standard pin voltage                   | Equivalent circuit                                                                   |
|-------------------------|------------------------------------------------------|---------------|----------------------------------------|--------------------------------------------------------------------------------------|
| J5 L4 K4 J4 M3 L3 K3 J3 | GPO0<br>GPO1<br>GPO2<br>GPO3<br>GPO4<br>GPO5<br>GPO6 | 0             | GND/VDD                                | Internal test circuit VDD GND  Caution  Be sure to pull up or pull down the GPO pin. |
| D7                      | DDC_ON                                               | 0             | GND/VDD                                | VDD<br>GND                                                                           |
| F9                      | SW_18_IN1                                            | I             | 1.8V∼GND                               | VDD                                                                                  |
| G9                      | SW_18_IN2                                            | I             | 1.8V∼GND                               |                                                                                      |
| E9                      | SW_18_OUT1                                           | О             | SW_18_IN1,2                            | SW_18_IN1,2 SW_18_OUT*                                                               |
| F8                      | SW_18_OUT2                                           | О             | SW_18_IN1,2                            |                                                                                      |
| G8                      | SW_18_OUT3                                           | О             | SW_18_IN1,2                            |                                                                                      |
| Н9                      | SW_18_OUT4                                           | О             | SW_18_IN1,2                            | GND                                                                                  |
| C8                      | PWR_EN                                               | I             | VDD∼GND                                | VDD<br>GND  GND                                                                      |
| J7<br>J8<br>K7          | SDA_P<br>SCL_P<br>xINT_SYNC                          | I/O<br>I<br>I | VIO_IN∼GND<br>VIO_IN∼GND<br>VIO_IN∼GND | VIO_IN  GND  GND  GND                                                                |

| Pin No.  | Symbol                   | I/O | Standard pin voltage | Equivalent circuit                           |
|----------|--------------------------|-----|----------------------|----------------------------------------------|
| M1<br>M2 | XI_P<br>XO_P             | I   | VDD∼GND<br>VDD∼GND   | VDD<br>XI<br>GND                             |
| D9<br>D8 | xINT_WKUPS<br>xINT_WKUPL | I   | VDD∼GND<br>VDD∼GND   | VDD<br>T T T T T T T T T T T T T T T T T T T |
| D4       | CHG_STATE                | 0   | VIN~CHG_GND          | CHG_GND CHG_STATE                            |
| A3       | DP                       | 0   | 0.6V                 | CHG_VDD1 (internal node)  DP  CHG_GND        |
| C4       | DM                       | I   | 0∼0.6V               | CHG_VDD1 (internal node)  DM  CHG_GND        |

| Pin No.              | Symbol                  | I/O         | Standard pin voltage       | Equivalent circuit                                                 |
|----------------------|-------------------------|-------------|----------------------------|--------------------------------------------------------------------|
| B4                   | CHG_ISET                | 0           | 0∼1.3V                     | CHG_VDD1 (internal node)  CHG_ISET  CHG_GND                        |
| C1<br>C2<br>C3<br>C4 | VSYS                    | 0           | 0∼4.2V                     | CHG_VDDP (internal node) VSYS  CHG_GND                             |
| E2<br>E3             | TH_REF<br>TH            | I<br>I      | 0.6V<br>0.6V               | TH_VDD (internal node)  CVREF (internal node)  TH_REF  TH  CHG_GND |
| F4<br>E4<br>D3       | VSYS_CS VBAT_CS VBAT_VS | I<br>I<br>I | 0~4.2V<br>0~4.2V<br>0~4.2V | VSYS_CS VBAT_CS VBAT_VS AFE_GND                                    |
| El                   | VREF                    | О           | 2.0V                       | AFE_VDD  VREF  AFE_GND                                             |

| Pin No.                                     | Symbol                                                      | I/O           | Standard pin voltage | Equivalent circuit                                           |
|---------------------------------------------|-------------------------------------------------------------|---------------|----------------------|--------------------------------------------------------------|
| A4                                          | LDO_USB33                                                   | 0             | 3.3V                 | CHG_VDD2 (internal node)  LDO_USB33  CHG_GND                 |
| C5                                          | DLINE_SW                                                    | 0             | 0V/3.3V              | CHG_VDD2 (internal node)  CHG_GND  CHG_GND  CHG_GND  CHG_GND |
| F10<br>C11<br>F7<br>B11<br>E8<br>A11<br>E10 | CLKOUT_DMC, AD_DATA, DA_DATA, FSCLK, MCLKOUT, XRESET, GPO_A | O O I O I O O | 0V/1.8V              | DMDD A A A A A A A A A A A A A A A A A A                     |
| D10<br>D11                                  | SDA_A<br>SCL_A                                              | I/O<br>I      | 0V/1.8V              | DMDD THIN DGND                                               |
| F11<br>G11<br>H12<br>J11                    | MICA<br>MICB<br>MICC<br>MICD                                | I             | 0.9V±0.225V          | PIN THE                  |

| Pin No.    | Symbol   | I/O | Standard pin voltage | Equivalent circuit  |
|------------|----------|-----|----------------------|---------------------|
|            |          |     |                      | AVDD_DRVx           |
| D13        | SPAP     |     |                      |                     |
| F13        | SPAN     |     |                      | SPAP A -L           |
| K13        | SPBP     | О   | 0V/3.3V              | SPAN<br>APBP        |
| H13        | SPBN     |     |                      | APBN ★ ⊣仁           |
|            |          |     |                      |                     |
|            |          |     |                      | AGND_DRVx           |
|            |          |     |                      |                     |
|            |          |     |                      | VBAT                |
| K12        | MICBIASA |     |                      | MOBIAS× T           |
| K11        | MICBIASB | О   | 2V                   | <u> </u>            |
| L11        | VMBFILT  |     |                      | <b>★</b> ¼          |
|            |          |     |                      | GNDBAT → ↓ ·        |
|            |          |     |                      |                     |
|            |          |     |                      | VBAT2               |
| 4.12       | N/I A    | _   |                      | <b>★</b>            |
| A12<br>A13 | XI_A     | O   | 0V/1.8V              | A_AAAAAA            |
| Als        | XO_A     |     |                      |                     |
|            |          |     |                      | AGND_OSC AGND_OSC   |
| F12        | MICAREF  |     |                      | AVDDMC <del>-</del> |
| G12        | MICBREF  |     |                      | FIN A               |
| Л12        | MICCREF  | OI  | 0.9V                 |                     |
| Ј10        | MICDREF  |     |                      | <b>★ ₹</b>          |
| G10        | MIC_REF  |     |                      | AGND,MC-            |
|            |          |     |                      | AVDD_DRV            |
|            |          |     |                      |                     |
|            |          |     |                      | _ <del> </del>      |
| M11        | SPVM     | О   | 1.65V                | SPVM 📗 🛊            |
|            |          |     |                      | <b>↑</b>            |
|            |          |     |                      | AGND_DRV            |
|            | l        | 1   | l .                  | I .                 |

# **Absolute Maximum Ratings**

| Item                          | Symbol              | Rating          | Unit | Remarks                                                                                                                                       |
|-------------------------------|---------------------|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Maximum input voltage (Power) | V <sub>IN_MAX</sub> | 16.0            | V    | VIN*, CHG_STATE                                                                                                                               |
| Power supply (Power)          | $V_{VDD\_MAX}$      | 7.0             | V    | VSYS*,VDD*,PVDD*,AFE_VDD,VIO_IN                                                                                                               |
| D 1 (A 1')                    | $V_{BAT\_MAX}$      | 5.5             | V    | VBAT*,AVDD_DRV*                                                                                                                               |
| Power supply (Audio)          | $V_{DVDD\_MAX}$     | 2.0             | V    | DVDD,AVDD_MIC                                                                                                                                 |
| I/O pin voltage 1 (Power)     | $V_{IOI}$           | -0.3~VDD+0.3    | V    | Except for maximum input voltage, Power Supply, I/O pin voltage 2~4, and output pins                                                          |
| I/O pin voltage 2 (Power)     | $V_{102}$           | -0.3~VIO_IN+0.3 | V    | xRST_OUT, CLK_OUT, INT_OUT, SDA_P, SCL_P, VBUS_OUT                                                                                            |
| I/O pin voltage 3 (Audio)     | $V_{IO3}$           | -0.3~DBAT*+0.3  | V    | SPAP,SPAN,SPBP,SPBN,MICBIASA,MICBIASB,<br>VMBFILT,XI_A,XO_A,SPVM                                                                              |
| I/O pin voltage 4 (Audio)     | V <sub>IO4</sub>    | -0.3~DVDD+0.3   | V    | SDA_A,SCL_A,XRESET,MCLKOUT,AD_DATA,<br>FSCLK,DA_DATA,,CLKOUT_DMIC,GPO_A,<br>MIC_REF,,MICA,MICB,MICC,MICD,MICAREF,<br>MICBREF,MICCREF,MICDREF, |
| Maximum junction temperature  | T <sub>j_max</sub>  | + 125           | °C   |                                                                                                                                               |
| Storage temperature           | $T_{\rm stg}$       | -65 ~ +150      | °C   |                                                                                                                                               |



# **Recommended Operating Conditions**

| Item                               | Symbol      | Rating                   | Unit       | Remarks                                                                                                                                                                            |
|------------------------------------|-------------|--------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ambient operating temperature      | Ta          | <b>-25</b> ∼ +85         | $^{\circ}$ |                                                                                                                                                                                    |
| Supply voltage range 1             | VIN         | 4.5 ~ 5.5                | V          | VIN*                                                                                                                                                                               |
| Supply voltage range 2             | VSYS        | 2.5 ~ 4.4                | V          | VSYS*,VDD*, PVDD*, AFE_VDD                                                                                                                                                         |
| Supply voltage range 3             | VIO_IN      | 1.62 ~ 1.98              | V          | VIO_IN                                                                                                                                                                             |
| Supply voltage range 4             | DVDD        | 1.62 ~ 1.98              | V          | DVDD,AVDD_MIC                                                                                                                                                                      |
| Supply voltage range 5             | AVDD_DRV    | $3.0 \sim 3.6$           | V          | AVDD_DRV*                                                                                                                                                                          |
| Supply voltage range 6             | VBAT        | $2.5 \sim 5.5$           | V          | VBAT*                                                                                                                                                                              |
|                                    | Lol         | 2.2                      | μН         | DDC_IO, DDC_CORE<br>VLS2010ET-2R2M(TDK)                                                                                                                                            |
| DC-DC converter output inductor    | Lo2         | 10                       | μН         | DDC_ANA<br>VLS2010ET-100M(TDK)                                                                                                                                                     |
| DG DG                              | Co_DDC1     | 22*2 parallel connection | μF         | DDC_IO, DDC_CORE AMK107BBJ226MA-T (Taiyo Yuden Co., Ltd.)                                                                                                                          |
| DC-DC converter output capacitance | Co_DDC2     | 22                       | μF         | DDC_ANA AMK107BBJ226MA-T(Taiyo Yuden Co., Ltd.)                                                                                                                                    |
|                                    | Co_LDO1     | 1                        | μF         | LDO_USB33, LDO_USB10, LDO_PERI_OUT                                                                                                                                                 |
| LDO output capacitance             | Co_LDO2     | 10                       | μF         | LDO_EMMC_OUT                                                                                                                                                                       |
|                                    | Co_LDO3     | 22                       | μF         | LDO_ANA_OUT                                                                                                                                                                        |
| VREF output capacitance            | Co_VREF     | 0.22                     | μF         | VREF                                                                                                                                                                               |
| VBAT capacitance                   | Co_VBAT     | 1                        | μF         | VBAT                                                                                                                                                                               |
| VSYS output capacitance            | Co_VSYS     | 1                        | μF         | VSYS                                                                                                                                                                               |
| VSYS line total capacitance        | C_VSYSALL   | 10~100                   | μF         | Total including the VDD and PVDD line input capacitance (effective capacitance)                                                                                                    |
| Crystal oscillation frequency      | $ m f_{XT}$ | 32.768                   | kHz        | NX3215SA(NDK), TFX-04(RIVER ELETEC) The capacity in the CHIP is 9.5pF (Typ). The CL level of the crystal assumes a thing of 5.0-6.0pF. 32768 Hz crystal is allowed 55kohm max ESR. |
| Current sense resistor             | Rimon       | 100                      | mohm       | Set as Ichgmax*Rimon≒50mV                                                                                                                                                          |
| Lithium ion battery capacity       | Li-ion_cap  | ~500                     | mAh        |                                                                                                                                                                                    |
| Rapid charge current               | Ichg_set    | 100~500                  | mA         | Riset=100~20kohm                                                                                                                                                                   |
| Thermistor resistance B constant   |             | 4250                     | K          | NCP15WF104F03RC<br>(Murata Manufacturing Co., Ltd.)                                                                                                                                |

### **Electrical Characteristics**

### **♦**Power supply Block

(Unless otherwise specified: Ta = 27 °C, VDD = PVDD1 = PVDD2 = PWR\_EN = 3.6 V, VIO\_IN = SW\_IN = 1.8 V)

### Power supply input (VDD, VIO\_IN)

| Item                                         | Symbol               | Measurement conditions                           | Min  | Тур. | Max  | Unit |
|----------------------------------------------|----------------------|--------------------------------------------------|------|------|------|------|
| Power consumption in VDD operating state     | $I_{VDD1}$           | Power ON state, No Switching                     |      | 60   |      | μΑ   |
| Power consumption in VDD stop state          | $I_{\mathrm{VDD2}}$  | PWR_EN = 0V                                      |      |      | 1    | μΑ   |
| Power consumption in VDD<br>Deep Sleep state | $I_{\mathrm{VDD3}}$  | VDD=3.6, Deep Sleep state , VIO_IN=OPEN          |      | 2    | 5    | μΑ   |
| Power consumption in VIO_IN operating state  | $I_{VIO1}$           | I2C operation state                              |      | 3    |      | uA   |
| Power consumption in VIO_IN stop state       | $I_{VIO2}$           | I2C stop state (SDA_P and SCL_P pulled up)       |      |      | 0.1  | uA   |
| UVLO detection voltage                       | V <sub>UVLO_L</sub>  |                                                  | 2.40 | 2.45 | 2.50 | V    |
| UVLO cancel voltage                          | V <sub>UVLO_H</sub>  |                                                  | 2.50 | 2.55 | 2.60 | V    |
| UVLO hysteresis width                        | $\triangle V_{UVLO}$ | $\triangle V_{UVLO} = V_{UVLO\_H} - V_{UVLO\_L}$ | -    | 100  | -    | mV   |

### RTC (XI\_P, XO\_P)

| Item                          | Symbol     | Measurement conditions  | Min | Тур.   | Max | Unit |
|-------------------------------|------------|-------------------------|-----|--------|-----|------|
| Crystal oscillation frequency | $f_{XT}$   |                         |     | 32.768 |     | kHz  |
| CLK_OUT output Duty           | $X_{duty}$ | * Design guarantee item | 10  |        | 90  | %    |

### LOAD SW (SW\_18\_IN, SW\_18\_OUT1-4)

| Item                                    | Symbol       | Measurement conditions                                            | Min | Тур. | Max | Unit |
|-----------------------------------------|--------------|-------------------------------------------------------------------|-----|------|-----|------|
| ON resistor 1 (exclusively for USB-PHY) | $R_{ON\_SW}$ | I <sub>sw</sub> = 50mA; SW_18_IN = 1.75V, SW_18_OUT1              | -   | 0.8  | 1   | Ω    |
| ON resistor 2                           | $R_{ON\_SW}$ | $I_{SW} = 50 \text{mA}$ ; $SW_18_IN = 1.75V$ , $SW_18_OUT2\sim 4$ | -   | 0.8  | 1   | Ω    |

# IF-IN (PWR\_EN, xINT\_WKUP\_S, xINT\_WKUP\_L, xINT\_SYNC, SCL\_P, SDA\_P)

| Item                                   | Symbol                    | Measurement conditions | Min             | Тур. | Max | Unit |
|----------------------------------------|---------------------------|------------------------|-----------------|------|-----|------|
| PWR_EN pin<br>H level input voltage    | $V_{IPE\_H}$              |                        | VDD<br>- 0.3    | -    | -   | V    |
| PWR_EN pin L level input voltage       | $V_{IPE\_L}$              |                        | -               | -    | 0.3 | V    |
| xINT_WKUP pin<br>H level input voltage | $V_{\rm IxINT\_WKUP\_H}$  |                        | VDD<br>- 0.3    | -    | -   | V    |
| xINT_WKUP pin L level input voltage    | V <sub>IxINT_WKUP_L</sub> |                        | -               | -    | 0.3 | V    |
| xINT_SYNC pin H level input voltage    | $V_{\rm IxINT\_SYNC\_H}$  |                        | VIO_IN<br>- 0.3 | -    | -   | V    |
| xINT_SYNC pin L level input voltage    | V <sub>IxINT_SYNC_L</sub> |                        | -               | -    | 0.3 | V    |
| SCL_P pin H level input voltage        | V <sub>ISCL_P_H</sub>     |                        | VIO_IN<br>- 0.3 | -    | -   | V    |
| SCL_P pin L level input voltage        | V <sub>ISCL_P_L</sub>     |                        | -               | -    | 0.3 | V    |
| SDA_P pin H level input voltage        | V <sub>ISDA_P_H</sub>     |                        | VIO_IN<br>- 0.3 | -    | -   | V    |
| SDA_P pin L level input voltage        | V <sub>ISDA_P_L</sub>     |                        | -               | -    | 0.3 | V    |

# IF-OUT (CLK\_OUT, INT\_OUT, xRST\_OUT, VBUS\_OUT, GPO0-7, DDC\_ON)

| Item                                 | Symbol                     | Measurement conditions | Min              | Тур. | Max | Unit |
|--------------------------------------|----------------------------|------------------------|------------------|------|-----|------|
| CLK_OUT pin H level output voltage   | V <sub>OCLK_OUT_H</sub>    | I <sub>OUT</sub> =-2mA | VIO_IN - 0.2V    | -    | -   | V    |
| CLK_OUT pin L level output voltage   | V <sub>OCLK_OUT_L</sub>    | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| INT_OUT pin H level output voltage   | V <sub>OINT_OUT_H</sub>    | $I_{OUT} = -2mA$       | VIO_IN - 0.2V    | -    | -   | V    |
| INT_OUT pin L level output voltage   | V <sub>OINT_OUT_L</sub>    | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| xRST_OUT pin H level output voltage  | $V_{OxRST\_OUT\_H}$        | I <sub>OUT</sub> =-2mA | VIO_IN -<br>0.2V | -    | -   | V    |
| xRST_OUT pin L level output voltage  | $V_{\text{OxRST\_OUT\_L}}$ | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| VBUS_OUT pin H level output voltage  | $V_{\text{OVBUS\_OUT\_H}}$ | I <sub>OUT</sub> =-2mA | VIO_IN -<br>0.2V | -    | -   | V    |
| VBUS_OUT pin L level output voltage  | V <sub>OVBUS_OUT_L</sub>   | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| GPO0~7 pin<br>H level output voltage | $V_{OGPO1\_H}$             | I <sub>OUT</sub> =-2mA | VDD –<br>0.2V    | -    | -   | V    |
| GPO0~7 pin<br>L level output voltage | V <sub>OGPOl_L</sub>       | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| DDC_ON pin H level output voltage    | $V_{DDC\_ON\_H}$           | $I_{OUT} = -2mA$       | VDD –<br>0.2V    | -    | -   | V    |
| DDC_ON pin L level output voltage    | V <sub>DDC_ON_L</sub>      | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |

# DDC\_IO

| Item                          | Symbol                | Measurement conditions                   | Min  | Тур. | Max  | Unit |
|-------------------------------|-----------------------|------------------------------------------|------|------|------|------|
| Maximum output current*1      | $I_{DIO\_MAX}$        |                                          | 200  |      |      | mA   |
| Inductor peak current*1       | $I_{DIO\_LP}$         |                                          |      |      | 1000 | mA   |
| Output voltage*1              | $V_{DIO}$             | VDD=2.5~4.4V, Io=1~200mA                 | 1.65 | 1.80 | 1.95 | V    |
| Output feedback voltage       | $V_{DIO\_FB}$         |                                          | 1.77 | 1.80 | 1.83 | V    |
| Maximum operating frequency*1 | F <sub>DIO_FMAX</sub> | Io = 0 mA, maximum frequency at start-up |      |      | 1    | MHz  |
| Output start-up time*1        | $T_{DIO}$             |                                          |      | 0.2  | 0.4  | ms   |
| Output ON resistor (H side)   | R <sub>ONH_DIO</sub>  |                                          |      |      | 0.3  | ohm  |
| Output ON resistor (L side)   | R <sub>ONL_DIO</sub>  |                                          |      |      | 0.15 | ohm  |

<sup>\*1</sup> Design guarantee item when using the recommended parts

### DDC\_ANA

| Item                          | Symbol                 | Measurement conditions                      | Min   | Тур.  | Max   | Unit |
|-------------------------------|------------------------|---------------------------------------------|-------|-------|-------|------|
| Maximum output current*1      | $I_{DANA\_MA}$         |                                             | 6     |       |       | mA   |
| Inductor peak current*1       | I <sub>DANA_LP</sub>   |                                             |       |       | 150   | mA   |
| Output voltage*1              | $V_{DANA}$             | VDD=2.5~4.4V, Io=0~6mA, VO_D_ANA[5:0] = 0Ch | 0.65  | 0.70  | 0.75  | V    |
| Output feedback voltage       | $V_{DANA\_FB}$         | VO_D_ANA[5:0] = 0Ch                         | 0.690 | 0.700 | 0.710 | V    |
| Maximum operating frequency*1 | F <sub>DANA_FMAX</sub> | Io=0mA, maximum frequency at start-up       |       |       | 2     | MHz  |
| Output start-up time*1        | $T_{DANA}$             |                                             |       | 0.5   | 1     | ms   |
| Output ON resistor (H side)   | R <sub>ONH_DANA</sub>  |                                             |       |       | 2     | ohm  |
| Output ON resistor (L side)   | R <sub>ONL_DANA</sub>  |                                             |       |       | 1     | ohm  |

<sup>\*1</sup> Design guarantee item when using the recommended parts

# DDC\_CORE

| Item                          | Symbol                  | Measurement conditions                             | Min  | Тур. | Max  | Unit |
|-------------------------------|-------------------------|----------------------------------------------------|------|------|------|------|
| Maximum output current*1      | I <sub>DCORE_MA</sub>   |                                                    | 100  |      |      | mA   |
| Inductor peak current*1       | I <sub>DCORE_LP</sub>   |                                                    |      |      | 500  | mA   |
| Output voltage 1*1            | V <sub>DCORE1</sub>     | VDD=2.5~4.4V, Io=0~100mA,<br>VO_D_CORE[5:0] = 0Ch  | 0.65 | 0.70 | 0.75 | V    |
| Output voltage 2*1            | V <sub>DCORE2</sub>     | VDD=2.5~4.4V, Io=0~100mA,<br>VO_D_CORE [5:0] = 24h | 0.90 | 1.00 | 1.10 | V    |
| Output feedback voltage       | V <sub>DCORE_FB</sub>   | VO_D_ CORE [5:0] = 0Ch                             | 0.69 | 0.70 | 0.71 | V    |
| Maximum operating frequency*1 | F <sub>DCORE_FMAX</sub> | Io = 0 mA, maximum frequency at start-up           |      |      | 2    | MHz  |
| Output start-up time*1        | T <sub>DCORE</sub>      |                                                    |      | 0.4  | 1    | ms   |
| Output ON resistor (H side)   | R <sub>ONH_DCORE</sub>  |                                                    |      |      | 0.8  | ohm  |
| Output ON resistor (L side)   | R <sub>ONL_DCORE</sub>  |                                                    |      |      | 0.6  | ohm  |

<sup>\*1</sup> Design guarantee item when using the recommended parts

# LDO\_EMMC

| Item                                        | Symbol                | Measurement conditions                                | Min  | Тур. | Max  | Unit |
|---------------------------------------------|-----------------------|-------------------------------------------------------|------|------|------|------|
| PSRR LDO_IN                                 | PSRR <sub>LEMMC</sub> | 1kHz~100KHzPeak (Io=0A, 100mA)                        |      | 30   |      | dB   |
| Maximum output current                      | I <sub>LEMMCmax</sub> |                                                       | 100  |      |      | mA   |
| Output voltage                              | $V_{\text{LEMMC}}$    | Register setting: VO_L_EMMC[1:0] = 00h (Default)      | 3.15 | 3.3  | 3.45 | V    |
| Input stability                             | V <sub>LEMMCivs</sub> | $VDD = V_{LEMMC} + 0.2 \sim 4.4 V$                    |      |      | 10   | mV   |
| Output stability                            | V <sub>LEMMCAls</sub> | Io=0~100mA                                            |      |      | 2    | mV   |
| Voltage difference between input and output | V <sub>LEMMCIO</sub>  | LDO_EMMC_IN = 3.0 V, Io = 100 mA, Vo = 3.3 V settings | 2.8  |      |      | V    |

### LDO\_PERI

| Item                                        | Symbol                | Measurement conditions                           | Min  | Typ. | Max  | Unit |
|---------------------------------------------|-----------------------|--------------------------------------------------|------|------|------|------|
| PSRR LDO_IN                                 | PSRR <sub>LPERI</sub> | 1kHz~100KHzPeak (Io=0A, 10mA)                    |      | 30   |      | dB   |
| Maximum output current                      | I <sub>LPERImax</sub> |                                                  | 10   |      |      | mA   |
| Output voltage                              | $V_{LPERI}$           | Register setting: VO_L_PERI[1:0] = 00h (Default) | 3.15 | 3.3  | 3.45 | V    |
| Input stability                             | $V_{LPERIvs}$         | VDD=2.5~4.4V                                     |      |      | 10   | mV   |
| Output stability                            | $V_{\text{LPELIIs}}$  | Io=0~10mA                                        |      |      | 2    | mV   |
| Voltage difference between input and output | $V_{LPELIIO}$         | LDO_EMMC_IN=3.0V, Io=10mA, Vo=3.3V settings      | 2.8  |      |      | V    |

### LDO\_ANA

| Item                   | Symbol                | Measurement conditions                          | Min                       | Тур.  | Max  | Unit |
|------------------------|-----------------------|-------------------------------------------------|---------------------------|-------|------|------|
| Input voltage range    | V <sub>LANA_IN</sub>  |                                                 | V <sub>LANA</sub><br>+0.2 |       | VDD  | V    |
| PSRR LDO_IN            | PSRR <sub>LANA1</sub> | 10kHz~2MHzPeak (Io=0A, 100uA, 1mA, 6mA)         |                           | 55    |      | dB   |
| PSRR VDD               | PSRR <sub>LANA2</sub> | 10kHz~2MHzPeak (Io=0A, 100uA, 1mA, 6mA)         |                           | 50    |      | dB   |
| Maximum output current | I <sub>LANAmax</sub>  |                                                 | 6                         |       |      | mA   |
| Output voltage         | $V_{LANA}$            | Register setting: VO_L_ANA[5:0] = 0Ch (Default) | 0.65                      | 0.700 | 0.75 | V    |
| Input stability        | V <sub>LANAivs</sub>  | VDD=2.5~4.4V                                    |                           |       | 3    | mV   |
| Output stability       | $V_{LANAls}$          | Io=0~6mA                                        |                           |       | 2    | mV   |

# 1.0V output for USBPHY (LDO\_USB10)

| Item                   | Symbol                | Measurement conditions                  | Min  | Typ. | Max  | Unit |
|------------------------|-----------------------|-----------------------------------------|------|------|------|------|
| PSRR LDO_IN            | PSRR <sub>LVIN2</sub> | 1kHz~100KHzPeak (Io=0A, 10mA)           |      | 30   |      | dB   |
| Maximum output current | I <sub>USB10max</sub> | * Max. 50 mA due to overcurrent limiter | 10   |      | 50   | mA   |
| Output voltage         | $V_{USB10}$           |                                         | 0.95 | 1.00 | 1.05 | V    |
| Input stability        | $V_{LUSB10ivs}$       | VIN=2.5~5.5V                            |      |      | 10   | mV   |
| Output stability       | V <sub>LUSB10ls</sub> | Io=0~10mA                               |      |      | 2    | mV   |

### List of DC-DC converter and LDO output register settings

Setting voltage of each power supply and code

Unit[V]

| Address | DDC_ANA | DDC_CORE | LDO_ANA | LDO_EMMC | LDO_PERI |
|---------|---------|----------|---------|----------|----------|
| 00h     |         | 0.55     |         | 3.3      | 3.3      |
| 01h     |         | 0.5625   |         | 3.2      | 3.2      |
| 02h     |         | 0.575    |         | 3.1      | 3.1      |
| 03h     |         | 0.5875   |         | 3.0      | 3.0      |
| 04h     | 0.6     | 0.6      | 0.6     | 2.9      | 2.9      |
| 05h     | 0.6125  | 0.6125   | 0.6     | 2.8      | 2.8      |
| 06h     | 0.625   | 0.625    | 0.625   | 2.7      | 2.7      |
| 07h     | 0.6375  | 0.6375   | 0.625   | 2.6      | 2.6      |
| 08h     | 0.65    | 0.65     | 0.65    | 2.5      | 2.5      |
| 09h     | 0.6625  | 0.6625   | 0.65    | 2.4      | 2.4      |
| 0Ah     | 0.675   | 0.675    | 0.675   | 2.3      | 2.3      |
| 0Bh     | 0.6875  | 0.6875   | 0.675   | 2.2      | 2.2      |
| 0Ch     | 0.7     | 0.7      | 0.7     | 2.1      | 2.1      |
| 0Dh     | 0.7125  | 0.7125   | 0.7     | 2.0      | 2.0      |
| 0Eh     | 0.725   | 0.725    | 0.725   | 1.9      | 1.9      |
| 0Fh     | 0.7375  | 0.7375   | 0.725   | 1.8      | 1.8      |
| 10h     | 0.75    | 0.75     | 0.75    |          |          |
| 11h     | 0.7625  | 0.7625   | 0.75    |          |          |
| 12h     | 0.775   | 0.775    | 0.775   |          |          |
| 13h     | 0.7875  | 0.7875   | 0.775   |          |          |
| 14h     | 0.8     | 0.8      | 0.8     |          |          |
| 15h     | 0.8125  | 0.8125   | 0.8     |          |          |
| 16h     | 0.825   | 0.825    | 0.825   |          |          |
| 17h     | 0.8375  | 0.8375   | 0.825   |          |          |
| 18h     | 0.85    | 0.85     | 0.85    |          |          |
| 19h     | 0.8625  | 0.8625   | 0.85    |          |          |
| 1Ah     | 0.875   | 0.875    | 0.875   |          |          |
| 1Bh     | 0.8875  | 0.8875   | 0.875   |          |          |
| 1Ch     | 0.9     | 0.9      | 0.9     |          |          |
| 1Dh     | 0.9125  | 0.9125   | 0.9     |          |          |
| 1Eh     | 0.925   | 0.925    | 0.925   |          |          |
| 1Fh     | 0.9375  | 0.9375   | 0.925   |          |          |
| 20h     | 0.95    | 0.95     | 0.95    |          |          |
| 21h     | 0.9625  | 0.9625   | 0.95    |          |          |
| 22h     | 0.975   | 0.975    | 0.975   |          |          |
| 23h     | 0.9875  | 0.9875   | 0.975   |          |          |
| 24h     | 1.0     | 1.0      | 1.0     |          |          |

Unit[V]

| Address | DDC ANA | DDC CORE |
|---------|---------|----------|
| 25h     | 1.0125  | 1.0125   |
|         |         |          |
| 26h     | 1.025   | 1.025    |
| 27h     | 1.0375  | 1.0375   |
| 28h     | 1.05    | 1.05     |
| 29h     | 1.0625  | 1.0625   |
| 2Ah     | 1.075   | 1.075    |
| 2Bh     | 1.0875  | 1.0875   |
| 2Ch     | 1.1     | 1.1      |
| 2Dh     | 1.1125  | 1.1125   |
| 2Eh     | 1.125   |          |
| 2Fh     | 1.1375  |          |
| 30h     | 1.15    |          |
| 31h     | 1.1625  |          |
| 32h     | 1.175   |          |
| 33h     | 1.1875  |          |
| 34h     | 1.2     |          |
| 35h     | 1.2125  |          |
| 36h     | 1.225   |          |
| 37h     | 1.2375  |          |
| 38h     | 1.25    |          |
| 39h     | 1.2625  |          |
| 3Ah     | 1.275   |          |

<sup>\*</sup> Blue cell values cannot be set (input).

<sup>\*</sup> Yellow cell values are the default settings

### ◆Analog front-end block for battery power level detection

(Unless otherwise specified: Ta = 27 °C, VBAT = VSYS = VDD\_AFE = 3.6 V)

### Power supply input (AFE\_VDD)

| Item                             | Symbol         | Measurement conditions     | Min | Тур. | Max | Unit |
|----------------------------------|----------------|----------------------------|-----|------|-----|------|
| Supply voltage range             | $V_{DD}$       |                            | 2.5 |      | 4.4 | V    |
| Operating power consumption      | $I_{AVD\_ACT}$ | At the time of measurement |     | 100  | 200 | μΑ   |
| Current consumption when stopped | $I_{AVD\_SLP}$ |                            |     |      | 0.2 | μΑ   |

### Battery voltage, battery temperature measurement (VBAT\_VS, TH)

| Item                                       | Symbol | Measurement conditions      | Min      | Тур. | Max     | Unit            |
|--------------------------------------------|--------|-----------------------------|----------|------|---------|-----------------|
| Battery voltage measurement range          |        | VBAT_VS voltage measurement | 2.5      |      | 4.5     | V               |
| Battery voltage measurement resolution     |        |                             |          | 1.1  |         | mV/LSB          |
| Battery voltage measurement accuracy       |        |                             | -4.4(-4) |      | +4.4(4) | mV(LSB)         |
| Measurement cycle*2                        |        | Register: 82h/83h           | 125ms    |      | 18.2h   |                 |
| Battery temperature measurement range      |        | TH voltage measurement      | 0        |      | 2.0     | V               |
| Battery temperature measurement resolution |        |                             |          | 0.5  |         | mV/LSB          |
| Battery temperature measurement accuracy   |        |                             | -1       |      | +1      | $_{\mathbb{C}}$ |
| Measurement cycle*2                        |        | Register: 82h/83h           | 125ms    |      | 18.2h   |                 |

<sup>\*2</sup> Measurement is performed at a 7.8 ms cycle during charge.

### Battery charge / discharge current measurement (VBT\_CS, VSYS\_CS)

| Item                           | Symbol | Measurement conditions                    | Min   | Тур. | Max   | Unit   |
|--------------------------------|--------|-------------------------------------------|-------|------|-------|--------|
| Current measurement range      |        | Between VSYS_CS and VBAT_CS               | -50   |      | 50    | mV     |
| Current measurement resolution |        | Between VSYS_CS and VBAT_CS               |       | 30   |       | uV/LSB |
| Current measurement accuracy   |        | Between VSYS_CS and VBAT_CS =10mV         | -5    |      | +5    | %      |
| Current measurement offset     |        | When VSYS_CS=VBAT_CS (0mA setting) output | -5    | 0    | +5    | LSB    |
| Measurement cycle *2           |        | Register: 82h/83h                         | 125ms |      | 18.2h |        |

<sup>\*2</sup> Measurement is performed at a 7.8 ms cycle during charge.

### Battery temperature detection and control (VREF, TH\_REF)

| Item                             | Symbol                | Measurement conditions | Min | Тур. | Max | Unit |
|----------------------------------|-----------------------|------------------------|-----|------|-----|------|
| Reference voltage                | $V_{ref}$             |                        |     | 2    |     | V    |
| Reference voltage SW_ON resistor | R <sub>ON_THREF</sub> | $I_{THSW} = 20uA$      | -   | (10) | 100 | Ω    |

<sup>\*</sup> Shared with the charge control block

### **◆**Charge control block

(Unless otherwise specified: Ta = 27 °C, VIN = 5V, VBAT=3.6V )

### Power path control, shared (VIN, VBT, VSYS)

| Item                           | Symbol              | Measurement conditions                                              | Min  | Тур. | Max  | Unit       |
|--------------------------------|---------------------|---------------------------------------------------------------------|------|------|------|------------|
| VIN detection L side           | $V_{ m vinl}$       | When the VIN voltage rises * 200 mV hysteresis                      | 3.6  | 3.8  | 4.0  | V          |
| VIN detection H side           | $V_{\mathrm{vinh}}$ | When the VIN voltage rises * 100 mV hysteresis                      | 5.6  | 5.8  | 6.0  | V          |
| VSYS detection relative to VIN | $V_{inhat}$         |                                                                     | VSYS | VSYS | VSYS | V          |
|                                | V inbat             |                                                                     | -0.2 | -0.1 | V313 | V          |
| Battery discharge current 1    | $I_{dc1}$           | VIN=5V, VBAT=4.2V, when power supply block stopped, charge complete |      |      | 2    | uA         |
| Battery discharge current 2    | $I_{dc2}$           | VIN=0V , VBAT=4.2V , when power supply block stopped                |      |      | 1    | uA         |
| Circuit current                | $I_{cc}$            | VIN=5V , when power supply block stopped   WIN current              |      |      | 1    | mA         |
| Chip temperature control       | $T_{\rm cc}$        | * Design guarantee item                                             |      | 100  |      | $^{\circ}$ |
| Thermal shutdown               | $T_{sd}$            | * Design guarantee item                                             |      | 150  |      | $^{\circ}$ |

<sup>\*</sup> The battery discharge current is measured at the VSYS pin.

# **Battery voltage detection and control (VBAT)**

| Item                                        | Symbol               | Measurement conditions                                                  | Min                    | Тур.                      | Max                    | Unit |
|---------------------------------------------|----------------------|-------------------------------------------------------------------------|------------------------|---------------------------|------------------------|------|
| Precharge start voltage                     | V <sub>pcstart</sub> | When the VBAT voltage rises                                             | 1.3                    | 1.4                       | 1.5                    | V    |
| XX 1.1 1.                                   | **                   | When the VBAT voltage rises                                             | 3.3                    | 3.4                       | 3.5                    | V    |
| Weak battery judgment voltage               | $V_{weakbat}$        | Resistor variable range 20mV-step                                       | 2.6                    | -                         | 3.6                    | V    |
| D 11.1                                      | **                   | When the VBAT voltage rises                                             | 2.9                    | 3.0                       | 3.1                    | V    |
| Rapid charge start voltage $V_{qesta}$      |                      | Resistor variable range 200mV-step                                      | 2.6                    | -                         | 3.2                    | V    |
|                                             | ***                  | Ichg=10mA %Ta=0~60°C                                                    | 4.17                   | 4.20                      | 4.23                   | V    |
| Charge control voltage                      | $V_{chg}$            | Resistor variable range 50mV-step                                       | 4.0                    | -                         | 4.4                    | V    |
| D 1 1                                       | **                   | During VBAT voltage step down                                           | V <sub>chg</sub> -0.45 | V <sub>chg</sub> -0.4     | V <sub>chg</sub> -0.35 | V    |
| Recharge start voltage V <sub>restart</sub> |                      | Resistor variable range 100mV-step                                      | V <sub>chg</sub> -0.4  | -                         | V <sub>chg</sub> -0.25 | V    |
| Charge complete voltage                     | $ m V_{fv}$          | Function enable/disable is selected by the register.  * Default: enable |                        | V <sub>restart</sub> +0.1 |                        | V    |

### Charge current detection and control (CHG\_ISET)

| Item                    | Symbol      | Measurement conditions                            | Min | Тур. | Max | Unit |
|-------------------------|-------------|---------------------------------------------------|-----|------|-----|------|
| Rapid charge current    | $I_{chg}$   | Riset=33kohm, VBAT=3.6V                           | 250 | 300  | 350 | mA   |
| Precharge current       | $I_{pchg}$  | Riset=33kohm , VBAT=2.2V,    *\bigve{X}_{chg}*0.2 |     | 60   |     | mA   |
| Initial charge current  | $I_{ppchg}$ | VBAT=1.0V                                         | 5   | 10   | 20  | mA   |
|                         |             | When setting to 30mA                              | 25  | 30   | 35  | mA   |
| Charge complete current | $I_{ m fc}$ | Resistor variable range10mA-step                  | 10  | -    | 50  | mA   |

<sup>\*</sup> The charge current can be varied by an external resistor. :Ichg=10000/Riset



### Battery temperature detection and control (VREF, TH)

%The thermistor resistor for temperature measurement assumes the NCP15WF104F03RC

| Item                                        | Symbol             | Measurement conditions                                                                | Min  | Тур.                  | Max  | Unit           |
|---------------------------------------------|--------------------|---------------------------------------------------------------------------------------|------|-----------------------|------|----------------|
| Reference voltage for temperature detection | $T_{ref}$          | Ro=200kohm                                                                            |      | 2                     |      | V              |
| Battery connection detection                | $T_{thc}$          |                                                                                       |      | T <sub>ref</sub> *0.9 |      | V              |
| Temperature detection 1-1*3                 | 411                | Hysteresis of 2.5°C on the temperature rise side relative to 0°C                      |      | 0                     |      | $^{\circ}$     |
| Temperature detection 1-2*4                 | $T_{th1-1}$        |                                                                                       | 0.0  |                       | 15.0 | $^{\circ}$     |
| Temperature detection 2*3                   | 1.4.0              | Hysteresis of $2.5^{\circ}$ C on the temperature rise side relative to $10^{\circ}$ C |      | 10                    |      | ${\mathcal C}$ |
| Temperature detection 3*3                   | T <sub>th3</sub>   | Hysteresis of 2.5°C on the temperature rise side relative to 45°C                     |      | 45                    |      | ${\mathcal C}$ |
| Temperature detection 4-1*3                 | $T_{th4-1}$        | Hysteresis of 2.5°C on the temperature rise side relative to 60°C                     |      | 60                    |      | $^{\circ}$     |
| Temperature detection 4-2*4                 | T <sub>th4-2</sub> |                                                                                       | 45.0 |                       | 60.0 | $^{\circ}$     |

<sup>\*3</sup> Judged by the digital comparator output (set by 78h to 7Fh)

### 3.3V output for USBPHY (LDO\_USB33)

| Item                   | Symbol                 | Measurement conditions                  | Min | Тур. | Max | Unit |
|------------------------|------------------------|-----------------------------------------|-----|------|-----|------|
| PSRR LDO_IN            | PSRR <sub>LVIN1</sub>  | 1kHz~100KHzPeak (Io=0A, 10mA)           |     | -20  |     | dB   |
| Maximum output current | I <sub>USB33max</sub>  | * Max. 50 mA due to overcurrent limiter | 10  |      | 50  | mA   |
| Output voltage         | $V_{USB33}$            |                                         | 3.2 | 3.3  | 3.4 | V    |
| Input stability        | V <sub>LUSB33ivs</sub> | VIN=4.5~5.5V                            |     |      | 10  | mV   |
| Output stability       | $V_{LUSB33ls}$         | Io=0~10mA                               |     |      | 2   | mV   |

### USB detection (DP, DM, DLINE\_SW)

| Item                                | Symbol                    | Measurement conditions           | Min                                                | Тур. | Max | Unit |
|-------------------------------------|---------------------------|----------------------------------|----------------------------------------------------|------|-----|------|
| DP pin output voltage               | $V_{dp}$                  | $I_{dpo} = 0 \sim 150 \text{uA}$ | 0.5                                                | 0.6  | 0.7 | V    |
| DP pin maximum source current       | $I_{dp}$                  |                                  | 150                                                |      |     | uA   |
| DM pin sink current                 | $I_{dm}$                  | $V_{dpo}=0.6V$                   | 50                                                 |      | 150 | uA   |
| Voltage detection                   | $V_{dpm}$                 |                                  | 0.25                                               |      | 0.4 | V    |
| DLINE_SW pin H level output voltage | $V_{ODL_{\underline{H}}}$ | I <sub>OUT</sub> =-2mA           | $\begin{array}{c} V_{USB33} - \\ 0.2V \end{array}$ | -    | -   | V    |
| DLINE_SW pin L level output voltage | $V_{ODL\_L}$              | $I_{IN} = +2mA$                  | -                                                  | -    | 0.2 | V    |

### Timers and setup times

| Item                                                      | Symbol    | Measurement conditions                                                             | Min | Typ. | Max | Unit |
|-----------------------------------------------------------|-----------|------------------------------------------------------------------------------------|-----|------|-----|------|
| Initial charge timer                                      | $T_{ppc}$ |                                                                                    | 7   | 10   | 13  | sec  |
| Weak Battery timer                                        | $T_{wb}$  |                                                                                    | 24  | 34   | 44  | min  |
| Precharge timer                                           | $T_{pc}$  | Changeable to 120 min by the register                                              | 54  | 60   | 66  | min  |
| Rapid charge timer                                        | $T_{qc}$  | Changeable to 300 min by the register                                              | 540 | 600  | 660 | min  |
| Battery voltage setup time Battery temperature setup time | $T_{bvd}$ | Setup by the 31 ms-clk matching 4 times<br>Setup by the 31 ms-clk matching 4 times | 3   |      | 4   | Clk  |
| Charge current setup time                                 | $T_{bcd}$ | Setup by the 250ms-clk matching 4 times  * Changeable to x10 by the register       | 3   |      | 4   | Clk  |

<sup>\*4</sup> Temperature detection 1-2 and 4-2 are when VBAT  $\leq$  V<sub>qestart</sub> (before rapid charge, before HOST start-up).

#### **♦**Audio block

#### MICs to serial output characteristics

(Unless otherwise specified: Ta = 25 °C, AVDD\_MIC = 1.8 V, DVDD = 1.8 V, VBAT = 3.7 V, GND\_MIC =DGND = 0 V, OSCIN = 512•48 kHz, Input test signal is a 1 kHz sine wave, Measurement bandwidth is 20 Hz to 20 kHz )

| Parameters               | Symbol   | Min | Тур            | Max | Condition              | Units |
|--------------------------|----------|-----|----------------|-----|------------------------|-------|
| Input impedance          | RMICIN   |     | 50             |     |                        | kΩ    |
| DC voltage at MICx       | VCM      | -   | AVDD_<br>MIC/2 | -   |                        | V     |
| Full-scale input voltage | FSMIC    | -   | AVDD_<br>MIC/2 | 1   |                        | Vpp   |
| Signal to noise ratio    | SNRMIC   | -   | 90             | -   | A-weight, MICGAINx=0dB | dB    |
| THD+N                    | THDMIC   | -   | -80            | -   | -6dBFS, MICGAINx=0dB   | dB    |
| Dynamic range            | DRMIC    | -   | 90             | -   | A-weight, MICGAINx=0dB | dB    |
| Crosstalk                | CTMIC    | -   | 100            | -   | 1kHz                   | dB    |
| MICGAIN range            | MICGAINx | 0   | -              | 15  |                        | dB    |
| MICGAIN step             | MICSTEPx | 2.9 | 3              | 3.1 |                        | dB    |
| PGAGAIN range            | PGAGAINx | 0   | -              | 6   |                        | dB    |
| PGAGAIN step             | PGASTEPx | 0.4 | 0.5            | 0.6 |                        | dB    |

### serial input to SPOUTs characteristics (Loop OFF)

(Unless otherwise specified: Ta = 25 °C, AVDD\_MIC = 1.8 V, DVDD = 1.8 V, VBAT = 3.7 V, AGND\_MIC = DGND = 0 V, OSCIN = 512•48 kHz, Input test signal is a 1 kHz sine wave, Measurement bandwidth is 20 Hz to 20 kHz, test load  $R_L = 8\Omega$ ,  $C_L = 150$  pF for bridge tied an ear speaker load.)

| Parameters                        | Symbol | Min | Тур | Max | Condition                    | Units |
|-----------------------------------|--------|-----|-----|-----|------------------------------|-------|
| Power output per channel          | PO     | -   | 400 | -   | 0dB FS input/Codec gain=24dB | mW    |
| Total harmonic distortion + noise | THDSP  | -   | -60 | -54 | Input Amplitude=-6dBFS       | dB    |
| Output Noise                      | Vnoise | -   | 10  | -   | A-weight                     | uVrms |

### serial input to SPOUTs characteristics (Loop ON)

(Unless otherwise specified: Ta = 25 °C, AVDD\_MIC = 1.8 V, DVDD = 1.8 V, VBAT = 3.7 V, AGND\_MIC = DGND = 0 V, OSCIN = 512•48 kHz, Input test signal is a 1 kHz sine wave, Measurement bandwidth is 20 Hz to 20 kHz, test load  $R_L = 8\Omega$ ,  $C_L = 150$  pF for bridge tied an ear speaker load.)

| Parameters                        | Symbol | Min | Тур | Max | Condition                    | Units |
|-----------------------------------|--------|-----|-----|-----|------------------------------|-------|
| Power output per channel          | PO     | -   | 400 | -   | 0dB FS input/Codec gain=24dB | mW    |
| Total harmonic distortion + noise | THDSP  | -   | -66 | -60 | Input Amplitude=-6dBFS       | dB    |
| Output Noise                      | Vnoise | -   | 10  | -   | A-weight                     | uVrms |

#### **DC** characteristics

(Unless otherwise specified: Ta = 25 °C, AVDD\_MIC = 1.8 V, DVDD = 1.8 V, VBAT = 3.7 V, AGND\_MIC = DGND = 0 V, OSCIN = 512•48 kHz)

| Parameters       | Symbol              | Min  | Тур  | Max  | Condition       | Units |
|------------------|---------------------|------|------|------|-----------------|-------|
| MICx_BIAS        |                     |      |      |      |                 |       |
|                  |                     | -    | 0    | -    | Low Output mode |       |
|                  | VO <sub>MICBS</sub> | 1.8  | 2.0  | 2.2  |                 | V     |
|                  |                     | -    | Hi-Z | -    | Stand by mode   |       |
| Output current   | IO <sub>MICBS</sub> | -    | -    | 2.0  | low noise mode  | mA    |
| Output noise     | NO <sub>MICBS</sub> | -    | -    | 5    | low noise mode  | μVrms |
| Output impedance | RO <sub>MICBS</sub> | 40   | 60   | 80   | low noise mode  |       |
|                  |                     | -    | 60   | -    |                 |       |
| Output impedance | RO <sub>MICBS</sub> | 16k  | 20k  | 24k  | low power mode  | Ω     |
|                  |                     | 80k  | 100k | 120k |                 |       |
| LDO for MICIN    |                     |      |      |      |                 |       |
| LDOOUT voltage   | VREG18              | 1.62 | 1.8  | 1.98 |                 | V     |

#### **Crystal switching specification**

(Unless otherwise specified: Ta = 25 °C, AVDD\_MIC = .8 V, DVDD = 1.8 V, VBAT = 3.7 V, AGND\_MIC = DGND = 0 V)

| Parameters     | Symbol | Min | Тур    | Max | Condition | Units |
|----------------|--------|-----|--------|-----|-----------|-------|
| NI A C         | EDEO   | -   | 24.576 | -   |           | MHz   |
| XI_A frequency | FREQ   | -   | 49.152 | -   |           | MHz   |

| Parameters                    | Symbol                             | Min | Тур    | Max | Condition | Units |  |  |  |
|-------------------------------|------------------------------------|-----|--------|-----|-----------|-------|--|--|--|
| Serial data input1 - FSCLK/DA | Serial data input1 - FSCLK/DA_DATA |     |        |     |           |       |  |  |  |
| MCLK clock frequency          | -                                  | -   | 24.576 | -   |           | MHz   |  |  |  |
| MCLK clock duty cycle         | -                                  | 40  | 50     | 60  |           | %     |  |  |  |
| MCLK clock period             | tAC                                |     | 40.69  |     |           | ns    |  |  |  |
| Rise time                     | tR                                 |     |        | 5.0 |           | ns    |  |  |  |
| Fall time                     | tF                                 |     |        | 5.0 |           | ns    |  |  |  |
| Setup time                    | tDS                                | 5.0 |        |     |           | ns    |  |  |  |
| Hold time                     | tDH                                | 0.0 |        |     |           | ns    |  |  |  |



# Switching specifications and characteristics (serial audio interface to CXD5602)

| Parameters                        | Symbol | Min | Тур    | Max  | Condition | Units |  |  |
|-----------------------------------|--------|-----|--------|------|-----------|-------|--|--|
| Serial data output - MCLK/AD_DATA |        |     |        |      |           |       |  |  |
| MCLK clock frequency              | -      | -   | 24.576 | -    |           | MHz   |  |  |
| MCLK clock duty cycle             | -      | 40  | 50     | 60   |           | %     |  |  |
| MCLK clock period                 | tAC    |     | 40.69  |      |           | ns    |  |  |
| Rise time                         | tR     |     |        | 5.0  |           | ns    |  |  |
| Fall time                         | tF     |     |        | 5.0  |           | ns    |  |  |
| Data Delay                        | tDO    | 3.0 |        | 15.0 |           | ns    |  |  |



MCLK/AD\_DATA timing

# digital microphone interface

| Parameters                             | Symbol          | Min       | Тур    | Max | Condition | Units |  |  |
|----------------------------------------|-----------------|-----------|--------|-----|-----------|-------|--|--|
| Digital MIC input1 - DMCLK = 3.072 MHz |                 |           |        |     |           |       |  |  |
| CLKOUT_DMIC clock frequency            | -               | -         | 3.072  | -   |           | MHz   |  |  |
| CLKOUT_DMIC clock duty cycle           | -               | 40        | 50     | 60  |           | %     |  |  |
| CLKOUT_DMIC clock period               | tAC             |           | 325.52 |     |           | ns    |  |  |
| Rise time                              | tR              |           |        | 5.0 |           | ns    |  |  |
| Fall time                              | tF              |           |        | 5.0 |           | ns    |  |  |
| Setup time                             | tDSr/tDSf       | 5.0       |        |     |           | ns    |  |  |
| Hold time                              | tDHf/tDHr       | 0.0       |        |     |           | ns    |  |  |
| Digital MIC input1 - DMCLK             | = 1.024 MHz (DI | OR input) |        |     |           |       |  |  |
| CLKOUT_DMIC clock frequency            | -               | -         | 1.024  | -   |           | MHz   |  |  |
| CLKOUT_DMIC clock duty cycle           | -               | 40        | 50     | 60  |           | %     |  |  |
| CLKOUT_DMIC clock period               | tAC             |           | 976.56 |     |           | ns    |  |  |
| Rise time                              | tR              |           |        | 5.0 |           | ns    |  |  |
| Fall time                              | tF              |           |        | 5.0 |           | ns    |  |  |
| Setup time                             | tDSr/tDSf       | 5.0       |        |     |           | ns    |  |  |
| Hold time                              | tDHf/tDHr       | 0.0       |        |     |           | ns    |  |  |



DMCLK/DMIC timing

# I2C bus switching specification

| Parameters                       | Symbol              | Min | Тур | Max | Condition | Units |
|----------------------------------|---------------------|-----|-----|-----|-----------|-------|
| Clock frequency                  | fscl                | 0   | -   | 400 |           | kHz   |
| Data charge minimum waiting time | t <sub>BUF</sub>    | 1.3 | -   | -   |           | μs    |
| Data transfer start waiting time | t <sub>HD:STA</sub> | 0.6 | -   | -   |           | μs    |
| Low level clock pulse width      | $t_{LOW}$           | 1.3 | -   | -   |           | μs    |
| High level clock pulse width     | t <sub>HIGH</sub>   | 0.6 | -   | -   |           | μs    |
| Start setup waiting time         | tsu:sta             | 0.6 | -   | -   |           | μs    |
| Data hold time                   | thd:data            | 0   | -   | -   |           | μs    |
| Data setup time                  | tsu:sta             | 100 | -   | -   |           | ns    |
| Rise time                        | $t_R$               | -   | -   | 300 |           | ns    |
| Fall time                        | $t_{\mathrm{F}}$    | -   | -   | 300 |           | ns    |
| Stop setup waiting time          | tsu:sto             | 0.6 | -   | -   |           | μs    |



I2C timing

# digital input / output signal threshold level

| Parameters                | Symbol            | Min           | Тур | Max           | Condition | Units |
|---------------------------|-------------------|---------------|-----|---------------|-----------|-------|
| High-level output voltage | $V_{\mathrm{OH}}$ | DVDD -<br>0.2 | 1   | -             |           | V     |
| Low-level output voltage  | $V_{OL}$          | -             | -   | 0.2           |           | V     |
| High-level input voltage  | $V_{\mathrm{IH}}$ | 0.7 x<br>DVDD | -   | -             |           | V     |
| Low-level input voltage   | $V_{IL}$          | -             | 1   | 0.3 x<br>DVDD |           | V     |

# Power consumption (audio block)

The table below lists the current consumed by each Adonis internal power supply pin. This enables to calculate the overall power in accordance with the use case.

| Block             | Operating state  | Pin       | Min | Тур  | Max  | Conditon                             | Unit |
|-------------------|------------------|-----------|-----|------|------|--------------------------------------|------|
|                   | When reset       |           |     | 0.1  | -    |                                      | uA   |
| Logic             | Analog Mic input | DVDD      |     |      | 1 _  | When Xtal 24.576MHz                  | mA   |
|                   | SPOUT output     |           |     |      | 5    | FSCLK/AD_DATA pin load 10 pF         |      |
|                   | Sleep            |           |     |      | 10   |                                      | uA   |
|                   | 1ch operation    |           |     |      | 3.6  | Typ: approximately 2.5 mA            | mA   |
| MICIN             | 2ch operation    | AVDD_MIC  |     |      | 6.6  | Typ: approximately 5 mA              | mA   |
|                   | 4ch operation    | -         |     |      | 12.6 | Typ: approximately 10 mA             | mA   |
|                   | Digital MIC      | -         |     |      | 1    | When using Digital MIC               | mA   |
|                   | Sleep            |           |     | 0.05 | 2    | XRESET=Low                           | uA   |
|                   | 24.576MHz        | -         |     | 1    | 1.5  | SPOUT not used, oscillation stable   | mA   |
|                   | 49.152MHz        | VBAT2     |     | 1.2  | 1.8  | SPOUT not used, oscillation stable   | mA   |
| Crystal<br>buffer | 24.576MHz mono   |           |     | 1.1  | 1.65 | SPOUT BTL mono, oscillation stable   | mA   |
|                   | 24.576MHz Stereo |           |     | 1.2  | 1.8  | SPOUT BTL stereo, oscillation stable | mA   |
|                   | 49.152MHz mono   |           |     | 1.4  | 2.1  | SPOUT BTL mono, oscillation stable   | mA   |
|                   | 49.152MHz Stereo | -         |     | 1.6  | 2.4  | SPOUT BTL stereo, oscillation stable | mA   |
|                   | Sleep            |           |     | 0.05 | 1    |                                      | uA   |
| MICBIAS           | MICBIAS 1ch      | VD AT1    |     | 0.23 | 0.32 | MICBIAS only operating               | mA   |
|                   | MICBIAS 2ch      | - VBAT1   |     | 0.16 | 0.24 |                                      | mA   |
| MICINLDO          | Active           |           |     | 1.2  | 1.7  | MICIN block current not included     | mA   |
|                   | Sleep            |           |     |      | 0.1  |                                      | uA   |
|                   | Stereo 16fs      | -         |     | 1.6  |      | BTLstereo24.576MHz                   | mA   |
|                   | Stereo 1018      |           |     | 1.0  |      | Max = about 3.6mA                    |      |
|                   | Stereo 32fs      | 1         |     | 3.2  |      | BTL stereo 49.152MHz                 | mA   |
| SPOUT             | Stereo 3218      | AVDD_DRV* |     | 3.2  |      | Max= abount 5.34mA                   |      |
|                   | Stereo 16fs Loop |           |     | 8.6  |      | BTLstereo24.576MHz, Loop ON          | mA   |
|                   | Siereo 1018 Loop |           |     | 0.0  |      | Max= about 10.18mA                   |      |
|                   | Stereo 32fs Loop |           |     | 7.8  |      | BTL stereo 49.152MHz, Loop ON        | mA   |
|                   | экстео 3218 Loop |           |     | 7.0  |      | Max= about 11.94mA                   |      |

#### **Description of Functions**

#### **♦**Power supply block

#### RTC

- Low power consumption  $IQ = 3 \mu A(typ.)$
- · Clock, start-up timer

#### Voltage step down type PFM control DC-DC converter

- · Low power consumption IQ =  $10\mu$ A (per channel)
- · DDC IO / Vout = 1.8 V/ Iomax = 200 mA(min)
- DDC ANA / Vout =  $0.600 \text{ V} \sim 1.275 \text{ V}$ , 25 mV-step / Iomax = 6 mA(min)
- DDC CORE / Vout =  $0.5500 \text{ V} \sim 1.1125 \text{ V}$ , 12.5 mV-step / Iomax = 100 mA(min)

#### LDO

- Low power consumption IQ =  $6 \mu A$  (1ch per channel)
- LDO ANA / Vout =  $0.600 \text{ V} \sim 1.000 \text{ V}$ , 25 mV-step / Iomax = 6 mA(min)
- LDO EMMC / Vout =  $1.8V \sim 3.3V,100 \text{mV-step}$  / Iomax = 100 mA(min)
- LDO PERI / Vout =  $1.8V \sim 3.3V,100 \text{mV-step}$  / Iomax = 10 mA(min)
- · LDO USB10 for USB-PHY / Vout = 1.0V / Iomax = 10 mA(min)

#### External interface

- · Load switch (4ch for 1.8 V)
- · Communication (I2C serial interface, 32.768 kHz clock, reset, interrupt start-up control)
- · GPO (8 systems, general-purpose switch drive, enable drive)
- · USB detection (USB connection signal, Data line switch control signal)

### ◆Analog front-end block for battery power level detection

 On-chip 12-bit ADC (1ch: time sharing control) for battery power level detection and battery voltage, current and temperature measurement in the CXD5602 System

#### **♦**Charge control block

- · Standalone type charge function
- · Protective function
- · Conformity to USB battery charging 1.2 (conformance as a system)
- · USB detection (USB connection signal, Data line switch control signal)
- · LDO\_USB33 for USB-PHY / Vout =3.3V / Iomax = 10 mA(min)

CXD5247GF



SONY

CXD5247 Audio is an analog audio I/O IC developed for the CXD5602 System. CXD5602 performs signal transfer using an original format. The two crystal types of 24.576 MHz and 49.152 MHz are supported as the clock source. The input systems include a  $\Delta$   $\Sigma$  ADC that supports four analog MIC inputs and an 8-channel digital MIC interface. The analog MIC input and digital MIC input pins are shared and used exclusively. The output system is a BTL configuration S-Master Speaker Driver (L/R) output. In addition, two systems of MIC bias circuits and a 1.8 V output LDO for MIC input are mounted.

Definition of fs

This specification defines fs as follows: fs = 48 kHz

#### **Power Up constraint**

CXD5247 Audio power-on (including reset signal assert) is subject to the restrictions noted in the table below.

(When external AVDD MIC is supplied)

| VBAT1/VBAT2 | DVDD | AVDD_MIC | AVDD_DRV* | XRESET | Restrictions |
|-------------|------|----------|-----------|--------|--------------|
| OFF         | OFF  | OFF      | OFF       | 0      | Allowed      |
| OFF         | OFF  | OFF      | OFF       | 1      | Not Allowed  |
| OFF         | OFF  | OFF      | ON        | 0      | Not Allowed  |
| OFF         | OFF  | OFF      | ON        | 1      | Not Allowed  |
| OFF         | OFF  | ON       | OFF       | 0      | Not Allowed  |
| OFF         | OFF  | ON       | OFF       | 1      | Not Allowed  |
| OFF         | OFF  | ON       | ON        | 0      | Not Allowed  |
| OFF         | OFF  | ON       | ON        | 1      | Not Allowed  |
| OFF         | ON   | OFF      | OFF       | 0      | Not Allowed  |
| OFF         | ON   | OFF      | OFF       | 1      | Not Allowed  |
| OFF         | ON   | OFF      | ON        | 0      | Not Allowed  |
| OFF         | ON   | OFF      | ON        | 1      | Not Allowed  |
| OFF         | ON   | ON       | OFF       | 0      | Not Allowed  |
| OFF         | ON   | ON       | OFF       | 1      | Not Allowed  |
| OFF         | ON   | ON       | ON        | 0      | Not Allowed  |
| OFF         | ON   | ON       | ON        | 1      | Not Allowed  |
| ON          | OFF  | OFF      | OFF       | 0      | Allowed      |
| ON          | OFF  | OFF      | OFF       | 1      | Not Allowed  |
| ON          | OFF  | OFF      | ON        | 0      | Allowed      |
| ON          | OFF  | OFF      | ON        | 1      | Not Allowed  |
| ON          | OFF  | ON       | OFF       | 0      | Allowed      |
| ON          | OFF  | ON       | OFF       | 1      | Not Allowed  |
| ON          | OFF  | ON       | ON        | 0      | Allowed      |
| ON          | OFF  | ON       | ON        | 1      | Not Allowed  |
| ON          | ON   | OFF      | OFF       | 0      | Allowed      |
| ON          | ON   | OFF      | OFF       | 1      | Allowed      |
| ON          | ON   | OFF      | ON        | 0      | Allowed      |

SONY CXD5247GF

| ON | ON | OFF | ON  | 1 | Allowed |
|----|----|-----|-----|---|---------|
| ON | ON | ON  | OFF | 0 | Allowed |
| ON | ON | ON  | OFF | 1 | Allowed |
| ON | ON | ON  | ON  | 0 | Allowed |
| ON | ON | ON  | ON  | 1 | Allowed |

#### Power Up/Reset assert sequence constraint

The CXD5247 Audio power-on sequence and reset cancel restrictions are shown below. Figure ? shows the timing sequence. (When external AVDD\_MIC is applied)

- XRESET is canceled after VBAT1, VBAT2 and DVDD have risen.
- AVDD\_DRV\* should rise after VBAT1 and VBAT2 have risen.
- AVDD DRV\* also supports use cases when power supply is not turned on.



Power Up sequence

#### Supported crystals / clocks

This IC supports the following crystal frequencies.

**Supported crystal frequencies** 

| Symbol | Frequency | Description                             |
|--------|-----------|-----------------------------------------|
| XI_A   | 24.576MHz | Master clock, 512fs                     |
| XO_A   | 49.152MHz | Master clock, 1024 fs, Hi-Res operation |

An external clock (0 V - 1.8 V square wave) can also be applied to the OSCIN pin.

Frequency when applying an external clock

| Symbol | Frequency | Description                           |
|--------|-----------|---------------------------------------|
| VIA    | 24.576MHz | Master clock, 512fs                   |
| XI_A   | 49.152MHz | Master clock, 1024fs Hi-Res operation |

# **Description of Operation**

# **♦**Power supply block operation sequence

# Timing chart (Start UP to Stop)



| No. | Description                                                                                                                                                                                                                             | State           |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 1   | Detect 2.05 V and cancel the internal circuit reset state.  * Read and reflect the OTP data for the analog circuits after reset cancel.                                                                                                 | Reset→Ready     |
| 2   | Detect 2.55 V and start ADC operation. (Only the battery voltage is measured in the Ready state.)                                                                                                                                       | Ready           |
| 3   | Detect the system operating voltage (3Ch: Def BDh) or more and start up the power supply block.  This detection is performed by comparing the register setting value and the ADC data (digital comparator).                             | Ready→StartUP   |
| 4   | Perform state transition by detecting the rise of the CXD5602 power supplies (4 systems: DDC_IO/ANA/CORE and LDO_ANA).                                                                                                                  | StartUP→PowerON |
| 5   | Detect the system operating voltage or less and stop power supply output (power supply block operation).  * 4-bit (72 mV) hysteresis control is performed on the voltage step down side relative to the 3Ch setting value.              | PowerON→Ready   |
| 6   | Detect 2.45 V (100 mV hysteresis control relative to the rise 2.55 V) and stop ADC operation.                                                                                                                                           | Ready           |
| 7   | Detect 2.0 V (50 mV hysteresis control relative to the rise 2.05 V) and stop operation.                                                                                                                                                 | Ready→Reset     |
| 8   | Operation uses the internal RC oscillation circuit (15 kHz) until the crystal oscillation circuit (XOSC) starts up. The transition from the RC oscillation circuit to the crystal oscillation circuit is performed automatically inside | _               |
| 9   | Approximately 2 s (typ.) is required after reset cancel until the crystal oscillation circuit starts up and the clock is output to CXD5602 (output from the CLK_OUT pin).                                                               | _               |

### Deep Sleep (xINT\_WKUP) ∼ Power ON



### Deep Sleep ∼ USB ON∼ USB OFF



### **♦**Power supply block state transition diagram



SONY CXD5247GF

#### **♦**AFE block operation timing chart for battery power level detection

#### Timing chart of AFE operation



#### Timing chart (During the measurement cycle change)



#### Battery information measurement value read

The measurement data is reflected to the AFE measurement value storage register (registers 85h to 8Ah and 8Dh to 8Eh) by setting "1" in LRQ\_AFE (register 8Bh). LRQ\_AFED\_STATE (register 8Ch) goes to "1" after the data is reflected.

The moving average values set by SET\_AFE3 (register 84h[1:0]) are reflected to the storage registers.

#### - Battery voltage (DATA\_AFEV1,2 register 85h,86h)

Battery voltage = Register value  $\times 1.12 \text{mV}$  Ex. : C85h $\times 1.12 \text{mV}$ =3.6V

#### - Battery charge/discharge current (DATA\_AFEI1,2 register 87h,88h)

Battery charge/discharge current = (Register value - 800h)  $\div$  Current detection resistor  $\times 0.02929$  Ex. : (6ABh-800h)  $\div 0.1 \Omega \times 0.02929 = -100 \text{mA}$ 

\* "-" is the discharge direction and "+" is the charge direction.

#### - Battery temperature (DATA\_AFET1,2 register 89h,8Ah)

Battery temperature (thermistor voltage) = Register value  $\times 0.4883$  mV Ex.: 712h $\times 0.4883$  mV=0.884V

\* The temperature is determined according to the thermistor resistor (B constant) and the measurement value. When the B constant is B4250K, 0.884~V corresponds to a battery temperature of  $30^{\circ}C$ .

CXD5247GF

### **♦**Charge control block state transition diagram



### **♦**Charge control block operation timing

Charge timing chart

#### Vqcstart > Vweakbat



### Vqcstart < Vweakbat



#### **JEITA Guidelines**



### The control by the chip temperature in during Charge



# **♦**Power block – I2C specifications

| Symbol              | Item                                                                                       | Min. | Max. | Unit |
|---------------------|--------------------------------------------------------------------------------------------|------|------|------|
| f <sub>SCL_P</sub>  | SCL_P clock frequency                                                                      | 0    | 400  | kHz  |
| t <sub>HD:STA</sub> | Hold time (repeat) start condition (The first clock pulse is generated after this period.) | 0.6  | -    | us   |
| t <sub>LOW</sub>    | SCL_P clock Low period                                                                     | 1.3  | -    | us   |
| thigh               | SCL_P clock High period                                                                    | 0.6  | -    | us   |
| t <sub>SU:STA</sub> | Repeat start condition setup time                                                          | 0.6  | -    | us   |
| thd:dat             | Data hold time                                                                             | 0    | -    | us   |
| tsu:dat             | Data setup time                                                                            | 100  | -    | ns   |
| tr                  | SDA_P signal and SCL_P signal rise time                                                    | -    | 300  | ns   |
| tf                  | SDA_P signal and SCL_P signal fall time                                                    | -    | 300  | ns   |
| tsu:sto             | Stop condition setup time                                                                  | 0.6  | -    | us   |
| $t_{ m BUF}$        | Bus free time between Stop and Start conditions                                            | 1.3  | -    | us   |
| Cb                  | Capacitance load of each bus line                                                          | -    | 400  | pF   |



| Write | mode |
|-------|------|
|       |      |

| s | Slave<br>Address | W | Α | Sub<br>Address | Α | Data | А | Р |
|---|------------------|---|---|----------------|---|------|---|---|

| s | Slave<br>Address | W | Α | Sub<br>Address | Α | SR | Slave<br>Address | R | Α | Data | N | Р |
|---|------------------|---|---|----------------|---|----|------------------|---|---|------|---|---|
|---|------------------|---|---|----------------|---|----|------------------|---|---|------|---|---|

| symbol        | description               | bit |  |
|---------------|---------------------------|-----|--|
| S             | Start Condition           | -   |  |
| SR            | Repeat Start Condition    | -   |  |
| Р             | Stop Condition            | -   |  |
| Slave Address | 7'h2C                     | 7   |  |
| W             | Write mode (Host→CXD5247) | 1   |  |
| R             | Read mode(CXD5247→HOST)   | 1   |  |
| Α             | ACK                       | 1   |  |
| N             | NACK                      | 1   |  |
| Sub Address   | Command Register          | 8   |  |
| Data          | Write/Read Data           |     |  |

# **♦**Power register list

| No. | Category                                      | Address | Register name     | Application                                           |
|-----|-----------------------------------------------|---------|-------------------|-------------------------------------------------------|
|     |                                               | 10h     | EN_CTRL1          |                                                       |
|     |                                               | 11h     | EN_CTRL2          | D/D converter and LDO enable control                  |
|     |                                               | 12h     | LOAD_SW_CTRL1     | LOAD_SW enable control                                |
|     | (D. 1.11.1)                                   | 13h     | GPO_CTRL1         | CDO0 - 7 Output - untuil                              |
| 1   | (Power supply block)                          | 14h     | GPO_CTRL2         | GPO0∼7 Output control                                 |
|     | Output control registers                      | 15h     | VO_DDC_ANA        | Sets the DDC_ANA output voltage                       |
|     |                                               | 16h     | VO_DDC_CORE       | Sets the DDC_CORE output voltage                      |
|     |                                               | 17h     | VO_LDO_EMMC/PERI  | Sets the LDO_EMMC/PERI output voltage                 |
|     |                                               | 18h     | VO_LDO_ANA        | Sets the LDO_ANA output voltage                       |
|     |                                               | 20h     | CONFIG_DDC_IO_1   |                                                       |
|     |                                               | 21h     | CONFIG_DDC_IO_2   | Sets the DDC_IO operating mode                        |
|     |                                               | 22h     | CONFIG_DDC_IO_3   |                                                       |
|     | (D                                            | 23h     | CONFIG_DDC_CORE_1 |                                                       |
| 2   | (Power supply block)                          | 24h     | CONFIG_DDC_CORE_2 | Sets the DDC_CORE operating mode                      |
| 2   | Power supply operating mode setting registers | 25h     | CONFIG_DDC_CORE_3 |                                                       |
|     |                                               | 26h     | CONFIG_DDC_ANA_1  |                                                       |
|     |                                               | 27h     | CONFIG_DDC_ANA_2  | Sets the DDC_ANA operating mode                       |
|     |                                               | 28h     | CONFIG_DDC_ANA_3  |                                                       |
|     |                                               | 29h     | CONFIG_LDO        | Sets the LDO operating mode                           |
|     |                                               | 30h     | WKUP_STATUS       | Stores the start-up factor                            |
|     |                                               | 31h     | WKUP_STATUS_CLR   | Clears the start-up factor_STATUS                     |
|     |                                               | 32h     | WKUP_TRG          | Stores the start-up factor output trigger             |
|     |                                               | 33h     | WKUP_TRG_CLR      | Clears the start-up factor output trigger             |
|     |                                               | 34h     | INTO_STATUS       | Stores the INT_OUT output trigger                     |
|     |                                               | 35h     | INTO_STATUS_CLR   | Clears the INT_OUT output trigger                     |
|     | (Power supply block)                          | 36h     | VMIN_DDC_CORE     | Holds the setting voltage before WDT issues           |
| 3   | Status control registers                      | 37h     | CMD_CTRL          | Stores the I2C control command                        |
|     | Status Control registers                      | 38h     | CONFIG_INT_WKUP   | Sets the xINT_WKUP condition                          |
|     |                                               | 39h     | CONFIG_WDT        | WDT setting                                           |
|     |                                               | 3Ah     | SET_DWN_PRE1      | System operation lower limit voltage pre-notification |
|     |                                               | 3Bh     | SET_DWN_PRE2      | voltage setting status                                |
|     |                                               | 3Ch     | SET_VSYS_ACT      | Sets the system operating voltage                     |
|     |                                               | 3Dh     | LRQ_SET_VSYS      | Reflects the 3Ah to 3Ch settings                      |
|     |                                               | 3Eh     | LRQ_VSYS_STATE    | VSYS setting status                                   |

| No. | Category                                      | Address | Register name    | Application                                                |
|-----|-----------------------------------------------|---------|------------------|------------------------------------------------------------|
|     |                                               | 3Fh     | INT_SEL          | Selects the INT_OUT output                                 |
|     |                                               | 40h     | CURT_PRE_CNTR_1  |                                                            |
|     |                                               | 41h     | CURT_PRE_CNTR_2  |                                                            |
|     | (0)                                           | 42h     | CURT_POST_CNTR_1 |                                                            |
| 4   | (Power supply block)                          | 43h     | CURT_POST_CNTR_2 | Stores the current time                                    |
|     | RTC control registers                         | 44h     | CURT_POST_CNTR_3 |                                                            |
|     |                                               | 45h     | CURT_POST_CNTR_4 |                                                            |
|     |                                               | 46h     | RRQ_TIME         | Current time read request                                  |
|     |                                               | 47h     | SET_PRE_CNTR_1   |                                                            |
|     |                                               | 48h     | SET_PRE_CNTR_2   |                                                            |
|     |                                               | 49h     | SET_POST_CNTR_1  |                                                            |
|     |                                               | 4Ah     | SET_POST_CNTR_2  | Stores the set time to the counter                         |
|     |                                               | 4Bh     | SET_POST_CNTR_3  |                                                            |
|     |                                               | 4Ch     | SET_POST_CNTR_4  |                                                            |
|     |                                               | 4Dh     | LRQ_TIME         | Set time load request to the counter                       |
|     | (D. 1.11.1)                                   | 4Eh     | LRQ_OFST         | Reflects the offset time                                   |
| 4   | (Power supply block)  RTC control registers 1 | 4Fh     | WKUP_PRE_CNTR_1  |                                                            |
|     |                                               | 50h     | WKUP_PRE_CNTR_2  |                                                            |
|     |                                               | 51h     | WKUP_POST_CNTR_1 |                                                            |
|     |                                               | 52h     | WKUP_POST_CNTR_2 | Sets the WakeUp time (absolute time, relative time)        |
|     |                                               | 53h     | WKUP_POST_CNTR_3 |                                                            |
|     |                                               | 54h     | WKUP_POST_CNTR_4 |                                                            |
|     |                                               | 55h     | LRQ_WU           | Reflects the WakeUp time registers                         |
|     |                                               | 56h     | CONFIG_WKUP      | Condition settings of WakeUp                               |
|     |                                               | 57h     | CNTR_STOP        | Enable control of RTC counter                              |
|     |                                               | 58h     | ALM_PRE_CNTR_1   |                                                            |
|     |                                               | 59h     | ALM_PRE_CNTR_2   |                                                            |
|     |                                               | 5Ah     | ALM_POST_CNTR_1  | Sets the interrupt output alarm time (absolute time,       |
|     | (D                                            | 5Bh     | ALM_POST_CNTR_2  | relative time)                                             |
| 5   | (Power supply block)  RTC control registers 2 | 5Ch     | ALM_POST_CNTR_3  |                                                            |
|     | KTC control registers 2                       | 5Dh     | ALM_POST_CNTR_4  |                                                            |
|     |                                               | 5Eh     | LRQ_ALM          | Reflects the interrupt output alarm time setting registers |
|     |                                               | 5Fh     | CONFIG_ALARM     | Sets the alarm condition                                   |
|     |                                               | 60h     | RRQ_LRQ_STATUS   | Time data status                                           |
|     | (Power supply block)                          | 61h     | DATA_GPS1        |                                                            |
| 6   | Information storage                           | 62h     | DATA_GPS2        | Stores the GPS data                                        |
|     | registers                                     | 63h     | DATA_GPS3        |                                                            |

| No. | Category          | Address                       | Register name | Application                                          |  |
|-----|-------------------|-------------------------------|---------------|------------------------------------------------------|--|
|     |                   | 64h                           | DATA_GPS4     |                                                      |  |
|     |                   | 65h                           | DATA_GPS5     |                                                      |  |
|     |                   | 66h                           | DATA_GPS6     |                                                      |  |
|     |                   | 67h                           | DATA_GPS7     |                                                      |  |
|     |                   | 68h                           | DATA_GPS8     |                                                      |  |
|     |                   | 69h                           | DATA_GPS9     |                                                      |  |
|     |                   | 6Ah                           | DATA_GPS10    |                                                      |  |
|     |                   | 6Bh                           | DATA_GPS11    |                                                      |  |
|     |                   | 6Ch                           | DATA_GPS12    |                                                      |  |
|     |                   | 6Dh                           | DATA_GPS13    |                                                      |  |
|     |                   | 6Eh                           | DATA_GPS14    |                                                      |  |
|     |                   | 6Fh                           | DATA_GPS15    |                                                      |  |
|     |                   | 70h                           | DATA_GPS16    |                                                      |  |
|     |                   | 71h                           | DATA_FREE1    |                                                      |  |
|     |                   | 72h                           | DATA_FREE2    |                                                      |  |
|     |                   | 73h                           | DATA_FREE3    | Stores the information required by the software side |  |
|     |                   | 74h                           | DATA_FREE4    |                                                      |  |
|     |                   | 75h                           | CNT_CHG1      |                                                      |  |
|     |                   | 76h                           | CNT_CHG2      | Battery voltage judgment and control registers       |  |
|     |                   | 77h                           | CNT_CHG3      |                                                      |  |
|     |                   | 78h                           | SET_T60_1     |                                                      |  |
|     |                   | 79h                           | SET_T60_2     |                                                      |  |
|     | (6) 11 1)         | 7Ah                           | SET_T45_1     |                                                      |  |
| 7   | (Charge block)    | 7Bh                           | SET_T45_2     |                                                      |  |
|     | Control registers | 7Ch                           | SET_T10_1     | Battery temperature control registers                |  |
|     |                   | 7Dh                           | SET_T10_2     |                                                      |  |
|     |                   | 7Eh                           | SET_T0_1      |                                                      |  |
|     |                   | 7Fh                           | SET_T0_2      |                                                      |  |
|     |                   | 80h                           | CNT_USB1      | USB charge control registers                         |  |
|     |                   | 81h                           | CNT_USB2      | C3D charge control registers                         |  |
|     |                   | 82h                           | SET_AFE1      |                                                      |  |
|     |                   | 83h                           | SET_AFE2      | AFE operation setting registers                      |  |
|     | (AEC 1.1- 1)      | 84h                           | SET_AFE3      |                                                      |  |
| 8   | (AFE block)       | 85h                           | DATA_AFEV_1   |                                                      |  |
|     | Control registers | rol registers 86h DATA_AFEV_2 | DATA_AFEV_2   | 1                                                    |  |
|     |                   | 87h                           | DATA_AFEI_1   | Stores the AFE measurement data                      |  |
|     |                   | 88h                           | DATA_AFEI_2   |                                                      |  |

SONY CXD5247GF

| No. | Category | Address | Register name  | Application                                        |  |
|-----|----------|---------|----------------|----------------------------------------------------|--|
|     |          |         | DATA_AFET_1    |                                                    |  |
|     |          |         | DATA_AFET_2    |                                                    |  |
|     |          | 8Bh     | LRQ_AFE        | Reflects the AFE measurement data to the registers |  |
|     |          |         | LRQ_AFED_STATE | AFE data status                                    |  |

<sup>\*</sup> Note that addresses 8Dh and higher are assigned as test registers, and should not be used.



# **Output control registers**

# EN\_CTRL1

| Address | bit | Access | Name       | Default | Description             |                     | Clear State     |
|---------|-----|--------|------------|---------|-------------------------|---------------------|-----------------|
|         | 7   | R/W    | -          | 0       | Reserved                |                     | Ready&DeepSleep |
|         | 6   | R/W    | -          | 0       | Reserved                |                     | Ready&DeepSleep |
|         | 5   | R/W    | EN L PERI1 | 1       | LDO PERI enable control | 0:disable, 1:enable | Ready&DeepSleep |
| 10h     | 4   | R/W    | EN_D_CORE1 | 1       | DDC_CORE enable control | 0:disable, 1:enable | Ready&DeepSleep |
| 1011    | 3   | R/W    | EN_L_ANA1  | 1       | LDO_ANA enable control  | 0:disable, 1:enable | Ready&DeepSleep |
|         | 2   | R/W    | EN_D_ANA1  | 1       | DDC_ANA enable control  | 0:disable, 1:enable | Ready&DeepSleep |
|         | 1   | R/W    | EN_L_EMMC1 | 1       | LDO_EMMC enable control | 0:disable, 1:enable | Ready&DeepSleep |
|         | 0   | R/W    | EN D IO1   | 1       | DDC IO enable control   | 0:disable, 1:enable | Ready&DeepSleep |

# EN\_CTRL2

| Ī | Address | bit | Access | Name      | Default | Description               |                     | Clear State     |
|---|---------|-----|--------|-----------|---------|---------------------------|---------------------|-----------------|
|   | 11h     | 0   | R/W    | EN_USBPHY | 1       | Power control for USB-PHY | 0:disable, 1:enable | Ready&DeepSleep |

<sup>\*</sup> Effective at the time of USB connection. (LDO\_USB33, LDO\_USB10, SW\_18\_OUT1)

# LOAD\_SW\_CTRL1

| Address | bit | Access | Name      | Default | Description                               | Clear State     |
|---------|-----|--------|-----------|---------|-------------------------------------------|-----------------|
|         | 7   | R/W    | -         | 0       | Reserved                                  | Ready&DeepSleep |
|         | 6   | R/W    | -         | 0       | Reserved                                  | Ready&DeepSleep |
|         | 5   | R/W    | -         | 0       | Reserved                                  | Ready&DeepSleep |
| 12h     | 4   | R/W    | EN_SW18_4 | 1       | SW_18_OUT4 enable control 0:open, 1:short | Ready&DeepSleep |
|         | 3   | R/W    | EN_SW18_3 | 1       | SW_18_OUT3 enable control 0:open, 1:short | Ready&DeepSleep |
|         | 2   | R/W    | EN_SW18_2 | 1       | SW_18_OUT2 enable control 0:open, 1:short | Ready&DeepSleep |
|         | 1   | R/W    | 1         | 1       | Reserved                                  | Ready&DeepSleep |
|         | 0   | R/W    | -         | 1       | Reserved                                  | Ready&DeepSleep |

# GPO\_CTRL1

| Address | bit | Access | Name      | Default | Ι                   | Clear State                 |       |
|---------|-----|--------|-----------|---------|---------------------|-----------------------------|-------|
|         | 7   | R/W    | GPO[3] EN | 0       | GPO3 output control | 0:Hi-Z, 1:GPO[3] reflection | Reset |
|         | 6   | R/W    | GPO[2] EN | 0       | GPO2 output control | 0:Hi-Z, 1:GPO[2] reflection | Reset |
|         | 5   | R/W    | GPO[1]_EN | 0       | GPO1 output control | 0:Hi-Z, 1:GPO[1] reflection | Reset |
| 13h     | 4   | R/W    | GPO[0]_EN | 0       | GPO0 output control | 0:Hi-Z, 1:GPO[0] reflection | Reset |
| 1311    | 3   | R/W    | GPO[3]    | 0       | GPO3 logic          | 0:Low output, 1:High output | Reset |
|         | 2   | R/W    | GPO[2]    | 0       | GPO2 logic          | 0:Low output, 1:High output | Reset |
|         | 1   | R/W    | GPO[1]    | 0       | GPO1 logic          | 0:Low output, 1:High output | Reset |
|         | 0   | R/W    | GPO[0]    | 0       | GPO0 logic          | 0:Low output, 1:High output | Reset |

### GPO\_CTRL2

| Address | bit | Access | Name      | Default | Description         |                             | Clear State |
|---------|-----|--------|-----------|---------|---------------------|-----------------------------|-------------|
|         | 7   | R/W    | GPO[7] EN | 0       | GPO7 output control | 0:Hi-Z, 1:GPO[7] reflection | Reset       |
|         | 6   | R/W    | GPO[6]_EN | 0       | GPO6 output control | 0:Hi-Z, 1:GPO[6] reflection | Reset       |
|         | 5   | R/W    | GPO[5] EN | 0       | GPO5 output control | 0:Hi-Z, 1:GPO[5] reflection | Reset       |
| 14h     | 4   | R/W    | GPO[4] EN | 0       | GPO4 output control | 0:Hi-Z, 1:GPO[4] reflection | Reset       |
| 1 .22   | 3   | R/W    | GPO[7]    | 0       | GPO7 logic          | 0:Low output, 1:High output | Reset       |
|         | 2   | R/W    | GPO[6]    | 0       | GPO6 logic          | 0:Low output, 1:High output | Reset       |
|         | 1   | R/W    | GPO[5]    | 0       | GPO5 logic          | 0:Low output, 1:High output | Reset       |
|         | 0   | R/W    | GPO[4]    | 0       | GPO4 logic          | 0:Low output, 1:High output | Reset       |

# VO\_DDC\_ANA

| Address | bit | Access | Name          | Default | Description                                                                                   | Clear State     |
|---------|-----|--------|---------------|---------|-----------------------------------------------------------------------------------------------|-----------------|
| 15h     | 5:0 | R/W    | VO_D_ANA[5:0] | 1Ch     | Output voltage setting register at PowerON. The setting voltage and the cord refer to table 1 | Ready&DeepSleep |

# VO\_DDC\_CORE

| Address | Bit | Access | Name           | Default | Description                                                                                   | Clear State     |
|---------|-----|--------|----------------|---------|-----------------------------------------------------------------------------------------------|-----------------|
| 16h     | 5:0 | R/W    | VO_D_CORE[5:0] | 24h     | Output voltage setting register at PowerON. The setting voltage and the cord refer to table 1 | Ready&DeepSleep |

# VO\_LDO\_EMMC/PERI

| Address | Bit | Access | Name           | Default | Description                                                                                    | Clear State     |
|---------|-----|--------|----------------|---------|------------------------------------------------------------------------------------------------|-----------------|
| 17h     | 7:4 | R/W    | VO_L_PERI[3:0] | 00h     | Output voltage setting register at PowerON.  The setting voltage and the cord refer to table 1 | Ready&DeepSleep |
| 1/11    | 3:0 | R/W    | VO_L_EMMC[3:0] | 00h     | Output voltage setting register at PowerON. The setting voltage and the cord refer to table 1  | Ready&DeepSleep |

# VO\_LDO\_ANA

| Address | Bit | Access | Name          | Default | Description                                                                                   | Clear State     |
|---------|-----|--------|---------------|---------|-----------------------------------------------------------------------------------------------|-----------------|
| 18h     | 5:0 | R/W    | VO_L_ANA[5:0] | 0Ch     | Output voltage setting register at PowerON. The setting voltage and the cord refer to table 1 | Ready&DeepSleep |

Table.1

| Address | DDC_ANA | DDC_CORE | LDO_ANA | LDO_EMMC | LDO_PE |
|---------|---------|----------|---------|----------|--------|
| 00h     |         | 0.55     |         | 3.3      | 3.3    |
| 01h     |         | 0.5625   |         | 3.2      | 3.2    |
| 02h     |         | 0.575    |         | 3.1      | 3.1    |
| 03h     |         | 0.5875   |         | 3.0      | 3.0    |
| 04h     | 0.6     | 0.6      | 0.6     | 2.9      | 2.9    |
| 05h     | 0.6125  | 0.6125   | 0.6     | 2.8      | 2.8    |
| 06h     | 0.625   | 0.625    | 0.625   | 2.7      | 2.7    |
| 07h     | 0.6375  | 0.6375   | 0.625   | 2.6      | 2.6    |
| 08h     | 0.65    | 0.65     | 0.65    | 2.5      | 2.5    |
| 09h     | 0.6625  | 0.6625   | 0.65    | 2.4      | 2.4    |
| 0Ah     | 0.675   | 0.675    | 0.675   | 2.3      | 2.3    |
| 0Bh     | 0.6875  | 0.6875   | 0.675   | 2.2      | 2.2    |
| 0Ch     | 0.7     | 0.7      | 0.7     | 2.1      | 2.1    |
| 0Dh     | 0.7125  | 0.7125   | 0.7     | 2.0      | 2.0    |
| 0Eh     | 0.725   | 0.725    | 0.725   | 1.9      | 1.9    |
| 0Fh     | 0.7375  | 0.7375   | 0.725   | 1.8      | 1.8    |
| 10h     | 0.75    | 0.75     | 0.75    |          |        |
| 11h     | 0.7625  | 0.7625   | 0.75    |          |        |
| 12h     | 0.775   | 0.775    | 0.775   |          |        |
| 13h     | 0.7875  | 0.7875   | 0.775   |          |        |
| 14h     | 0.8     | 0.8      | 0.8     |          |        |
| 15h     | 0.8125  | 0.8125   | 0.8     |          |        |
| 16h     | 0.825   | 0.825    | 0.825   |          |        |
| 17h     | 0.8375  | 0.8375   | 0.825   |          |        |
| 18h     | 0.85    | 0.85     | 0.85    |          |        |
| 19h     | 0.8625  | 0.8625   | 0.85    |          |        |
| 1Ah     | 0.875   | 0.875    | 0.875   |          |        |
| 1Bh     | 0.8875  | 0.8875   | 0.875   |          |        |
| 1Ch     | 0.9     | 0.9      | 0.9     |          |        |
| 1Dh     | 0.9125  | 0.9125   | 0.9     |          |        |
| 1Eh     | 0.925   | 0.925    | 0.925   |          |        |
| 1Fh     | 0.9375  | 0.9375   | 0.925   |          |        |
| 20h     | 0.95    | 0.95     | 0.95    |          |        |
| 21h     | 0.9625  | 0.9625   | 0.95    |          |        |
| 22h     | 0.975   | 0.975    | 0.975   |          |        |
| 23h     | 0.9875  | 0.9875   | 0.975   |          |        |
| 24h     | 1.0     | 1.0      | 1.0     |          |        |

|                 |               | Unit[V]      |  |
|-----------------|---------------|--------------|--|
| Address         | DDC_ANA       | DDC_CORE     |  |
| 25h             | 1.0125        | 1.0125       |  |
| 26h             | 1.025         | 1.025        |  |
| 27h             | 1.0375        | 1.0375       |  |
| 28h             | 1.05          | 1.05         |  |
| 29h             | 1.0625        | 1.0625       |  |
| 2Ah             | 1.075         | 1.075        |  |
| 2Bh             | 1.0875        | 1.0875       |  |
| 2Ch             | 1.1           | 1.1          |  |
| 2Dh             | 1.1125        | 1.1125       |  |
| 2Eh             | 1.125         |              |  |
| 2Fh             | 1.1375        |              |  |
| 30h             | 1.15          |              |  |
| 31h             | 1.1625        |              |  |
| 32h             | 1.175         |              |  |
| 33h             | 1.1875        |              |  |
| 34h             | 1.2           |              |  |
| 35h             | 1.2125        |              |  |
| 36h             | 1.225         |              |  |
| 37h             | 1.2375        |              |  |
| 38h             | 1.25          |              |  |
| 39h             | 1.2625        |              |  |
| 3Ah             | 1.275         |              |  |
| * Blue cell val | ues cannot be | set (input). |  |

<sup>\*</sup> Yellow cell values are the default settings

#### Power supply operating mode setting registers

CONFIG DDC IO 1

| Address | bit | Access | Name            | Default | Description                                                                        | Clear State |
|---------|-----|--------|-----------------|---------|------------------------------------------------------------------------------------|-------------|
|         | 5:4 | R/W    | PM_D_IO[1:0]    | 00b     | Output setting register at disable 00b:10kohm, 01b:3.10kohm, 10b:Hi-z, 11b:3.6Mohm | Reset       |
| 20h     | 3:2 | R/W    | IOST_D_IO[1:0]  | 10b     | Maximum output current setting at the time of start 00b:x0.5, 01b:x0.67, 10b:x1.0  | Reset       |
|         | 1:0 | R/W    | IOMAX_D_IO[1:0] | 10b     | Maximum output current setting 00b:x0.5, 01b:x0.67, 10b: x1.0                      | Reset       |

<sup>\*</sup>PM D IO: Setting register to remove an electric charge from output capacity at the time of a power supply output stop

#### CONFIG\_DDC\_IO\_2

| Address | bit | Access | Name             | Defaul<br>t | Description                                                                                    | Clear State |
|---------|-----|--------|------------------|-------------|------------------------------------------------------------------------------------------------|-------------|
|         | 7   | R/W    | NDRVOFF_D_IO     | 0           | Pre-driver OFF ability setting for output Low side-SW 0:x1.0, 1:x0.75                          | Reset       |
|         | 6   | R/W    | PDRVOFF_D_IO     | 0           | Pre-driver OFF ability setting for output High side-SW 0:x1.0, 1:x0.75                         | Reset       |
| 21h     | 5:4 | R/W    | NDRVON_D_IO[1:0] | 10b         | Pre-driver ON ability setting for output Low side-SW 00b:x0.5, 01b:x0.75, 10b:x1.0, 11b:x1.25  | Reset       |
|         | 3:2 | R/W    | PDRVON_D_IO[1:0] | 10b         | Pre-driver ON ability setting for output High side-SW 00b:x0.5, 01b:x0.75, 10b:x1.0, 11b:x1.25 | Reset       |
|         | 1:0 | R/W    | DT_D_IO[1:0]     | 10b         | Output dead time setting 00b:5ns, 01b:10ns 10b:15ns, 11b:25ns                                  | Reset       |

<sup>\*21</sup>h[7:2]: When noise of a DDC is a problem, it's established (It's set as the minus side.) The effect can be expected by the order of the A [5:4] >= [3:2] >> [7] >= [6]. But, for the performance as the DDC to become the deterioration direction, a change judgment of pros and cons is recommended with a set evaluation result.

#### CONFIG\_DDC\_IO\_3

| Address | Bit | Access | Name          | Default | Description                                                                     | Clear State |
|---------|-----|--------|---------------|---------|---------------------------------------------------------------------------------|-------------|
| 22h     | 1:0 | R/W    | ZCD_D_IO[1:0] | 10b     | ZCD detection threshold value setting 00b:x0.88, 01b:x0.94, 10b:x1.0, 11b:x1.06 | Reset       |

<sup>\*</sup>ZCD\_D\_IO: This register is used to slight adjustment of the electric power change efficiency.

<sup>\*</sup>IOST\_D\_IO: When the rush electric current which is at the time of a CXD5247GF start is a problem, please establish it. But, please pay attention to be connected with the starting time.

<sup>\*</sup>IOMAX\_D\_IO: When there is fear of noise mainly, it's established. But, please pay attention to the maximum loading capacity's falling. (200mA to 100mA@x0.5)

<sup>\*</sup>DT\_D\_IO: This register is used to slight adjustment of the electric power change efficiency. When it's short, it'll be the way of the efficient good, but when it passes the optimum point, please be careful about deteriorating.

SONY CXD5247GF

#### CONFIG DDC CORE 1

| Address | bit       | Access | Name              | Default | Description                                                                                     | Clear State |
|---------|-----------|--------|-------------------|---------|-------------------------------------------------------------------------------------------------|-------------|
|         | 5:4 R/W I |        | PM_D_CORE[1:0]    | 00b     | Output setting register at disable 00b:10kohm, 01b:10kohm, 10b:Hi-z, 11b:220ohm                 | Reset       |
| 23h     | 3:2       | R/W    | IOST_D_CORE[1:0]  | 10b     | Maximum output current setting at the time of start 00b:x0.5, 01b:x0.67, 10b:x1.0, 11b:Reserved | Reset       |
|         | 1:0       | R/W    | IOMAX_D_CORE[1:0] | 10b     | Maximum output current setting 00b:x0.5, 01b:x0.67, 10b:x1.0, 11b:Reserved                      | Reset       |

<sup>\*</sup>PM D CORE: Setting register to remove an electric charge from output capacity at the time of a power supply output stop

#### CONFIG\_DDC\_ CORE \_2

| Address | bit                          | Access | Name               | Default                                                                                        | Description                                                                                   | Clear State |
|---------|------------------------------|--------|--------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------|
|         | 7                            | R/W    | NDRVOFF_D_CORE     | 0                                                                                              | Pre-driver OFF ability setting for output Low side-SW 0:x1.0, 1:x0.75                         | Reset       |
|         | 6                            | R/W    | PDRVOFF_D_CORE     | 0                                                                                              | Pre-driver OFF ability setting for output High side-SW 0:x1.0, 1:x0.75                        | Reset       |
| 24h     | 5:4                          | R/W    | NDRVON_D_CORE[1:0] | 10b                                                                                            | Pre-driver ON ability setting for output Low side-SW 00b:x0.5, 01b:x0.75, 10b:x1.0, 11b:x1.25 | Reset       |
|         | 3:2 R/W PDRVON_D_CORE[1:0] 1 |        | 10b                | Pre-driver ON ability setting for output High side-SW 00b:x0.5, 01b:x0.75, 10b:x1.0, 11b:x1.25 | Reset                                                                                         |             |
|         | 1:0                          | R/W    | DT_D_CORE[1:0]     | 10b                                                                                            | Output dead time setting 00b:5ns, 01b:10ns 10b:15ns, 11b:25ns                                 | Reset       |

<sup>\*24</sup>h[7:2]: When noise of a DDC is a problem, it's established (It's set as the minus side.) The effect can be expected by the order of the A [5:4] >= [3:2] >> [7] >= [6]. But, for the performance as the DDC to become the deterioration direction, a change judgment of pros and cons is recommended with a set evaluation result.

#### CONFIG DDC CORE 3

| Addres | s bit | Access | Name            | Default | Description                                                                     | Clear State |
|--------|-------|--------|-----------------|---------|---------------------------------------------------------------------------------|-------------|
| 25h    | 1:0   | R/W    | ZCD_D_CORE[1:0] | 10b     | ZCD detection threshold value setting 00b:x0.88, 01b:x0.94, 10b:x1.0, 11b:x1.06 | Reset       |

<sup>\*</sup>ZCD\_D\_CORE : This register is used to slight adjustment of the electric power change efficiency.

<sup>\*</sup>The time of Power ON can also move only 11b in 23h [5:4]. When changing the DDC\_CORE voltage, when also making them reach the setting voltage by a short time in untensioned, it's established.  $(1.0V \rightarrow 0.7V)$ 

<sup>\*</sup>IOST\_D\_CORE: When the rush electric current which is at the time of a CXD5247GF start is a problem, please establish it. But, please pay attention to be connected with the starting time.

<sup>\*</sup>IOMAX\_D\_CORE: When there is fear of noise mainly, it's established. But, please pay attention to the maximum loading capacity's falling.(100mA to 50mA@x0.5)

<sup>\*</sup>DT\_D\_IO: This register is used to slight adjustment of the electric power change efficiency. When it's short, it'll be the way of the efficient good, but when it passes the optimum point, please be careful about deteriorating.

#### CONFIG DDC ANA 1

| Address | bit     | Access | Name             | Default | Description                                                                                     | Clear State |
|---------|---------|--------|------------------|---------|-------------------------------------------------------------------------------------------------|-------------|
|         | 5:4     | R/W    | PM_D_ANA[1:0]    | 00b     | Output setting register at disable 00b:10kohm, 01b:10kohm, 10b:Hi-z, 11b:3.6Mohm                | Reset       |
| 26h     | 3:2 R/W |        | IOST_D_ANA[1:0]  | 10b     | Maximum output current setting at the time of start 00b:x0.5, 01b:x0.67, 10b:x1.0, 11b:Reserved | Reset       |
|         | 1:0     | R/W    | IOMAX_D_ANA[1:0] | 10b     | Maximum output current setting 00b:x0.5, 01b:x0.67, 10b:x1.0, 11b:Reserved                      | Reset       |

<sup>\*</sup>PM D ANA: Setting register to remove an electric charge from output capacity at the time of a power supply output stop

#### CONFIG DDC ANA 2

| Address | bit                       | Access                                                                                      | Name              | Default                                                                                        | Description                                                                                   | Clear State |
|---------|---------------------------|---------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------|
|         | 7                         | 7 R/W NDRVOFF_D_ANA 0 Pre-driver OFF ability setting for output Low side-SW 0:x1.0, 1:x0.75 |                   | Reset                                                                                          |                                                                                               |             |
|         | 6 R/W                     |                                                                                             | PDRVOFF_D_ANA     | 0                                                                                              | Pre-driver OFF ability setting for output High side-SW 0:x1.0, 1:x0.75                        | Reset       |
| 27h     | 5:4                       | R/W                                                                                         | NDRVON_D_ANA[1:0] | 10b                                                                                            | Pre-driver ON ability setting for output Low side-SW 00b:x0.5, 01b:x0.75, 10b:x1.0, 11b:x1.25 | Reset       |
|         | 3:2 R/W PDRVON_D_ANA[1:0] |                                                                                             | 10b               | Pre-driver ON ability setting for output High side-SW 00b:x0.5, 01b:x0.75, 10b:x1.0, 11b:x1.25 | Reset                                                                                         |             |
|         | 1:0                       | R/W                                                                                         | DT_D_ANA[1:0]     | 10b                                                                                            | Output dead time setting 00b:5ns, 01b:10ns 10b:15ns, 11b:25ns                                 | Reset       |

<sup>\*27</sup>h[7:2]: When noise of a DDC is a problem, it's established (It's set as the minus side.) The effect can be expected by the order of the A [5:4] >= [3:2] >> [7] >= [6]. But, for the performance as the DDC to become the deterioration direction, a change judgment of pros and cons is recommended with a set evaluation result.

#### CONFIG DDC ANA 3

| Address | bit | Access | Name           | Default | Description                                                                     | Clear State |
|---------|-----|--------|----------------|---------|---------------------------------------------------------------------------------|-------------|
| 28h     | 1:0 | R/W    | ZCD_D_ANA[1:0] | I 10h   | ZCD detection threshold value setting 00b:x0.88, 01b:x0.94, 10b:x1.0, 11b:x1.06 | Reset       |

<sup>\*</sup>ZCD\_D\_ANA: This register is used to slight adjustment of the electric power change efficiency.

#### CONFIG LDO

| Address | bit                         | Access | Name                  | Default                                                  | Description                                                                                                    | Clear State |
|---------|-----------------------------|--------|-----------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------|
|         | 7:6                         | R/W    | R/W ZCONT_L_UPHY[1:0] |                                                          | LDO_USB10<br>00b:1Mohm, 01b:HiZ, 10b:1kohm,11b:1kohm<br>LDO_USB33<br>00b:3.3Mohm, 01b:HiZ, 10b:1kohm,11b:1kohm | Reset       |
| 29h     | 5:4                         | R/W    | ZCONT_L_PERI[1:0]     | 00b                                                      | LDO_PERI_OUT<br>00b:0.5Mohm, 01b:HiZ, 10b:1kohm,11b:1kohm                                                      | Reset       |
|         | 3:2 R/W ZCONT_L_ANA[1:0] 00 |        | 00b                   | LDO_ANA_OUT<br>00b:0.5Mohm, 01b:HiZ, 10b:1kohm,11b:1kohm | Reset                                                                                                          |             |
|         | 1:0                         | R/W    | ZCONT_L_EMMC[1:0]     | 00b                                                      | LDO_EMMC_OUT<br>00b:0.5Mohm, 01b:HiZ, 10b:1kohm,11b:1kohm                                                      | Reset       |

<sup>\*</sup>ZCONT L \*: Setting register to remove an electric charge from output capacity at the time of a power supply output stop

<sup>\*</sup>IOST\_D\_ANA: When the rush electric current which is at the time of a CXD5247GF start is a problem, please establish it. But, please pay attention to be connected with the starting time.

<sup>\*</sup>IOMAX\_D\_ANA: When there is fear of noise mainly, it's established. But, please pay attention to the maximum loading capacity's falling.(10mA to 5mA@x0.5)

<sup>\*</sup>DT\_D\_IO: This register is used to slight adjustment of the electric power change efficiency. When it's short, it'll be the way of the efficient good, but when it passes the optimum point, please be careful about deteriorating.

#### Status control registers

WKUP STATUS (Return factor to "Power ON")

| Address | bit | Access | Name             | Default | Description                                                                                                               | Clear State |
|---------|-----|--------|------------------|---------|---------------------------------------------------------------------------------------------------------------------------|-------------|
|         | 7   | R      | VSYS WKUP        | 0b      | 0:normal, 1:SET DWN PRE                                                                                                   | Reset       |
|         | 6:5 | R      | USB_WKUP[1:0]    | i uun   | 00b:normal, 01b:USB connect1(from Deep Sleep) , 10b:USB connect2(from Dead Battery)                                       | Reset       |
| 30h     | 4:3 | R      | RST_WKUP[1:0]    | 00b     | 00b:normal, 01b: CMD_SYS_RST, 10b:WDT                                                                                     | Reset       |
|         | 2:0 | R      | NORMAL_WKUP[2:0] |         | 000b:normal, 001b:xINT_WKUPS pin "low",<br>010b:xINT_WKUPL pin "low", 011b:Alarm,<br>100b:CMD_WKUP, 101b:CMD_SLP[2:0]=001 | Reset       |



# WKUP\_STATUS\_CLR

| Address | bit | Access | Name            | Default | Description              |                     | Clear State |
|---------|-----|--------|-----------------|---------|--------------------------|---------------------|-------------|
|         | 3   | R/W    | VSYS WKUP CLR   | 0       | Clear "VSYS WKUP"        | 0:disable, 1:enable | Reset       |
| 31h     | 2   | R/W    | USB_WKUP_CLR    | 0       | Clear "USB_WKUP[1:0]"    | 0:disable, 1:enable | Reset       |
| 3111    | 1   | R/W    | RST_WKUP_CLR    | 0       | Clear "RST_WKUP[1:0]"    | 0:disable, 1:enable | Reset       |
|         | 0   | R/W    | NORMAL WKUP CLR | 0       | Clear "NORMAL WKUP[2:0]" | 0:disable, 1:enable | Reset       |

<sup>\*</sup>After having cleared "WKUP\_STATU", "0" is stored.

# WKUP\_TRG

| Address | bit | Access | Name           | Default | Description                 |                         | Clear State |
|---------|-----|--------|----------------|---------|-----------------------------|-------------------------|-------------|
|         | 6   | R      | TRG_VSYS_WKUP  | 0       | SET_DWN_PRE signal          | 0:no signal, 1:signal   | Reset       |
|         | 5   | R      | TRG_USB2_WKUP  | 0       | USB connect at Dead Battery | 0:disconnect, 1:connect | Reset       |
|         | 4   | R      | TRG_USB1_WKUP  | 0       | USB connect at Good Battery | 0:disconnect, 1:connect | Reset       |
| 32h     | 3   | R      | TRG_CMD_WKUP   | 0       | CMD_WKUP signal             | 0:no signal, 1:signal   | Reset       |
|         | 2   | R      | TRG ALARM WKUP | 0       | Alarm signal                | 0:no signal, 1:signal   | Reset       |
|         | 1   | R      | TRG INT WKUPL  | 0       | xINT WKUPL pin              | 0:Hi , 1:Lo             | Reset       |
|         | 0   | R      | TRG INT WKUPS  | 0       | xINT WKUPS pin              | 0:Hi , 1:Lo             | Reset       |

<sup>\*</sup>Start factor maintenance register

### WKUP\_TRG\_CLR

| Address | bit | Access | Name               | Default | Description            |                     | Clear State |
|---------|-----|--------|--------------------|---------|------------------------|---------------------|-------------|
|         | 6   | R/W    | TRG_VSYS_WKUP_CLR  | 0       | Clear "TRG_VSYS_WKUP"  | 0:disable, 1:enable | Reset       |
|         | 5   | R/W    | TRG_USB2_WKUP_CLR  | 0       | Clear "TRG_USB2_WKUP"  | 0:disable, 1:enable | Reset       |
|         | 4   | R/W    | TRG_USB1_WKUP_CLR  | 0       | Clear "TRG_USB1_WKUP"  | 0:disable, 1:enable | Reset       |
| 33h     | 3   | R/W    | TRG_CMD_WKUP_CLR   | 0       | Clear "TRG_CMD_WKUP"   | 0:disable, 1:enable | Reset       |
|         | 2   | R/W    | TRG_ALARM_WKUP_CLR | 0       | Clear "TRG_ALARM_WKUP" | 0:disable, 1:enable | Reset       |
|         | 1   | R/W    | TRG_INT_WKUPL_CLR  | 0       | Clear "TRG_INT_WKUPL"  | 0:disable, 1:enable | Reset       |
|         | 0   | R/W    | TRG_INT_WKUPS_CLR  | 0       | Clear "TRG_INT_WKUPS"  | 0:disable, 1:enable | Reset       |

<sup>\*</sup>After having cleared "WKUP\_TRG", "0" is stored.

# INTO\_STATUS

| Address  | bit | Access | Name           | Default | Description        |                       | Clear State |
|----------|-----|--------|----------------|---------|--------------------|-----------------------|-------------|
|          | 3   | R      | REG_VSYS_INTO  | 0       | SET_DWN_PRE signal | 0:no signal, 1:signal | Reset       |
| 34h      | 2   | R      | REG_WKUPL_INTO | 0       | xINT_WKUPL pin     | 0:Hi , 1:Lo           | Reset       |
| <i>5</i> | 1   | R      | REG_WKUPS_INTO | 0       | xINT_WKUPS pin     | 0:Hi , 1:Lo           | Reset       |
|          | 0   | R      | REG ALARM INTO | 0       | Alarm signal       | 0:no signal, 1:signal | Reset       |

<sup>\* &</sup>quot;INT\_OUT pin output" factor maintenance register

# INTO\_STATUS\_CLR

| Address | bit | Access | Name               | Default | Descriptio             | n                   | Clear State |
|---------|-----|--------|--------------------|---------|------------------------|---------------------|-------------|
|         | 3   | R/W    | REG_VSYS_INTO_CLR  | 0       | Clear "REG_VSYS_INTO"  | 0:disable, 1:enable | Reset       |
| 35h     | 2   | R/W    | REG_WKUPL_INTO_CLR | 0       | Clear "REG_WKUPL_INTO" | 0:disable, 1:enable | Reset       |
| 2011    | 1   | R/W    | REG_WKUPS_INTO_CLR | 0       | Clear "REG_WKUPS_INTO" | 0:disable, 1:enable | Reset       |
|         | 0   | R/W    | REG ALARM INTO CLR | 0       | Clear "REG ALARM INTO" | 0:disable, 1:enable | Reset       |

<sup>\*</sup>After having cleared "INTO\_STATUS", "0" is stored.

### VMIN\_DDC\_CORE

| Address | bit | Access | Name             | Default | Description                                                                                                                  | Clear State |
|---------|-----|--------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------|-------------|
| 36h     | 5:0 | R      | VMIN_D_CORE[5:0] | /4h     | The setting voltage before the WDT effect is maintained to this register. The setting voltage and the cord refer to Table 1. | Reset       |

#### CMD\_CTRL

| Address | Bit | Access | Name           | Default | Description                            |                     | Clear State |
|---------|-----|--------|----------------|---------|----------------------------------------|---------------------|-------------|
|         | 6   | R/W    | CMD WDT RST[1] | 0       | WDT enable command                     | 0:disable, 1:enable | Reset       |
|         | 5   | R/W    | CMD_WDT_RST[0] | 0       | WDT reset command                      | 0:disable, 1:enable | Reset       |
|         | 4   | R/W    | CMD_SYS_RST    | 0       | System reset command                   | 0:disable, 1:enable | Reset       |
| 37h     | 3   | R/W    | CMD_WKUP       | 0       | Return to "Power ON" command           | 0:disable, 1:enable | Reset       |
|         | 2   | R/W    | CMD_SLP[2]     | 1       | Return to "Power ON" by xINT_WKUP pin. | 0:disable, 1:enable | Reset       |
|         | 1   | R/W    | CMD_SLP[1]     | 1       | Return to "Power ON" by Alarm WakeUp.  | 0:disable, 1:enable | Reset       |
|         | 0   | R/W    | CMD_SLP[0]     | 0       | Sleep command                          | 0:disable, 1:enable | Reset       |

<sup>\*1</sup> In CMD SLP [0], "0" is stored by moving to "Start Up" state.

#### CONFIG\_INT\_WKUP

| Address | bit | Access | Name            | Default | Description                                                         | Clear State |
|---------|-----|--------|-----------------|---------|---------------------------------------------------------------------|-------------|
| 38h     | 1   | R/W    | SET_xINT_WKUPL  | 0       | State transition of "Deep Sleep" and "Start UP" 0:disable, 1:enable | Reset       |
| 38n     | 0   | R/W    | MODE_xINT_WKUPS | 0       | Kind of the trigger of "the xINT_WKUPS pin" 0:level, 1:edge         | Reset       |

<sup>\*</sup>SET\_xINT\_WKUPL: The transition to "Deep Sleep" is effective only in "Power ON", the transition to "Start UP" is effective only in "Deep Sleep".

### $CONFIG\_WDT$

| Address | bit | Access | Name           | Default | Description                    | Clear State |
|---------|-----|--------|----------------|---------|--------------------------------|-------------|
| 201-    | 7:4 | R/W    | INTVL WDT[3:0] | 0000b   | Time-up time setting is higher | Reset       |
| 39h     | 3:0 | R/W    | PREC WDT[3:0]  | 0000b   | Time-up time setting is lower  | Reset       |

<sup>\*2</sup> When CMD\_SLP [2:0]=001 is set, the state automatically moves from "Deep Sleep" to "Power ON".

<sup>\*3</sup> In CMD WKUP, "0" is stored by moving to "Start Up" state.

<sup>\*4</sup> In CMD SYS RST, "0" is stored by moving to "Ready" state.

<sup>\*5</sup> In CMD\_WDT\_RST [0], "0" is stored by "reset to WDT" or "clear of WKUP\_TRG".

<sup>\*</sup> As for the transition time by "xINT\_WKUPL pin", it is fixed for three seconds.

#### SET\_DWN\_PRE1

| Addres | s bit | Access | Name              | Default | Description                                                                                               | Clear State |
|--------|-------|--------|-------------------|---------|-----------------------------------------------------------------------------------------------------------|-------------|
| 3Ah    | 7:0   | R/W    | DWN_PRE_DET1[7:0] | 00h     | Voltage setting register to notify of before system movement lower limit voltage (the LSB side: 7 - 0bit) | Reset       |

#### SET\_DWN\_PRE2

| Address | bit | Access | Name              | Default | Description                                                                                               | Clear State |
|---------|-----|--------|-------------------|---------|-----------------------------------------------------------------------------------------------------------|-------------|
| 3Bh     | 1:0 | R/W    | DWN_PRE_DET2[1:0] | USD     | Voltage setting register to notify of before system movement lower limit voltage (the LSB side: 1 - 0bit) | Reset       |

<sup>\*</sup>Automatically returning it to a "Power ON" state by the battery voltage drop in "Deep Sleep" state and outside notice (INT\_OUT pin) are possible by setting 3A/3Bh.

#### SET\_VSYS\_ACT

| Address | Bit | Access | Name              | Default | Description                                     | Clear State |
|---------|-----|--------|-------------------|---------|-------------------------------------------------|-------------|
| 3Ch     | 7:0 | R/W    | SET_VSYS_DET[7:0] | BDh     | System movement lower limit voltage (18mV*Data) | Reset       |

<sup>\*</sup>SET\_VSYS\_ACT links CHG\_VBAT1(judgment of Good/Dead Battery)

Default: a value at the time of the voltage drop 3.396V-72mV(18mV\*4bit)=3.324V

### LRQ\_SET\_VSYS

| Address | Bit | Access | Name         | Default | Description                 |                     | Clear State |
|---------|-----|--------|--------------|---------|-----------------------------|---------------------|-------------|
| 3Dh     | 1   | R/W    | LRQ_DWN_PRE  | 0       | Setting SET_DWN_PRE(3A,3Bh) | 0:disable, 1:enable | Reset       |
| SDII    | 0   | R/W    | LRQ_VSYS_ACT | 0       | Setting SET_VSYS_ACT(3Ch)   | 0:disable, 1:enable | Reset       |

#### LRQ\_VSYS\_STATE

| Address | Bit | Access | Name           | Default | Descrip                | Clear State                                      |       |
|---------|-----|--------|----------------|---------|------------------------|--------------------------------------------------|-------|
| 3Eh     | 1   | R      | LRQ_DWN_STATE  | 0       | Status of LRQ_DWN_PRE  | 0: Setting non-completion, 1: Setting completion | Reset |
| 3En     | 0   | R      | LRQ_VSYS_STATE | 0       | Status of LRQ_VSYS_ACT | 0: Setting non-completion, 1: Setting completion | Reset |

#### LRQ\_SET\_VSYS

| Address | Bit | Access | Name        | Default | Description                           |                     | Clear State |
|---------|-----|--------|-------------|---------|---------------------------------------|---------------------|-------------|
|         | 4   | R/W    | SEL_INT_OUT | 0       | Output mode select of the INT_OUT pin | 0:CMOS, 1:Hiz       | Ready       |
|         | 3   | R/W    | INT_SEL[3]  | 1       | SYS_DWN_PRE[9:0]                      | 0:disable, 1:enable | Reset       |
| 3Fh     | 2   | R/W    | INT_SEL[2]  | 1       | xINT_WKUPS pin                        | 0:disable, 1:enable | Reset       |
|         | 1   | R/W    | INT_SEL[1]  | 1       | xINT_WKUPL pin                        | 0:disable, 1:enable | Reset       |
|         | 0   | R/W    | INT_SEL[0]  | 1       | Alarm                                 | 0:disable, 1:enable | Reset       |

<sup>\*</sup>Setting of the voltage  $4.492 \text{mV} \times \text{``3A/3Bh''}$  Default  $4.492 \text{mV} \times \text{``0300h''} = 3.45 \text{V}$ 

<sup>\*</sup>Setting of the voltage 18mV×"3Ch" Default: 18mV×"BDh"=3.396V

<sup>\*</sup>The setting in 3C is a value at the time of the rises in voltage. The hysteresis is 4bit fixation.

# **RTC control registers 1**

# CURT\_PRE\_CNTR\_1

| Address | bit | Access | Name            | Default | Description                                             | Clear State |
|---------|-----|--------|-----------------|---------|---------------------------------------------------------|-------------|
| 40h     | 7:0 | R/W    | CURT_PRE_1[7:0] | 00h     | Stores a "pre-counter value" from the LSB side.(7-0bit) | Reset       |

# $CURT\_PRE\_CNTR\_2$

| Address | bit | Access | Name            | Default | Description                                              | Clear State |
|---------|-----|--------|-----------------|---------|----------------------------------------------------------|-------------|
| 41h     | 6:0 | R/W    | CURT_PRE_2[6:0] | 00h     | Stores a "pre-counter value" from the LSB side.(14-8bit) | Reset       |

# CURT\_POST\_CNTR\_1

| Address | bit | Access | Name             | Default | Description                                              | Clear State |
|---------|-----|--------|------------------|---------|----------------------------------------------------------|-------------|
| 42h     | 7:0 | R/W    | CURT POST 1[7:0] | 00h     | Stores a "post-counter value" from the LSB side.(7-0bit) | Reset       |

# CURT\_POST\_CNTR\_2

| Address | bit | Access | Name             | Default | Description                                               | Clear State |
|---------|-----|--------|------------------|---------|-----------------------------------------------------------|-------------|
| 43h     | 7:0 | R/W    | CURT_POST_2[7:0] | 00h     | Stores a "post-counter value" from the LSB side.(15-8bit) | Reset       |

# CURT\_POST\_CNTR\_3

| Address | bit | Access | Name             | Default | Description                                                | Clear State |
|---------|-----|--------|------------------|---------|------------------------------------------------------------|-------------|
| 44h     | 7:0 | R/W    | CURT_POST_3[7:0] | 00h     | Stores a "post-counter value" from the LSB side.(23-16bit) | Reset       |

# CURT\_POST\_CNTR\_4

| Address | bit | Access | Name             | Default | Description                                                | Clear State |
|---------|-----|--------|------------------|---------|------------------------------------------------------------|-------------|
| 45h     | 7:0 | R/W    | CURT_POST_4[7:0] | 00h     | Stores a "post-counter value" from the LSB side.(31-24bit) | Reset       |

# RRQ\_TIME

| Address | bit | Access | Name     | Default | Description                               |                     | Clear State |
|---------|-----|--------|----------|---------|-------------------------------------------|---------------------|-------------|
| 46h     | 0   | R/W    | RRQ TIME | 0       | Hold request of the present time register | 0:disable, 1:enable | Reset       |

<sup>\*</sup> After stored the present time to a present time register, "0" is stored

# SET\_PRE\_CNTR\_1

| Address | bit | Access | Name           | Default | Description                                                      | Clear State |
|---------|-----|--------|----------------|---------|------------------------------------------------------------------|-------------|
| 47h     | 7:0 | R/W    | SET_PRE_1[7:0] | 00h     | Stores a set value to the pre-counter from the LSB side (7-0bit) | Reset       |

# SET\_PRE\_CNTR\_2

| Address | bit | Access | Name           | Default | Description                                                       | Clear State |
|---------|-----|--------|----------------|---------|-------------------------------------------------------------------|-------------|
| 48h     | 6:0 | R/W    | SET PRE 2[6:0] | 00h     | Stores a set value to the pre-counter from the LSB side (14-8bit) | Reset       |

# SET\_POST\_CNTR\_1

| Address | bit | Access | Name            | Default | Description                                                       | Clear State |
|---------|-----|--------|-----------------|---------|-------------------------------------------------------------------|-------------|
| 49h     | 7:0 | R/W    | SET_POST_1[7:0] | 00h     | Stores a set value to the post-counter from the LSB side (7-0bit) | Reset       |

# SET\_POST\_CNTR\_2

| Address | bit | Access | Name            | Default | Description                                                        | Clear State |
|---------|-----|--------|-----------------|---------|--------------------------------------------------------------------|-------------|
| 4Ah     | 7:0 | R/W    | SET POST 2[7:0] | 00h     | Stores a set value to the post-counter from the LSB side (15-8bit) | Reset       |

# SET\_POST\_CNTR\_3

| Address | bit | Access | Name            | Default | Description                                                         | Clear State |
|---------|-----|--------|-----------------|---------|---------------------------------------------------------------------|-------------|
| 4Bh     | 7:0 | R/W    | SET_POST_3[7:0] | 00h     | Stores a set value to the post-counter from the LSB side (23-16bit) | Reset       |

# SET\_POST\_CNTR\_4

| Address | bit | Access | Name            | Default | Description                                                         | Clear State |
|---------|-----|--------|-----------------|---------|---------------------------------------------------------------------|-------------|
| 4Ch     | 7:0 | R/W    | SET POST 4[7:0] | 00h     | Stores a set value to the post-counter from the LSB side (31-24bit) | Reset       |

# LRQ\_TIME

| Address | bit | Access | Name     | Default | Description                                                                             | Clear State |
|---------|-----|--------|----------|---------|-----------------------------------------------------------------------------------------|-------------|
| 4Dh     | 0   | R/W    | LRQ_TIME | 1 0     | Road request to the present time register of the 0:disable, 1:enable time road register | Reset       |

<sup>\*</sup>After loaded a time load register value to a present time register, "0" is stored

# LRQ\_OFST

| Address | bit | Access | Name     | Default | Description             |                     | Clear State |
|---------|-----|--------|----------|---------|-------------------------|---------------------|-------------|
| 4Eh     | 0   | R/W    | LRQ OFST | 0       | Let reflect offset time | 0:disable, 1:enable | Reset       |

<sup>\*</sup>After reflect offset time, "0" is stored

# WKUP\_PRE\_CNTR\_1

| Address | bit | Access | Name            | Default | Description                                                                         | Clear State |
|---------|-----|--------|-----------------|---------|-------------------------------------------------------------------------------------|-------------|
| 4Fh     | 7:0 | R/W    | WKUP_PRE_1[7:0] | i oon   | Stores an offset time for time revision to a pre-counter from the LSB side.(7-0bit) | Reset       |

### WKUP\_PRE\_CNTR\_2

| Address | bit | Access | Name            | Default | Description                                                                          | Clear State |
|---------|-----|--------|-----------------|---------|--------------------------------------------------------------------------------------|-------------|
| 50h     | 6:0 | R/W    | WKUP_PRE_2[6:0] | 1 ()()h | Stores an offset time for time revision to a pre-counter from the LSB side.(14-8bit) | Reset       |

CXD5247GF

# WKUP\_POST\_CNTR\_1

| Address | bit | Access | Name             | Default | Description                                                                          | Clear State |
|---------|-----|--------|------------------|---------|--------------------------------------------------------------------------------------|-------------|
| 51h     | 7:0 | R/W    | WKUP_POST_1[7:0] | OOh     | Stores an offset time for time revision to a post-counter from the LSB side.(7-0bit) | Reset       |

### WKUP\_POST\_CNTR\_2

| Address | bit | Access | Name             | Default | Description                                                                           | Clear State |
|---------|-----|--------|------------------|---------|---------------------------------------------------------------------------------------|-------------|
| 52h     | 7:0 | R/W    | WKUP_POST_2[7:0] | 1 ()()h | Stores an offset time for time revision to a post-counter from the LSB side.(15-8bit) | Reset       |

### WKUP\_POST\_CNTR\_3

| Address | bit | Access | Name             | Default | Description                                                                            | Clear State |
|---------|-----|--------|------------------|---------|----------------------------------------------------------------------------------------|-------------|
| 53h     | 7:0 | R/W    | WKUP_POST_3[7:0] |         | Stores an offset time for time revision to a post-counter from the LSB side.(23-16bit) | Reset       |

# WKUP\_POST\_CNTR\_4

| Address | bit | Access | Name             | Default | Description                                                                            | Clear State |
|---------|-----|--------|------------------|---------|----------------------------------------------------------------------------------------|-------------|
| 54h     | 7:0 | R/W    | WKUP_POST_4[7:0] | ()()h   | Stores an offset time for time revision to a post-counter from the LSB side.(31-24bit) | Reset       |

# LRQ\_WU

| Address | bit | Access | Name   | Default | 1                                                                                            | Clear State |
|---------|-----|--------|--------|---------|----------------------------------------------------------------------------------------------|-------------|
| 55h     | 0   | R/W    | LRQ_WU | 0       | Let reflect WakeUp time register and WakeUp condition setting register.  0:disable, 1:enable | Reset       |

<sup>\*</sup>After reflect WakeUp time register, "0" is stored

# CONFIG\_WKUP

| Address | bit | Access | Name           | Default |                                                | 1                                | Clear State |
|---------|-----|--------|----------------|---------|------------------------------------------------|----------------------------------|-------------|
| 56h     | 1   | R/W    | CONFIG_WKUP[1] | 0       | Repetition select in case of the relative time | 0:Not Repeat, 1:Repeat           | Reset       |
|         | 0   | R/W    | CONFIG_WKUP[0] | 0       | Select of the WakeUp time                      | 0:absolute time, 1:relative time | Reset       |

<sup>\*</sup>Reflected at after writing in 1 to LRQ\_WU

### CNTR\_STOP

| Address | bit | Access | Name      | Default | Description                     |                     | Clear State |
|---------|-----|--------|-----------|---------|---------------------------------|---------------------|-------------|
| 57h     | 0   | R/W    | CNTR_STOP | 1       | Clock enable of the RTC counter | 0:disable, 1:enable | Reset       |

SONY CXD5247GF

# RTC control registers 2

# ALM\_PRE\_CNTR\_1

| Address | bit | Access | Name           | Default | Description                                           | Clear State |
|---------|-----|--------|----------------|---------|-------------------------------------------------------|-------------|
| 58h     | 7:0 | R/W    | ALM_PRE_1[7:0] | 00h     | Stores a pre-counter value from the LSB side.(7-0bit) | Reset       |

### ALM\_PRE\_CNTR\_2

| Address | bit | Access | Name           | Default | Description                                            | Clear State |
|---------|-----|--------|----------------|---------|--------------------------------------------------------|-------------|
| 59h     | 6:0 | R/W    | ALM PRE 2[6:0] | 00h     | Stores a pre-counter value from the LSB side.(14-8bit) | Reset       |

#### ALM\_POST\_CNTR\_1

| Address | bit | Access | Name            | Default | Description                                            | Clear State |
|---------|-----|--------|-----------------|---------|--------------------------------------------------------|-------------|
| 5Ah     | 7:0 | R/W    | ALM POST 1[7:0] | 00h     | Stores a post-counter value from the LSB side.(7-0bit) | Reset       |

### ALM\_POST\_CNTR\_2

| Address | bit | Access | Name            | Default | Description                                             | Clear State |
|---------|-----|--------|-----------------|---------|---------------------------------------------------------|-------------|
| 5Bh     | 7:0 | R/W    | ALM POST 2[7:0] | 00h     | Stores a post-counter value from the LSB side.(15-8bit) | Reset       |

### ALM\_POST\_CNTR\_3

| Address | bit | Access | Name            | Default | Description                                              | Clear State |
|---------|-----|--------|-----------------|---------|----------------------------------------------------------|-------------|
| 5Ch     | 7:0 | R/W    | ALM POST 3[7:0] | 00h     | Stores a post-counter value from the LSB side.(23-16bit) | Reset       |

### ALM\_POST\_CNTR\_4

| Address | bit | Access | Name            | Default | Description                                              | Clear State |
|---------|-----|--------|-----------------|---------|----------------------------------------------------------|-------------|
| 5Dh     | 7:0 | R/W    | ALM POST 4[7:0] | 00h     | Stores a post-counter value from the LSB side.(31-24bit) | Reset       |

#### LRQ\_ALM

| Addr | ess | bit | Access | Name    | Default | Description                                                                                                    | Clear State |
|------|-----|-----|--------|---------|---------|----------------------------------------------------------------------------------------------------------------|-------------|
| 5El  | h   | 0   | R/W    | LRQ_ALM |         | Let reflect the interrupt output Alarm time 0:disable, 1:enable register and Alarm condition setting register. | Reset       |

<sup>\*</sup>After reflect Alarm time setting register, "0" is stored.

### CONFIG\_ALARM

| Address | bit | Access | Name          | Default |                                                | 1                                | Clear State |
|---------|-----|--------|---------------|---------|------------------------------------------------|----------------------------------|-------------|
| 5Fh     | 1   | R/W    | CONFIG_ALM[1] | 0       | Repetition select in case of the relative time | 0:Not Repeat, 1:Repeat           | Reset       |
|         | 0   | R/W    | CONFIG_ALM[0] | 0       | Select of the Alarm time                       | 0:absolute time, 1:relative time | Reset       |

<sup>\*</sup> Reflected at after writing in 1 to LRQ\_ALM

# RRQ\_LRQ\_STATUS

| Address | bit | Access | Name           | Default | Description                                                       |       | Clear State |
|---------|-----|--------|----------------|---------|-------------------------------------------------------------------|-------|-------------|
|         | 4   | R      | RRQ_TIME_STATE |         | Status of the present time hold 0:non-completion, 1:complesetting | etion | Reset       |
|         | 3   | R      | LRQ_TIME_STATE | 0       | Status of the present time setting 0:non-completion, 1:comple     | etion | Reset       |
| 60h     | 2   | R      | LRQ_OFST_STATE |         | Status of the offset reflection 0:non-completion, 1:complesetting | etion | Reset       |
|         | 1   | R      | LRQ_WU_STATE   | 0       | Status of the WakeUp time setting 0:non-completion, 1:comple      | etion | Reset       |
|         | 0   | R      | LRQ_ALM_STATE  | 0       | Status of the Alarm time setting 0:non-completion, 1:comple       | etion | Reset       |

#### RTC control description

The RTC function is controlled using the 6. RTC control register and the 7. Interrupt control register. (Each register is described in detail hereafter.)

#### · Reading the current time

The current time can be acquired by setting "1" in RRQ\_TIME using an I2C command, waiting approximately 8 ms, and then reading CURT\_PRE\_1, CURT\_PRE\_2, CURT\_POST\_1, CURT\_POST\_2, CURT\_POST\_3 and CURT\_POST\_4 using an I2C command.

#### · Reading the Deep Sleep transition time

The time when the IC transitioned from normal operation to the Deep Sleep state can be acquired by returning from the Deep Sleep state, and then reading CURT\_PRE\_1, CURT\_PRE\_2, CURT\_POST\_1, CURT\_POST\_2, CURT\_POST\_3 and CURT\_POST\_4 using an I2C command.

#### · Loading the time (absolute time)

Set the preset time in SET\_PRE\_1, SET\_PRE\_2, SET\_POST\_1, SET\_POST\_2, SET\_POST\_3 and SET\_POST\_4 using an I2C command. However, note that SET\_PRE\_1[5:0] is not used.

#### - Loading the time by external interrupt

The time set in SET\_PRE\_1, SET\_PRE\_2, SET\_POST\_1, SET\_POST\_2, SET\_POST\_3 and SET\_POST\_4 is loaded to the RTC in 3.9 ms or more to 6 ms or less when an external interrupt is input in the state with "1" set in INT\_LRQ\_TIME using an I2C command.

\* In order to prevent unanticipated operation, it is recommended to set bit 2 of address 50h to "0" (default: 1) before inputting the interrupt. (When this processing is not performed, bit 0 of address 43h must be set to "1" before transitioning to the Deep Sleep state.)

#### - Loading the time by issuing a load request using I2C

The time set in SET\_PRE\_1, SET\_PRE\_2, SET\_POST\_1, SET\_POST\_2, SET\_POST\_3, and SET\_POST\_4 is loaded to the RTC in 3.9 ms or more to 6 ms or less by setting "1" in LRO\_TIME using an I2C command.

#### · Loading the time (relative time)

Set the preset time in SET\_PRE\_1, SET\_PRE\_2, SET\_POST\_1, SET\_POST\_2, SET\_POST\_3, SET\_POST\_4 using an I2C command. However, note that SET\_PRE\_1[5:0] is not used. In this case, set the relative time from the current RTC time in two's complement format.

Example: To set +2 s

SET\_PRE\_1=00h, SET\_PRE2=00h, SET\_POST\_1=02h, SET\_POST\_2=00h, SET\_POST\_3=00h, SET\_POST\_4=00h Example: To set -1 s

SET\_PRE\_1=00h, SET\_PRE2=00h, SET\_POST\_1=FFh, SET\_POST\_2=FFh, SET\_POST\_3=FFh, SET\_POST\_4=FFh
The relative time set in SET\_PRE\_1, SET\_PRE\_2, SET\_POST\_1, SET\_POST\_2, SET\_POST\_3 and SET\_POST\_4 is added to the current RTC time in 3.9 ms or more to 6 ms or less by setting "1" in LRQ\_OFST using an I2C command.

SONY CXD5247GF

#### · Setting the return time from Deep Sleep

Set the time to return from the Deep Sleep state beforehand in WU\_PRE\_1, WU\_PRE\_2, WU\_POST\_1, WU\_POST\_2, WU\_POST\_3 and WU\_POST\_4 using an I2C command. However, note that WU\_PRE\_1[5:0] is not used. WU\_PRE\_1, WU\_PRE\_2, WU\_POST\_1, WU\_POST\_2, WU\_POST\_3, WU\_POST\_4, and CONFIG\_WKUP[1:0] noted below are enabled in 3.9 ms or more to 6 ms or less by setting "1" in LRQ\_WU using an I2C command.

#### - Setting the return time by the absolute time

Set CONFIG\_WKUP[1] = 0 and CONFIG\_WKUP[0] = 0 (default settings) using an I2C command. In this case the absolute time is set by WU\_PRE\_1, WU\_PRE\_2, WU\_POST\_1, WU\_POST\_2, WU\_POST\_3 and WU\_POST\_4.

#### - Setting the return time by the relative time (with repeat)

Set CONFIG\_WKUP[1] = 1 and CONFIG\_WKUP[0] = 1 using an I2C command. In this case the time to return from the Deep Sleep state is the relative time from the current time, and is set in two's complement format in WU\_PRE\_1, WU\_PRE\_2, WU\_POST\_1, WU\_POST\_2, WU\_POST\_3 and WU\_POST\_4. In addition, when the return time is reached, the time obtained by further adding the relative time is repeatedly set.

#### - Setting the return time by the relative time (without repeat)

Set CONFIG\_WKUP[1] = 0 and CONFIG\_WKUP[0] = 1 using an 12C command. In this case the time to return from the Deep Sleep state is the relative time from the current time, and is set in two's complement format in WU\_PRE\_1, WU\_PRE\_2, WU\_POST\_1, WU\_POST\_2, WU\_POST\_3 and WU\_POST\_4.

#### Stop

RTC counter operation stops within 2 ms after "1" is set in CNTR STOP using an I2C command.

#### Selecting the interrupt output signal

Two different types of interrupt output can be selected by setting INT\_SEL using an I2C command. When other values are set, an interrupt signal is not output.

3'd0: Outputs an interrupt signal for a 3.9 ms period starting 2 ms after the time designated below.

3'd1: Outputs an interrupt signal in 2 ms or more to 4 ms or less when an external interrupt is input.

#### · Setting the interrupt output time

Set the time to output an interrupt signal beforehand in WU\_PRE\_1, WU\_PRE\_2, WU\_POST\_1, ALM\_POST\_2, ALM\_POST\_3 and ALM\_POST\_4 using an I2C command. However, note that ALM\_PRE\_1[5:0] is not used. ALM\_PRE\_1, ALM\_PRE\_2, ALM\_POST\_1, ALM\_POST\_2, ALM\_POST\_3, ALM\_POST\_4 and CONFIG\_ALM[1:0] noted below are enabled in 3.9 ms or more to 6 ms or less by setting "1" in LRQ\_ALM using an I2C command.

#### - Setting the interrupt output time by the absolute time

Set CONFIG\_ALM[1] = 0 and CONFIG\_ALM[0] = 0 (default settings) using an I2C command. In this case the absolute time is set by ALM PRE 1, ALM PRE 2, ALM POST 1, ALM POST 2, ALM POST 3 and ALM POST 4.

#### - Setting the interrupt output time by the relative time (with repeat)

Set CONFIG\_ALM[1] = 1 and CONFIG\_ALM[0] = 1 using an I2C command. In this case the time to output the interrupt signal is the relative time from the current time, and is set in two's complement format in ALM\_PRE\_1, ALM\_PRE\_2, ALM\_POST\_1, ALM\_POST\_2, ALM\_POST\_3 and ALM\_POST\_4. In addition, when the set time is reached, the time obtained by further adding the relative time is repeatedly set.

#### - Setting the interrupt output time by the relative time (without repeat)

Set CONFIG\_ALM[1] = 0 and CONFIG\_ALM[0] = 1 using an I2C command. In this case the time to output the interrupt signal is the relative time from the current time, and is set in two's complement format in ALM\_PRE\_1, ALM\_PRE\_2, ALM\_POST\_1, ALM\_POST\_2, ALM\_POST\_3 and ALM\_POST\_4.

# Information storage registers

DATA\_GPS\_ 1~16

| Address | bit | Access | Name            | Default | Description                                               | Clear State |
|---------|-----|--------|-----------------|---------|-----------------------------------------------------------|-------------|
| 61h     | 7:0 | R/W    | DATA GPS1[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 62h     | 7:0 | R/W    | DATA GPS2[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 63h     | 7:0 | R/W    | DATA GPS3[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 64h     | 7:0 | R/W    | DATA_GPS4[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 65h     | 7:0 | R/W    | DATA_GPS5[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 66h     | 7:0 | R/W    | DATA_GPS6[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 67h     | 7:0 | R/W    | DATA_GPS7[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 68h     | 7:0 | R/W    | DATA_GPS8[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 69h     | 7:0 | R/W    | DATA_GPS9[7:0]  | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 6Ah     | 7:0 | R/W    | DATA_GPS10[7:0] | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 6Bh     | 7:0 | R/W    | DATA_GPS11[7:0] | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 6Ch     | 7:0 | R/W    | DATA_GPS12[7:0] | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 6Dh     | 7:0 | R/W    | DATA_GPS13[7:0] | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 6Eh     | 7:0 | R/W    | DATA_GPS14[7:0] | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 6Fh     | 7:0 | R/W    | DATA_GPS15[7:0] | 0       | Stores necessary information at the time of GPS Hot start | Reset       |
| 70h     | 7:0 | R/W    | DATA_GPS16[7:0] | 0       | Stores necessary information at the time of GPS Hot start | Reset       |

# DATA\_FREE\_ 1~4

| Address | bit | Access | Name            | Default | Description                                    | Clear State |
|---------|-----|--------|-----------------|---------|------------------------------------------------|-------------|
| 71h     | 7:0 | R/W    | DATA_FREE1[7:0] | 0       | Stores necessary information for software side | Reset       |
| 72h     | 7:0 | R/W    | DATA_FREE2[7:0] | 0       | Stores necessary information for software side | Reset       |
| 73h     | 7:0 | R/W    | DATA FREE3[7:0] | 0       | Stores necessary information for software side | Reset       |
| 74h     | 7:0 | R/W    | DATA FREE4[7:0] | 0       | Stores necessary information for software side | Reset       |

# **Charge control registers**

Please carry out the setting of data of  $75h\sim7Fh$  in the condition of  $77h[7]=0(SET\_BATDATA=0)$ . The data of  $75h\sim7Fh$  are reflected in "Stop" state



## CNT\_CHG 1

| Address | bit | Access | Name             | Default | Description                                            |                                                      | Clear State |
|---------|-----|--------|------------------|---------|--------------------------------------------------------|------------------------------------------------------|-------------|
|         | 6:5 | R/W    | VO_CHG_DET4[1:0] | l OOb   | Recharge start judgment voltage (for Vo CHG CNT3[4:0]) | 00b: -0.4V, 01b: -0.35V,<br>10b: -0.30V, 11b: -0.25V | Reset       |
| 751     | 4:3 | R/W    | VO_CHG_DET2[1:0] |         | Rapid charge start judgment voltage                    | 00b:2.6V, 01b:2.8V,<br>10b:3.0V, 11b:3.2V            | Reset       |
| 75h     | 2   | R/W    | SEL_CHG_TIME2    | 0       | Rapid charge timer                                     | 0:600min, 1:300min                                   | Reset       |
|         | 1   | R/W    | SEL_CHG_TIME1    | 0       | Pre-charge timer                                       | 0:60min, 1:120min                                    | Reset       |
|         | 0   | R/W    | SEL_CHG_TIME0    |         | Charge completion current judgment time                | 0:4clk(250ms*4clk),<br>1:40clk(250ms*40clk)          | Reset       |

<sup>\*</sup>SEL\_CHG\_TIME0 links the VBUS loser detection time in the Rapid charge state.

## CNT\_CHG2

| Address | bit | Access | Name             | Default |                    | Description                                                                                                                            |       |
|---------|-----|--------|------------------|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|
|         | 7:5 | R/W    | SET_CHG_IFIN     | UTON    | U 1                | 000b: 50mA, 001b: 40mA, 010b: 30mA, 011b: 20mA, 100b: 10mA                                                                             | Reset |
|         | 4   | R/W    | -                | 0       | Reserved           |                                                                                                                                        | Reset |
| 76h     | 3:0 | R/W    | VO_CHG_CNT3[4:0] |         | 4.0V~4.4V 50mVstep | 0000b:4.00V, 0001b:4.05V, 0010b:4.10V, 0011b:4.15V, 0100b:4.20V, 0101b:4.25V, 0110b:4.30V, 0111b:4.35V, 1000b:4.40V, 1001b~1111b:4.20V |       |

<sup>\*</sup>SET\_CHG\_IFIN: Resistance between VSYS\_CS-VBAT\_CS in the case of 0.1ohm, in addition, it is effective only at Rapid charge.



## CNT\_CHG3

| Address | bit | Access | Name        | Default |                        | Description                             |       |  |
|---------|-----|--------|-------------|---------|------------------------|-----------------------------------------|-------|--|
|         | 7   | R/W    | SET_BATDATA | 0       | Battery data input     | 0:non-entry, 1:entry                    | Reset |  |
|         |     |        |             |         | Low temperature        | 00b: Charge 1C to 0deg                  |       |  |
|         | 3:2 | R/W    | SET_CHG_THL | 00b     | charge setting         | 01b: Charge 1C to 10deg                 | Reset |  |
| 77h     |     |        |             |         | (Rapid charge current) | 10b: Charge 0.5C between 0deg and 10deg |       |  |
|         |     |        |             |         | High temperature       | 00b: 4.2V to 60deg                      |       |  |
|         | 1:0 | R/W    | SET_CHG_THH | 00b     | charge setting         | 01b: 4.2V to 45deg                      | Reset |  |
|         |     |        |             |         | *Vo_CHG_CNT3[4:0]=4.2V | 10b: 4.05V between 45deg and 60deg      |       |  |

<sup>\*</sup>When "0" is storing in SET\_BATDATA, the charge is not started (at Good battery).



# SET\_T60\_1

| Address | bit | Access | Name           | Default | Description                                                     | Clear State |
|---------|-----|--------|----------------|---------|-----------------------------------------------------------------|-------------|
| 78h     | 7:0 | R/W    | SET_T60_1[7:0] | E8h     | Stores battery temperature 60 degrees from the LSB side(7-0bit) | Reset       |

# SET\_T60\_2

| Address | bit | Access | Name           | Default | Description                                                      | Clear State |
|---------|-----|--------|----------------|---------|------------------------------------------------------------------|-------------|
| 79h     | 4:0 | R/W    | SET T60 2[3:0] | 2h      | Stores battery temperature 60 degrees from the LSB side(11-8bit) | Reset       |

# SET\_T45\_1

| Address | bit | Access | Name           | Default | Description                                                     | Clear State |
|---------|-----|--------|----------------|---------|-----------------------------------------------------------------|-------------|
| 7Ah     | 7:0 | R/W    | SET T45 1[7:0] | A4h     | Stores battery temperature 45 degrees from the LSB side(7-0bit) | Reset       |

# SET\_T45\_2

| Address | bit | Access | Name           | Default | Description                                                      | Clear State |
|---------|-----|--------|----------------|---------|------------------------------------------------------------------|-------------|
| 7Bh     | 4:0 | R/W    | SET T45 2[3:0] | 4h      | Stores battery temperature 45 degrees from the LSB side(11-8bit) | Reset       |

# SET\_T10\_1

| Address | bit | Access | Name           | Default | Description                                                     | Clear State |
|---------|-----|--------|----------------|---------|-----------------------------------------------------------------|-------------|
| 7Ch     | 7:0 | R/W    | SET T10 1[7:0] | D5h     | Stores battery temperature 10 degrees from the LSB side(7-0bit) | Reset       |

# SET\_T10\_2

| Address | bit | Access | Name           | Default | Description                                                      | Clear State |
|---------|-----|--------|----------------|---------|------------------------------------------------------------------|-------------|
| 7Dh     | 4:0 | R/W    | SET T10 2[3:0] | Ah      | Stores battery temperature 10 degrees from the LSB side(11-8bit) | Reset       |

# SET\_T0\_1

| 1 | Address | bit | Access | Name          | Default | Description                                                    | Clear State |
|---|---------|-----|--------|---------------|---------|----------------------------------------------------------------|-------------|
| Г | 7Eh     | 7:0 | R/W    | SET T0 1[7:0] | 07h     | Stores battery temperature 0 degrees from the LSB side(7-0bit) | Reset       |

# SET\_T0\_2

| Ī | Address | bit | Access | Name          | Default | Description                                                     | Clear State |
|---|---------|-----|--------|---------------|---------|-----------------------------------------------------------------|-------------|
|   | 7Fh     | 4:0 | R/W    | SET_T0_2[3:0] | Ch      | Stores battery temperature 0 degrees from the LSB side(11-8bit) | Reset       |

SONY

| R[kohm]            | Temperature[deg]    | Ratio       | DEC  | HEX |
|--------------------|---------------------|-------------|------|-----|
| 4397.12            | -40                 | 97.8%       | 4005 | FA4 |
| 3088.6             | -35                 | 96.9%       | 3968 | F7F |
| 2197.23            | -30                 | 95.6%       | 3918 | F4D |
| 1581.88            | -25                 | 94.1%       | 3852 | F0C |
| 1151.04            | -20                 | 92.0%       | 3769 | EB8 |
| 846.579            | -15                 | 89.4%       | 3663 | E4F |
| 628.988            | -10                 | 86.3%       | 3534 | DCE |
| 471.632            | -5                  | 82.5%       | 3379 | D33 |
| 357.012            | 0                   | 78.1%       | 3200 | C7F |
|                    | 2.5                 | 75.6%       | 3098 | C19 |
| 272.5              | 5                   | 73.2%       | 2996 | BB4 |
| 209.71             | 10                  | 67.7%       | 2773 | AD5 |
|                    | 12.5                | 64.8%       | 2655 | A5E |
| 162.651            | 15                  | 61.9%       | 2536 | 9E8 |
| 127.08             | 20                  | 56.0%       | 2292 | 8F4 |
| 100                | 25                  | 50.0%       | 2048 | 7FF |
| 79.222             | 30                  | 44.2%       | 1810 | 712 |
| 63.167             | 35                  | 38.7%       | 1586 | 631 |
| 50.677             | 40                  | 33.6%       | 1378 | 561 |
|                    | 42.5                | 31.3%       | 1283 | 503 |
| 40.904             | 45                  | 29.0%       | 1189 | 4A4 |
| 33.195             | 50                  | 24.9%       | 1021 | 3FC |
| 27.091             | 55                  | 21.3%       | 873  | 369 |
|                    | 57.5                | 19.7%       | 809  | 328 |
| 22.224             | 60                  | 18.2%       | 745  | 2E8 |
| 18.323             | 65                  | 15.5%       | 634  | 27A |
| 15.184             | 70                  | 13.2%       | 540  | 21B |
| 12.635             | 75                  | 11.2%       | 459  | 1CB |
| 10.566             | 80                  | 9.6%        | 391  | 187 |
| 8.873              | 85                  | 8.1%        | 334  | 14D |
| 7.481              | 90                  | 7.0%        | 285  | 11D |
| 6.337              | 95                  | 6.0%        | 244  | F4  |
| 5.384              | 100                 | 5.1%        | 209  | D1  |
| 4.594              | 105                 | 4.4%        | 180  | В3  |
| 3.934              | 110                 | 3.8%        | 155  | 9B  |
| 3.38               | 115                 | 3.3%        | 134  | 85  |
| 2.916              | 120                 | 2.8%        | 116  | 74  |
| 2.522              | 125                 | 2.5%        | 101  | 64  |
| ut value of TH ter | minal at using NCP1 | 5WF104F03RC |      |     |

SET\_T0: detection side SET\_T0: cancellation side

SET\_T10: detection side SET\_T10: cancellation side

SET\_T45: cancellation side SET\_T45: detection side

SET\_T60: cancellation side SET\_T60: detection side

Input value of TH terminal at using NCP15WF104F03RC

SONY

# CNT\_USB1

| Address | bit | Access | Name          | Default | Desci                         | ription          | Clear State |
|---------|-----|--------|---------------|---------|-------------------------------|------------------|-------------|
| 901     | 5:1 | R/W    | STATE CHG     | 00h     | Charge state storage register |                  | Reset       |
| 80h     | 0   | R/W    | USB PORT TYPE | 0       | USB port classification       | 0:SDP, 1:DCP/CDP | Reset       |

<sup>\*</sup>STATE\_CHG reflects in "8Bh=1"

| 80h[5:1] | STATE              |
|----------|--------------------|
| 5'd0     | P_S_INIT_RST       |
| 5'd1     | P_S_INIT_WAIT      |
| 5'd2     | P_S_INIT_CHK       |
| 5'd3     | P_S_DBP_START      |
| 5'd4     | P S DB INICHARGE   |
| 5'd5     | P S DB PRECHARGE   |
| 5'd6     | P S DCON WAIT      |
| 5'd7     | P_S_PD_START       |
| 5'd8     | P_S_DM_COMPARE     |
| 5'd9     | P_S_PD_END         |
| 5'd10    | P_S_BAT_WAIT       |
| 5'd11    | P_S_CHG_STOP       |
| 5'd12    | P_S_GB_PRECHARGE   |
| 5'd13    | P_S_GB_QCKCHARGE   |
| 5'd14    | P_S_GB_LOWCHARGE   |
| 5'd15    | P_S_GB_HIGHCHARGE  |
| 5'd16    | P_S_CHG_JUDGE      |
| 5'd17    | P_S_CHG_COMPLETE   |
| 5'd18    | P_S_GB_CONWAIT     |
| 5'd19    | P_S_GB_CPTEMPWAIT1 |
| 5'd20    | P S GB CPTEMPWAIT2 |
| 5'd21    | P S GB TEMPWAIT    |
| 5'd22    | P S DB TEMPWAIT    |
| 5'd23    | P_S_DB_CONWAIT     |
| 5'd24    | P_S_BAT_UNUSUAL    |
| 5'd25    | P_S_BAT_DISCON     |

# CNT\_USB2

| Address | bit | Access | Name        | Default |                            | Description                        |       |
|---------|-----|--------|-------------|---------|----------------------------|------------------------------------|-------|
| 011     | 2   | R/W    | SET CHGOFF  | 0       | Forced charge reset signal | 0:normal, 1:reset                  | Reset |
| 81h     | 1:0 | R/W    | USB CUR LIM | 00b     | Charge current setting     | 00b:<2.5mA, 01b:<100mA, 10b:<500mA | Reset |

<sup>\*</sup> Charge and all the USB detection functions are initialized by "SET\_CHGOFF=1"

## **AFE** control registers

## SET\_AFE\_1

| Address | bit | Access | Name           | Default | Description                                                   | Clear State |
|---------|-----|--------|----------------|---------|---------------------------------------------------------------|-------------|
| 82h     | 5:0 | R/W    | SET_ACT_1[5:0] | 00h     | Measurement period "Ts" setting in Ready, Start UP, Power ON. | Reset       |

<sup>\*</sup>The measurement period is cf. list shown below.

## SET\_AFE\_2

| Address | bit | Access | Name           | Default | Description                                    | Clear State |
|---------|-----|--------|----------------|---------|------------------------------------------------|-------------|
| 83h     | 5:0 | R/W    | SET_ACT_1[5:0] | 0Ch     | Measurement period "Ts" setting in Deep Sleep. | Reset       |

<sup>\*</sup>The measurement period is cf. list shown below

| HEX | DEC | Ts     |     |
|-----|-----|--------|-----|
| 0   | 0   | 125    | ms  |
| 1   | 1   | 250    | ms  |
| 2   | 2   | 500    | ms  |
| 3   | 3   | 1      | sec |
| 4   | 4   | 2      | sec |
| 5   | 5   | 4      | sec |
| 6   | 6   | 8      | sec |
| 7   | 7   | 16     | sec |
| 8   | 8   | 32     | sec |
| 9   | 9   | 1.067  | min |
| A   | 10  | 2.133  | min |
| В   | 11  | 4.267  | min |
| С   | 12  | 8.533  | min |
| D   | 13  | 17.067 | min |
| Е   | 14  | 34.133 | min |
| F   | 15  | 1.138  | h   |
| 10  | 16  | 2.276  | h   |
| 11  | 17  | 4.551  | h   |
| 12  | 18  | 9.102  | h   |
| 13  | 19  | 18.204 | h   |

### $SET\_AFE3$

| Address | bit | Access | Name           | Default | Descrip                   | otion                                                                        | Clear State |
|---------|-----|--------|----------------|---------|---------------------------|------------------------------------------------------------------------------|-------------|
| 84h     | 3:2 | R/W    | SET_ACT_4      | 01b     | Movement measurement mode | 00b:Mesurement stop,<br>01b: repetition measurement,<br>02b:once measurement | Reset       |
| 0411    | 1:0 | R/W    | SET_ACT_3[1:0] | 00Ь     |                           | 00b:one time,<br>01b:two times,<br>10b:four times                            | Reset       |

<sup>\*</sup>SET\_ACT\_3 is 00b after 02b note movement

<sup>\*</sup>As for the data of 82h~84h, setting is recommended in 84h[3:2]=00b (measurement stop).

<sup>\*</sup>After a measurement period changed, a measurement is carried out immediately.

<sup>\*</sup>SET\_ACT\_3 is applied to 3C register, 85~8A,8D,8E register

DATA\_AFE\* of 85h~8Ah is taken in in 8Bh= "1"

## DATA\_AFEV\_1

| Address | bit | Access | Name             | Default | Description                                           | Clear State |
|---------|-----|--------|------------------|---------|-------------------------------------------------------|-------------|
| 85h     | 7:0 | R      | DATA_AFEV_1[7:0] | 00h     | Stores the battery voltage from the LSB side (7-0bit) | Reset       |

## DATA\_AFEV\_2

| Address | bit | Access | Name             | Default | Description                                            | Clear State |
|---------|-----|--------|------------------|---------|--------------------------------------------------------|-------------|
| 86h     | 3:0 | R      | DATA AFEV 2[3:0] | 00h     | Stores the battery voltage from the LSB side (11-8bit) | Reset       |

## DATA\_AFEI\_1

| Address | bit | Access | Name             | Default | Description                                           | Clear State |
|---------|-----|--------|------------------|---------|-------------------------------------------------------|-------------|
| 87h     | 7:0 | R      | DATA AFEI 1[7:0] | 00h     | Stores the battery current from the LSB side (7-0bit) | Reset       |

## $DATA\_AFEI\_2$

| Address | bit | Access | Name             | Default | Description                                            | Clear State |
|---------|-----|--------|------------------|---------|--------------------------------------------------------|-------------|
| 88h     | 3:0 | R      | DATA AFEI 2[3:0] | 00h     | Stores the battery current from the LSB side (11-8bit) | Reset       |

## DATA\_AFET\_1

| Address | bit | Access | Name             | Default | Description                                               | Clear State |
|---------|-----|--------|------------------|---------|-----------------------------------------------------------|-------------|
| 89h     | 7:0 | R      | DATA_AFET_1[7:0] | 00h     | Stores the battery temperature from the LSB side (7-0bit) | Reset       |

## DATA\_AFET\_2

| Address | bit | Access | Name             | Default | Description                                                | Clear State |
|---------|-----|--------|------------------|---------|------------------------------------------------------------|-------------|
| 8Ah     | 3:0 | R      | DATA_AFET_2[3:0] | 00h     | Stores the battery temperature from the LSB side (11-8bit) | Reset       |

### LRQ\_AFE

| Address | bit | Access | Name     | Default |                      | Description         | Clear State |
|---------|-----|--------|----------|---------|----------------------|---------------------|-------------|
| 8Bh     | 0   | R/W    | LRQ_AFED | 0       | Reflect AFE register | 0:disable, 1:enable | Reset       |

<sup>\*</sup>After reflect DATA\_AFE register, "0" is stored.

## $LRQ\_STATUS$

| Address | bit | Access | Name           | Default | Des                | scription                                      | Clear State |
|---------|-----|--------|----------------|---------|--------------------|------------------------------------------------|-------------|
| 8Ch     | 0   | R      | LRQ_AFED_STATE | 0       | Status of AFE data | Setting non-completion,     Setting completion | Reset       |

### ◆Audio interface specifications

CXD5247 performs signal transfer with the CXD5602 using an original format. The timing chart is shown below. The output signals to the SP can be set to the two modes of 16fs or 32fs, and the MIC output can be set to the two modes of 64fs (8Mic) or 128fs (4Mic).



**Interface Timing** 

#### SP Signal Path



**SP Signal Path** 

The serialized audio signals (DA\_DATA, FS\_CLK) output from the CXD5602 are input to the Deserialize circuit and converted into two channels of 6-bit PDM signals. These signals are converted into 1-bit PWM signals by the PDMtoPWM conversion circuit, and then output as audio signals from the drivers. In addition, a StartUP signal generation circuit is provided separately from the main line signal as a popping noise countermeasure during power-on, and when the popping noise countermeasure is set, the generated StartUp signal is selected by the register and output.



There are no settings for this circuit. Operation switches between 16fs and 32fs mode in accordance with the input signal. This circuit has a function that checks for the presence of a separately input FSCLK, and the result is stored in the internal register as the FS\_LOCK status information.

### StartUP signal generation



StartUP Block

A sequence circuit raises the output pin voltage gradually from 0 V to 1/2 AVDD\_DRV\* in order to reduce the popping noise generated during power-on when a headphone speaker is connected to the CXD5247 Audio SP output by capacitor coupling. In addition, popping noise generated during power-off can be reduced by operating this circuit in the reverse direction. The PWM conversion circuit input switches during sequence operation.

#### StartUP/SleepDOWN sequence



This is the setting sequence when using the sequence circuit. Follow the sequence below and make the settings after the CLK setting sequence.

StartUP (power-on) Set the CXD5602 side to the MUTE state.

- 1. CLK SU 0(default)→1 Set the StartUP circuit CLK to on.
- 2. STR\_PWM\_OUT 0(default)→1 Select the StartUP circuit signal.
- 3. COUNT\_RSTX / COUNT\_EN  $0 \rightarrow 1$  The StartUP circuit operates. At this time COUNT\_UD = 0 (default).
- 4. Change COUNT EN from "1" to "0" after the set STR TC time or when COUNT FULL = 1 (Status).
- 5. STR\_SIG\_SEL 0(default)→1、STR\_PWM\_OUT 1→2 Select the audio signal from CXD5602.
- 6. CLK SU 1→0 Turn off the StartUP circuit CLK to save power. (The CLK can also be left on without problem.)
- 7. Cancel the CXD5602 MUTE.

### SleepDOWN (power-off)

- 8. Set the CXD5602 side to the MUTE state.
- 9. CLK SU 0→1 Set the StartUP circuit CLK to on.
- 10. STR SIG SEL  $1\rightarrow0$ , STR PWM OUT  $2\rightarrow1$  Select the StartUP circuit signal.
- 11. COUNT\_UD 0(default)→1
- 12. COUNT EN 0→1 The StartUP circuit operates. (SleepDOWN operation)
- 13. Operation ends (power-off) after the set STR\_TC time or when COUNT\_ZERO = 1 (Status).

#### **PWM** conversion

The input 6-bit PDM signals are converted to PWM signals. 2-bit (Pos/Neg) signals are output on each of Ach and Bch. 24.576 MHz operation is set in 16fs mode, and 49.152 MHz is set in 32fs mode.

| Register name | Description                                             |
|---------------|---------------------------------------------------------|
| MCKSELI       | Sets operation according to the CLK frequency. Please   |
|               | change the value below in accordance with the operating |
|               | mode.                                                   |
|               | 1: 16fs mode with 24.576MHz or 32fs mode with 49.152MHz |
|               | 0: 16fs mode with 49.152MHz                             |
| CHSEL         | Replace Ach and Bch                                     |
|               | 0: standard <default></default>                         |
|               | 1: replace Ach and Bch                                  |
| OUT2DLY       | PWM delay of negative signal (SPAN, SPBN)               |
|               | 0 : <default<< td=""></default<<>                       |
|               | 1: 1clk@master clock                                    |
|               | N: n-clk@master clock                                   |
|               | 15: 15clk@master clock                                  |

<sup>\*</sup> Do not change the other register values during the period while COUNT EN = 1.

| Register name | Description                                          |
|---------------|------------------------------------------------------|
| PWMMD         | Selects PWM convert mode                             |
|               | 0 : One side modulation mode                         |
|               | 1: Both side modulation mode <default></default>     |
|               | 2: Alternated one side modulation mode               |
|               | 3: Alternated one side modulation mode               |
| PWM_OUTSEL_LR | Selects negative signal (SPAN/SPBN) of driver output |
|               | 0: standard operation <default></default>            |
|               | 1: ~LP/~RP                                           |
|               | 2/6/7: Low                                           |
|               | 3: High                                              |
|               | 4: 50% duty cycle signal                             |
|               | 5: inverse of 50%duty cycle signal                   |
| STR_PWM_OUT   | Selects startup signal                               |
|               | 0: Low <default></default>                           |
|               | 1: Select Startup signal                             |
|               | 2/3: normal operation                                |

### **SP Driver**

An external speaker ( $8\,\Omega$ ) is driven by a low resistance driver circuit. The input Ach and Bch 2-bit (Pos/Neg) PWM data is switched to the low jitter clock domain to reduce output noise due to clock jitter. This driver has a pulse width correction circuit called a feedback loop that enables to effectively correct driver error due to factors such as power supply fluctuation, driver Pos/Neg mismatch, or dead time distortion. The driver clock settings are described in the clock generation block section.



**SP Driver Block** 

| Register name      | Description                      |
|--------------------|----------------------------------|
| SP_EN_SPAP         | Control the driver output        |
| SP_EN_SPAN         | 0: disable                       |
| SP_EN_SPBP         | 1: enable                        |
| SP_EN_SPBN         |                                  |
| SP_DELAYSELAP<1:0> | Selects the driver's dead time   |
| SP_DELAYSELAN<1:0> | 0 : shortest <default></default> |
| SP_DELAYSELBP<1:0> | 1: shorter                       |
| SP_DELAYSELBN<1:0> | 2: longer                        |
|                    | 3: longest                       |

| Register name | Description                                            |
|---------------|--------------------------------------------------------|
| SP_LOOPSEL    | Selects the output                                     |
|               | 0: normal operation <default></default>                |
|               | 1: select the loop signal                              |
| SP_LOOPEN     | Control loop circuit                                   |
|               | 0: disable                                             |
|               | 1: enable                                              |
| SP_CAPSEL     | Selects the feedback capacitor                         |
|               | 0: 16fs mode (24.576MHz) <default<< td=""></default<<> |
|               | 1: 32fs mode (49.152MHz)                               |
| SP_LAMPISEL   | Internal bias current setting                          |
|               | 0: normal <default></default>                          |
|               | 1: test only                                           |
| SP_EN_BGR     | Sets the reference voltage                             |
|               | 0: normal operation <default></default>                |
|               | 1: please set if loop circuits is enable               |
| SP_EN_BIas    | Sets the internal bias                                 |
|               | 0 normal operation <default></default>                 |
|               | 1: please set of loop circuits is enable               |

### **♦**MIC signal path

This IC has four systems of analog microphone interfaces (microphone amplifier with PGA function:  $\Delta$   $\Sigma$  ADC) and eight systems of digital microphone interfaces. The analog microphone input pins and digital microphone input pins are shared and used exclusively. The analog microphone interfaces convert the analog microphone signals to digital data. A clock generation circuit and a dither generation circuit are provided as ADC control signals. The data output by the ADC is digitally processed and converted to 1-bit PDM signals. This processing consists of a CIC-Decimator, offset adjustment circuit, gain adjustment circuit, and  $\Delta$   $\Sigma$  Modulator circuit. The output data rate can be set to 64fs or 128fs. In addition, the digital microphone interfaces perform DDR-SDR conversion on the signals. The above microphone signals (analog 4ch + digital 8ch, total 12ch) are input to the serialize circuit, converted to 8 channels or 4 channels of 1-bit serial data, and output from CXD5247 as AD\_DATA.



**MIC Signal Path** 

### Analog microphone input configuration

Each analog microphone input is dc-biased to center voltage between AVDD\_MIC and AGND\_MIC. Two types setting for biasing can be selected. First is the individually biased using each reference pins(MICAREF/MICBREF/MICCREF/MICDREF), second is the shared biasing using common bias pins(MIC\_REF). To minimize the external components (remove decoupling capacitor), shared biasing type is useful. Table \* shows the input bias setting.

Table MIC bias configuration

| Register name   | Description                            |
|-----------------|----------------------------------------|
| MIC_EN_VM       | MIC_REF control                        |
|                 | 0: disable                             |
|                 | 1:enable                               |
| MICA_VM_EXC_SEL | Analog microphone input A bias setting |
|                 | 0: shared                              |
|                 | 1:indivisual                           |
| MICB_VM_EXC_SEL | Analog microphone input B bias setting |
|                 | 0: shared                              |
|                 | 1:indivisual                           |
| MICC_VM_EXC_SEL | Analog microphone input C bias setting |
|                 | 0: shared                              |
|                 | 1:indivisual                           |
| MICD_VM_EXC_SEL | Analog microphone input D bias setting |
|                 | 0: shared                              |
|                 | 1:indivisual                           |

### **PGA** setting

Analog microphones inputs have two stages of programmable gain amplifiers (PGAs). A coarse preamplifier gain stage offers selectable 0dB, 3dB, 6dB, 9dB, 12dB and 15dB gain settings. A fine stage is a PGA adjustable from 0dB to 6dB in 0.5dB steps. (Tables \* and \*). The two stages provide up to 21dB of signal gain for the analog microphone inputs. To maximize the signal-to-noise ratio, use the coarse gain setting of the first stage whenever possible.

**Table MIC Gain configuration** 

| Register name     | Description                        |
|-------------------|------------------------------------|
| MICA_MICGAIN<2:0> | Microphone A input MICGAIN setting |
|                   | 101 +15dB                          |
|                   | 100 +12dB                          |
|                   | 011 +9dB                           |
|                   | 010 +6dB                           |
|                   | 001 +3dB                           |
|                   | 000 0dB <default></default>        |
|                   | Other prohibited                   |

| Register name     | Description                        |
|-------------------|------------------------------------|
| MICB_MICGAIN<2:0> | Microphone B input MICGAIN setting |
|                   | 101 +15dB                          |
|                   | 100 +12dB                          |
|                   | 011 +9dB                           |
|                   | 010 +6dB                           |
|                   | 001 +3dB                           |
|                   | 000 0dB <default></default>        |
|                   | Other prohibited                   |
| MICC_MICGAIN<2:0> | Microphone C input MICGAIN setting |
|                   | 101 +15dB                          |
|                   | 100 +12dB                          |
|                   | 011 +9dB                           |
|                   | 010 +6dB                           |
|                   | 001 +3dB                           |
|                   | 000 0dB <default></default>        |
|                   | Other prohibited                   |
| MICD_MICGAIN<2:0> | Microphone D input MICGAIN setting |
|                   | 101 +15dB                          |
|                   | 100 +12dB                          |
|                   | 011 +9dB                           |
|                   | 010 +6dB                           |
|                   | 001 +3dB                           |
|                   | 000 0dB <default></default>        |
|                   | Other prohibited                   |

Table PGA gain configration

| Register name     | Description                         |
|-------------------|-------------------------------------|
| MICA_PGAGAIN<3:0> | Microphone A input PGA gain setting |
|                   | 1100 +6.0dB                         |
|                   | 1011 +5.5dB                         |
|                   | 1010 +5.0dB                         |
|                   | 1001 +4.5dB                         |
|                   | 1000 +4.0dB                         |
|                   | 0111 +3.5dB                         |
|                   | 0110 +3.0dB                         |
|                   | 0101 +2.5dB                         |
|                   | 0100 +2.0dB                         |
|                   | 0011 +1.5dB                         |
|                   | 0010 +1.0dB                         |
|                   | 0001 +0.5dB                         |
|                   | 0000 0dB <default></default>        |
|                   | Others : prohibited                 |
| MICB_PGAGAIN<3:0> | Microphone B input PGA gain setting |
|                   | 1100 +6.0dB                         |
|                   | 1011 +5.5dB                         |
|                   | 1010 +5.0dB                         |
|                   | 1001 +4.5dB                         |
|                   | 1000 +4.0dB                         |
|                   | 0111 +3.5dB                         |
|                   | 0110 +3.0dB                         |
|                   | 0101 +2.5dB                         |
|                   | 0100 +2.0dB                         |
|                   | 0011 +1.5dB                         |
|                   | 0010 +1.0dB                         |
|                   | 0001 +0.5dB                         |
|                   | 0000 0dB <default></default>        |
|                   | Others: prohibited                  |

| Register name     | Description                         |
|-------------------|-------------------------------------|
| MICC_PGAGAIN<3:0> | Microphone C input PGA gain setting |
|                   | 1100 +6.0dB                         |
|                   | 1011 +5.5dB                         |
|                   | 1010 +5.0dB                         |
|                   | 1001 +4.5dB                         |
|                   | 1000 +4.0dB                         |
|                   | 0111 +3.5dB                         |
|                   | 0110 +3.0dB                         |
|                   | 0101 +2.5dB                         |
|                   | 0100 +2.0dB                         |
|                   | 0011 +1.5dB                         |
|                   | 0010 +1.0dB                         |
|                   | 0001 +0.5dB                         |
|                   | 0000 0dB <default></default>        |
|                   | Others: prohibited                  |
| MICD_PGAGAIN<3:0> | Microphone D input PGA gain setting |
|                   | 1100 +6.0dB                         |
|                   | 1011 +5.5dB                         |
|                   | 1010 +5.0dB                         |
|                   | 1001 +4.5dB                         |
|                   | 1000 +4.0dB                         |
|                   | 0111 +3.5dB                         |
|                   | 0110 +3.0dB                         |
|                   | 0101 +2.5dB                         |
|                   | 0100 +2.0dB                         |
|                   | 0011 +1.5dB                         |
|                   | 0010 +1.0dB                         |
|                   | 0001 +0.5dB                         |
|                   | 0000 0dB <default></default>        |
|                   | Others: prohibited                  |

**Table MIC control pins** 

| Register name | Description |
|---------------|-------------|
|               |             |

### **Digital Microphone interface**

The digital microphone transfers the L/R signal at both the rising and falling edges of DMCLK (CLK for digital microphone), so this function separates the input signal into the two L and R signals. The I/O timing chart is shown below.



**Table Digital MIC interface configuration** 

| Register name  | Description                                |
|----------------|--------------------------------------------|
| MICA_EN_DMIC12 | MICA, Digital microphone interface enabler |
|                | 0:disable                                  |
|                | 1:enable                                   |
| MICA_EN_DMIC34 | MICB, Digital microphone interface enabler |
|                | 0:disable                                  |
|                | 1:enable                                   |
| MICA_EN_DMIC56 | MICC, Digital microphone interface enabler |
|                | 0:disable                                  |
|                | 1:enable                                   |
| MICA_EN_DMIC78 | MICD, Digital microphone interface enabler |
|                | 0:disable                                  |
|                | 1:enable                                   |

### Serialize

This function selects and serializes the 4 channels of analog microphone signals and 8 channels of digital microphone signals (total 12 channels of microphone signals). The signals are output from AD\_DATA of CXD5247 synchronized with FSCLK, which is the timing reference for the interface with the CXD5602. Two output formats are available: 64fs (3.072 MHz/sample) and 128fs (6.144 MHz/sample). The 64fs format enables 8-channel signal transfer, and the 128fs format enables 4-channel signal transfer. The timing chart for each format is shown below.

\* The digital microphone signal supports only the 64fs format, and cannot be used with the 128fs format.



Serialize mode of 64fs and 128fs is selected by SER\_MODE register. Data order in AD\_DATA such as D1-0, A1-0 is optionally selectable using configuration register SEL CHx. (talble \* and \*)

**Table serializer configuration** 

| Description                                |
|--------------------------------------------|
| Selects serialize mode 64fs or 128fs       |
| 0: 64fs mode (8ch data can be transferred) |
| 1:128fs mode (4ch data can be transferred) |
| Selects serial output data order. X=18     |
| 0: 0                                       |
| 1: selects AMIC1                           |
| 2: selects AMIC2                           |
| 3: selects AMIC3                           |
| 4: selects AMIC4                           |
| 5: selects DMIC1                           |
| 6: selects:DMIC2                           |
| 7: selects DMIC3                           |
| 8: selects DMIC4                           |
| 9: selects DMIC5                           |
| 10: selects DMIC6                          |
| 11: selects DMIC7                          |
| 12: selects DMIC8                          |
| 13-15:0                                    |
|                                            |

### **◆Clock specifications**

### X'tal Buffer

CXD5247 Audio block has a low jitter crystal oscillator amplifier for the system clock and class-D amplifier reference clock. To minimize the clock jitter, macro has an LDO for internal power supply and internal load capacitance. Load capacitances controlled by CAPCG/CAPCD are integrated to remove external capacitances and selectable for x'tal matching. This is very effective to achieve low jitter performance avoiding noise from uncontrolled GND bounce. Drive strength is selectable for both oscillation frequency of 24.576MHz and 49.152MHz, and also enables to reduce the operating current at stable oscillation. Figure \* shows the oscillator block diagram with control register. Internal series resister can be used for control drive level.

Clocks can be controlled by XO\_EN\_CLK\_DIG/XO\_CLK\_ANA\_A/ XO\_CLK\_ANA\_B for several use-case.



| Register name  | Description                       |
|----------------|-----------------------------------|
| XO_CAP_CG<7:0> | Selects internal load capacitance |
| XO_CAP_CD<7:0> | 0: 0[pF] <default></default>      |
|                | 19: 9.5[pF] for 49.152MHz         |
|                | 26: 13[pF] for 24.576MHz          |
|                | Others                            |
|                | data: data/2 [pF]                 |

| Register name | Description                                                                                  |
|---------------|----------------------------------------------------------------------------------------------|
| XO_OSC_I<7:0> | Selects driver strength                                                                      |
|               | 0:0[uA] <default></default>                                                                  |
|               | 6: 360[uA] for stable oscillation at 49.152MHz, less than 100uW of maximum oscillation level |
|               | 8: 480[uA] for stable oscillation at 24.576MHz, less than 200uW of maximum oscillation level |
|               | 9:540[uA] for stable oscillation at 49.152MHz, less than 200uW of maximum oscillation level. |
|               | 13:780[uA] for start-up at 24.576MHz                                                         |
|               | 15:900[uA] for start-up at 49/152MHz                                                         |
|               | Others                                                                                       |
|               | Data: data x 60 [uA]                                                                         |
| XO_RD<1:0>    | Selects series resistance of XO_A from driver                                                |
|               | 0 : 450 ohm for start-up of 49MHz oscillation                                                |
|               | 1: 550 ohm (spare)                                                                           |
|               | 2:650 ohm for stable oscillation of 49MHz                                                    |
|               | 3: 750 ohm for startup and stable oscillation of 24MHz                                       |

Start up sequence is shown in Figure \*.

Internal LDO is controlled by the register (EN\_BGR/EN\_LDO) to generate the internal power supply. After load capacitance, series resister and drive current registers are set, oscillation is started controlled by EN\_OSC register. Drive current can be reduced at stable oscillation.





# I2C specifications

SONY

| Symbol              | Item                                                                                       | Min. | Max. | Unit |
|---------------------|--------------------------------------------------------------------------------------------|------|------|------|
| f <sub>SCL</sub>    | SCL clock frequency                                                                        | 0    | 400  | kHz  |
| thd:sta             | Hold time (repeat) start condition (The first clock pulse is generated after this period.) | 0.6  | -    | us   |
| $t_{ m LOW}$        | SCL clock Low period                                                                       | 1.3  | -    | us   |
| thigh               | SCL clock High period                                                                      | 0.6  | -    | us   |
| tsu:sta             | Repeat start condition setup time                                                          | 0.6  | -    | us   |
| t <sub>HD:DAT</sub> | Data hold time                                                                             | 0    | -    | us   |
| tsu:dat             | Data setup time                                                                            | 100  | -    | ns   |
| tr                  | SDA signal and SCL signal rise time                                                        | -    | 300  | ns   |
| tf                  | SDA signal and SCL signal fall time                                                        | -    | 300  | ns   |
| tsu:sto             | Stop condition setup time                                                                  | 0.6  | -    | us   |
| t <sub>BUF</sub>    | Bus free time between Stop and Start conditions                                            | 1.3  | -    | us   |
| Cb                  | Capacitance load of each bus line                                                          | -    | 400  | pF   |



Slave Address of CXD5247 Audio is 7'h1E.

# **Register Description**

# **♦**Power register list

| No. | Category                                      | Address | Register name     | Application                                           |
|-----|-----------------------------------------------|---------|-------------------|-------------------------------------------------------|
|     |                                               |         | EN_CTRL1          |                                                       |
|     |                                               | 11h     | EN_CTRL2          | D/D converter and LDO enable control                  |
|     |                                               | 12h     | LOAD_SW_CTRL1     | LOAD_SW enable control                                |
|     |                                               | 13h     | GPO_CTRL1         | GDOO GO                                               |
| 1   | (Power supply block)                          | 14h     | GPO_CTRL2         | GPO0∼7 Output control                                 |
|     | Output control registers                      | 15h     | VO_DDC_ANA        | Sets the DDC_ANA output voltage                       |
|     |                                               | 16h     | VO_DDC_CORE       | Sets the DDC_CORE output voltage                      |
|     |                                               | 17h     | VO_LDO_EMMC/PERI  | Sets the LDO_EMMC/PERI output voltage                 |
|     |                                               | 18h     | VO_LDO_ANA        | Sets the LDO_ANA output voltage                       |
|     |                                               | 20h     | CONFIG_DDC_IO_1   |                                                       |
|     |                                               | 21h     | CONFIG_DDC_IO_2   | Sets the DDC_IO operating mode                        |
|     |                                               | 22h     | CONFIG_DDC_IO_3   |                                                       |
|     |                                               | 23h     | CONFIG_DDC_CORE_1 |                                                       |
| _   | (Power supply block)                          | 24h     | CONFIG_DDC_CORE_2 | Sets the DDC_CORE operating mode                      |
| 2   | Power supply operating mode setting registers | 25h     | CONFIG_DDC_CORE_3 |                                                       |
|     |                                               | 26h     | CONFIG_DDC_ANA_1  |                                                       |
|     |                                               | 27h     | CONFIG_DDC_ANA_2  | Sets the DDC_ANA operating mode                       |
|     |                                               | 28h     | CONFIG_DDC_ANA_3  |                                                       |
|     |                                               | 29h     | CONFIG_LDO        | Sets the LDO operating mode                           |
|     |                                               | 30h     | WKUP_STATUS       | Stores the start-up factor                            |
|     |                                               | 31h     | WKUP_STATUS_CLR   | Clears the start-up factor_STATUS                     |
|     |                                               | 32h     | WKUP_TRG          | Stores the start-up factor output trigger             |
|     |                                               | 33h     | WKUP_TRG_CLR      | Clears the start-up factor output trigger             |
|     |                                               | 34h     | INTO_STATUS       | Stores the INT_OUT output trigger                     |
|     |                                               | 35h     | INTO_STATUS_CLR   | Clears the INT_OUT output trigger                     |
| 2   | (Power supply block)                          | 36h     | VMIN_DDC_CORE     | Holds the setting voltage before WDT issues           |
| 3   | Status control registers                      | 37h     | CMD_CTRL          | Stores the I2C control command                        |
|     |                                               | 38h     | CONFIG_INT_WKUP   | Sets the xINT_WKUP condition                          |
|     |                                               | 39h     | CONFIG_WDT        | WDT setting                                           |
|     |                                               | 3Ah     | SET_DWN_PRE1      | System operation lower limit voltage pre-notification |
|     |                                               | 3Bh     | SET_DWN_PRE2      | voltage setting status                                |
|     |                                               | 3Ch     | SET_VSYS_ACT      | Sets the system operating voltage                     |
|     |                                               | 3Dh     | LRQ_SET_VSYS      | Reflects the 3Ah to 3Ch settings                      |

| No. | Category                                    | Address | Register name    | Application                                                |  |
|-----|---------------------------------------------|---------|------------------|------------------------------------------------------------|--|
|     |                                             | 3Eh     | LRQ_VSYS_STATE   | VSYS setting status                                        |  |
|     |                                             | 3Fh     | INT_SEL          | Selects the INT_OUT output                                 |  |
|     |                                             | 40h     | CURT_PRE_CNTR_1  |                                                            |  |
|     |                                             | 41h     | CURT_PRE_CNTR_2  |                                                            |  |
|     | (D. 1.11.1)                                 | 42h     | CURT_POST_CNTR_1 | Same dia communità di con                                  |  |
| 4   | (Power supply block)                        | 43h     | CURT_POST_CNTR_2 | Stores the current time                                    |  |
|     | RTC control registers                       | 44h     | CURT_POST_CNTR_3 |                                                            |  |
|     |                                             | 45h     | CURT_POST_CNTR_4 |                                                            |  |
|     |                                             | 46h     | RRQ_TIME         | Current time read request                                  |  |
|     |                                             | 47h     | SET_PRE_CNTR_1   |                                                            |  |
|     |                                             | 48h     | SET_PRE_CNTR_2   |                                                            |  |
|     |                                             | 49h     | SET_POST_CNTR_1  | Stores the set time to the counter                         |  |
|     |                                             | 4Ah     | SET_POST_CNTR_2  | Stores the set time to the counter                         |  |
|     |                                             | 4Bh     | SET_POST_CNTR_3  |                                                            |  |
|     |                                             | 4Ch     | SET_POST_CNTR_4  |                                                            |  |
|     |                                             | 4Dh     | LRQ_TIME         | Set time load request to the counter                       |  |
|     | (D) (1.11.1)                                | 4Eh     | LRQ_OFST         | Reflects the offset time                                   |  |
| 4   | (Power supply block)  RTC control registers | 4Fh     | WKUP_PRE_CNTR_1  |                                                            |  |
|     | KTC control registers                       | 50h     | WKUP_PRE_CNTR_2  |                                                            |  |
|     |                                             | 51h     | WKUP_POST_CNTR_1 | Sets the WakeUp time (absolute time, relative time)        |  |
|     |                                             | 52h     | WKUP_POST_CNTR_2 | Sets the wake-op time (absolute time, relative time)       |  |
|     |                                             | 53h     | WKUP_POST_CNTR_3 |                                                            |  |
|     |                                             | 54h     | WKUP_POST_CNTR_4 |                                                            |  |
|     |                                             | 55h     | LRQ_WU           | Reflects the WakeUp time registers                         |  |
|     |                                             | 56h     | CONFIG_WKUP      | Condition settings of WakeUp                               |  |
|     |                                             | 57h     | CNTR_STOP        | Enable control of RTC counter                              |  |
|     |                                             | 58h     | ALM_PRE_CNTR_1   |                                                            |  |
|     |                                             | 59h     | ALM_PRE_CNTR_2   |                                                            |  |
|     |                                             | 5Ah     | ALM_POST_CNTR_1  | Sets the interrupt output alarm time (absolute time,       |  |
|     | (Power supply block)                        | 5Bh     | ALM_POST_CNTR_2  | relative time)                                             |  |
| 5   | Interrupt output control                    | 5Ch     | ALM_POST_CNTR_3  |                                                            |  |
|     | registers                                   | 5Dh     | ALM_POST_CNTR_4  |                                                            |  |
|     |                                             | 5Eh     | LRQ_ALM          | Reflects the interrupt output alarm time setting registers |  |
|     |                                             | 5Fh     | CONFIG_ALARM     | Sets the alarm condition                                   |  |
|     |                                             | 60h     | RRQ_LRQ_STATUS   | Time data status                                           |  |
| 6   | (Power supply block)                        | 61h     | DATA_GPS1        | Stores the GPS data                                        |  |
| U   | Information storage 6                       |         | DATA_GPS2        | Sicres the G15 data                                        |  |



| No. | Category                         | Address                     | Register name | Application                                          |
|-----|----------------------------------|-----------------------------|---------------|------------------------------------------------------|
|     | registers                        | 63h                         | DATA_GPS3     |                                                      |
|     |                                  | 64h DATA_GPS4 65h DATA_GPS5 |               |                                                      |
|     |                                  |                             |               |                                                      |
|     | 66h                              |                             | DATA_GPS6     |                                                      |
|     |                                  | 67h                         | DATA_GPS7     |                                                      |
|     |                                  | 68h                         | DATA_GPS8     |                                                      |
|     |                                  | 69h                         | DATA_GPS9     |                                                      |
|     |                                  | 6Ah                         | DATA_GPS10    |                                                      |
|     |                                  | 6Bh                         | DATA_GPS11    |                                                      |
|     |                                  | 6Ch                         | DATA_GPS12    |                                                      |
|     |                                  | 6Dh                         | DATA_GPS13    |                                                      |
|     |                                  | 6Eh                         | DATA_GPS14    |                                                      |
|     |                                  | 6Fh                         | DATA_GPS15    |                                                      |
|     |                                  | 70h                         | DATA_GPS16    |                                                      |
|     |                                  | 71h                         | DATA_FREE1    |                                                      |
|     |                                  | 72h                         | DATA_FREE2    |                                                      |
|     |                                  | 73h                         | DATA_FREE3    | Stores the information required by the software side |
|     |                                  | 74h                         | DATA_FREE4    |                                                      |
|     |                                  | 75h                         | CNT_CHG1      |                                                      |
|     |                                  | 76h                         | CNT_CHG2      | Battery voltage judgment and control registers       |
|     |                                  | 77h                         | CNT_CHG3      |                                                      |
|     |                                  | 78h                         | SET_T60_1     |                                                      |
|     |                                  | 79h                         | SET_T60_2     |                                                      |
|     |                                  | 7Ah                         | SET_T45_1     |                                                      |
| 7   | (Charge block) Control registers | 7Bh                         | SET_T45_2     |                                                      |
|     | Control registers                | 7Ch                         | SET_T10_1     | Battery temperature control registers                |
|     |                                  | 7Dh                         | SET_T10_2     |                                                      |
|     |                                  | 7Eh                         | SET_T0_1      |                                                      |
|     |                                  | 7Fh                         | SET_T0_2      |                                                      |
|     |                                  | 80h                         | CNT_USB1      | HGD 1                                                |
|     |                                  | 81h                         | CNT_USB2      | USB charge control registers                         |
|     |                                  | 82h                         | SET_AFE1      |                                                      |
|     |                                  | 83h                         | SET_AFE2      | AFE operation setting registers                      |
| 0   | (AFE block)                      | 84h                         | SET_AFE3      |                                                      |
| 8   | Control registers                | 85h                         | DATA_AFEV_1   |                                                      |
|     |                                  | 86h                         | DATA_AFEV_2   | Stores the AFE measurement data                      |
|     |                                  | 87h                         | DATA_AFEI_1   |                                                      |

| No. | Category | Address | Register name  | Application                                           |  |
|-----|----------|---------|----------------|-------------------------------------------------------|--|
|     |          | 88h     | DATA_AFEI_2    |                                                       |  |
|     |          | 89h     | DATA_AFET_1    |                                                       |  |
|     |          | 8Ah     | DATA_AFET_2    |                                                       |  |
|     |          | 8Bh     | LRQ_AFE        | Reflects the AFE measurement data to the registers    |  |
|     |          | 8Ch     | LRQ_AFED_STATE | AFE data status                                       |  |
|     |          | 8Dh     | DATA_AFEI_OF1  | Stores the DC offset data for AFE current measurement |  |
|     |          | 8Eh     | DATA_AFEI_OF2  | Stores the DC offset data for AFE current measuremen  |  |

<sup>\*</sup> Note that addresses 90h and higher are assigned as test registers, and should not be used.

CXD5247GF



# **♦**Audio register list

| Audio REG Setting                                                                                                                                                                                                                                                                                                                                                                                   | No. | Category          | Bank | Address | Register name        | Application                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|------|---------|----------------------|----------------------------------|
| 1                                                                                                                                                                                                                                                                                                                                                                                                   |     |                   | 00h  | 00h     | Bank Setting         |                                  |
| Oh                                                                                                                                                                                                                                                                                                                                                                                                  |     | t i progra        | 00h  | 01h     | REG Freeze           |                                  |
| A                                                                                                                                                                                                                                                                                                                                                                                                   | 1   | Audio REG Setting | 00h  | 02h     | REG Clear            |                                  |
| A                                                                                                                                                                                                                                                                                                                                                                                                   |     |                   | 00h  | 08h     | Repeater Setting     |                                  |
| 12h   MICGAIN_2   MICAMP G a i n Setting                                                                                                                                                                                                                                                                                                                                                            |     |                   | 00h  | 10h     | MICIN Control        | MIC AMP enable control           |
| A                                                                                                                                                                                                                                                                                                                                                                                                   |     |                   | 00h  | 11h     | MICGAIN_1            | MICAMB Combined with             |
| A                                                                                                                                                                                                                                                                                                                                                                                                   |     |                   | 00h  | 12h     | MICGAIN_2            | MICAMP Gain Setting              |
| MIC Setting                                                                                                                                                                                                                                                                                                                                                                                         |     |                   | 00h  | 13h     | PGA GAIN_1           | MIG. AMD. G. i.e. G. ii.         |
| MIC Setting                                                                                                                                                                                                                                                                                                                                                                                         |     |                   | 00h  | 14h     | PGA GAIN_2           | MIC pre AMP Gain Setting         |
| A                                                                                                                                                                                                                                                                                                                                                                                                   |     |                   | 00h  | 15h     | ADC Control_1        |                                  |
| Oh                                                                                                                                                                                                                                                                                                                                                                                                  | 2   | MGG w             | 00h  | 16h     | ADC Control_2        | MIC ADC enable control           |
| O0h                                                                                                                                                                                                                                                                                                                                                                                                 | 2   | MIC Setting       | 00h  | 17h     | ADC Control_3        |                                  |
| O0h                                                                                                                                                                                                                                                                                                                                                                                                 |     |                   | 00h  | 18h     | ADC Ref Control      | MIC AMP setting                  |
| O0h                                                                                                                                                                                                                                                                                                                                                                                                 |     |                   | 00h  | 19h     | BGR Control          | Reference Circuit enable control |
| O0h                                                                                                                                                                                                                                                                                                                                                                                                 |     |                   | 00h  | 1Ah     | MIC Bias Control_1   | MIC Pice weekle control          |
| 00h                                                                                                                                                                                                                                                                                                                                                                                                 |     |                   | 00h  | 1Bh     | MIC Bias Control_2   | MIC Bias enable control          |
| 3   Speaker Setting   00h   20h   Speaker Control_1   Speaker control_2   Speaker enable control                                                                                                                                                                                                                                                                                                    |     |                   | 00h  | 1Ch     | DMIC Control         | DMIC Buffer enable control       |
| Speaker Setting                                                                                                                                                                                                                                                                                                                                                                                     |     |                   | 00h  | 1Fh     | MIC LDO control      | MIC LDO control                  |
| Speaker Setting                                                                                                                                                                                                                                                                                                                                                                                     |     |                   | 00h  | 20h     | Speaker Control_1    | Caralan mahla matul              |
| O0h   23h   SP LDO control   Speaker LDO enable control                                                                                                                                                                                                                                                                                                                                             |     |                   | 00h  | 21h     | Speaker Control_2    | Speaker enable control           |
| O0h   24h   SP Delay control   Speaker Dead Time select                                                                                                                                                                                                                                                                                                                                             | 3   | Speaker Setting   | 00h  | 22h     | Speaker loop control | Speaker Loop control             |
| O0h   26h   MIC LDO control   MIC LDO enable control                                                                                                                                                                                                                                                                                                                                                |     |                   | 00h  | 23h     | SP LDO control       | Speaker LDO enable control       |
| O0h   27h   MIC control   MIC VM Exclude pin select                                                                                                                                                                                                                                                                                                                                                 |     |                   | 00h  | 24h     | SP Delay control     | Speaker Dead Time select         |
| O0h   30h   XOSC control_1   XOSC enable control                                                                                                                                                                                                                                                                                                                                                    |     |                   | 00h  | 26h     | MIC LDO control      | MIC LDO enable control           |
| 4         OSC Setting         XOSC control_2           00h         33h         XOSC setting_1           00h         34h         XOSC setting_2           00h         35h         XOSC setting_3           00h         36h         XOSC setting_4           00h         37h         XOSC setting_5           00h         38h         XOSC setting_6           00h         39h         XOSC setting_7 |     |                   | 00h  | 27h     | MIC control          | MIC VM Exclude pin select        |
| 4     OSC Setting       00h     31h     XOSC control_2       00h     33h     XOSC setting_1       00h     34h     XOSC setting_2       00h     35h     XOSC setting_3       00h     36h     XOSC setting_4     XOSC Setting       00h     37h     XOSC setting_5       00h     38h     XOSC setting_6       00h     39h     XOSC setting_7                                                          |     |                   | 00h  | 30h     | XOSC control_1       | YOSC anable control              |
| 00h     34h     XOSC setting_2       00h     35h     XOSC setting_3       00h     36h     XOSC setting_4     XOSC Setting       00h     37h     XOSC setting_5       00h     38h     XOSC setting_6       00h     39h     XOSC setting_7                                                                                                                                                            |     |                   | 00h  | 31h     | XOSC control_2       | AOSC chapte control              |
| 4         OSC Setting           00h         35h         XOSC setting_3           00h         36h         XOSC setting_4         XOSC Setting           00h         37h         XOSC setting_5           00h         38h         XOSC setting_6           00h         39h         XOSC setting_7                                                                                                     |     |                   | 00h  | 33h     | XOSC setting_1       |                                  |
| 00h         35h         XOSC setting_3           00h         36h         XOSC setting_4         XOSC Setting           00h         37h         XOSC setting_5         XOSC setting_6           00h         38h         XOSC setting_6           00h         39h         XOSC setting_7                                                                                                              | 4   | OSC Sattima       | 00h  | 34h     | XOSC setting_2       |                                  |
| 00h         37h         XOSC setting_5           00h         38h         XOSC setting_6           00h         39h         XOSC setting_7                                                                                                                                                                                                                                                            |     | OSC Setting       | 00h  | 35h     | XOSC setting_3       |                                  |
| 00h         38h         XOSC setting_6           00h         39h         XOSC setting_7                                                                                                                                                                                                                                                                                                             |     |                   | 00h  | 36h     | XOSC setting_4       | XOSC Setting                     |
| 00h 39h XOSC setting_7                                                                                                                                                                                                                                                                                                                                                                              |     |                   | 00h  | 37h     | XOSC setting_5       |                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                     |     |                   | 00h  | 38h     | XOSC setting_6       |                                  |
| 00h 80h Logic I/O_1 LOGIC IO Setting                                                                                                                                                                                                                                                                                                                                                                |     |                   | 00h  | 39h     | XOSC setting_7       |                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                     |     |                   | 00h  | 80h     | Logic I/O_1          | LOGIC IO Setting                 |

SONY

CXD5247GF

| No. | Category | Bank | Address | Register name | Application |
|-----|----------|------|---------|---------------|-------------|
|     |          | 00h  | 81h     | Logic I/O_2   |             |
|     |          | 00h  | 82h     | Logic I/O_3   |             |
|     |          | 00h  | FDh     | chipid        | Chip ID     |

| No. | Category      | Bank | Address | Register name    | Application              |
|-----|---------------|------|---------|------------------|--------------------------|
|     | Other Setting | 01h  | 10h     | CLK_SEL          | CLK Setting              |
|     |               | 01h  | 11h     | CLK_EN           | CLK enable control       |
|     |               | 01h  | 12h     | CLK_OUT_EN       |                          |
|     |               | 01h  | 14h     | SEL_CH12         | Serializer setting       |
|     |               | 01h  | 15h     | SEL_CH34         |                          |
|     |               | 01h  | 16h     | SEL_CH56         |                          |
|     |               | 01h  | 17h     | SEL_CH78         |                          |
|     |               | 01h  | 18h     | SER_CTRL         |                          |
|     |               | 01h  | 19h     | STARTUP_CTRL_1   | Startup control          |
| Í   |               | 01h  | 1Ah     | STARTUP_CTRL_2   |                          |
|     |               | 01h  | 1Bh     | PWM_OUTSEL       | SMASTER PWM              |
|     |               | 01h  | 1Ch     | SMSTR_PWM_CTRL_1 |                          |
|     |               | 01h  | 1Dh     | SMSTR_PWM_CTRL_2 |                          |
|     |               | 01h  | 1Fh     | LOGIC_STATUS     | Status monitor           |
|     |               | 01h  | 20h     | ADSEL            | ADC Post-circuit control |
|     |               | 01h  | 21h     | ADGAIN_1         |                          |
|     |               | 01h  | 22h     | ADGAIN_2         |                          |
|     |               | 01h  | 23h     | ADGAIN_3         |                          |
|     |               | 01h  | 24h     | ADGAIN_4         |                          |
|     |               | 01h  | 25h     | DITHER_CTRL      |                          |
|     |               | 01h  | 26h     | OFST_1           |                          |
|     |               | 01h  | 27h     | OFST_2           |                          |
|     |               | 01h  | 28h     | OFST_3           |                          |
|     |               | 01h  | 29h     | OFST_4           |                          |

## **Package Outline**

## 156PIN XFBGA



PACKAGE STRUCTURE

| SONY CODE  | XFBGA-156S-311           |
|------------|--------------------------|
| JEITA CODE | S-XFBGA156-5.56x5.34-0.4 |
| JEDEC CODE |                          |

| PACKAGE NATERIAL  | SI SUBSTRATE   |
|-------------------|----------------|
| TERMINAL MATERIAL | Sn-4.0Ag-0.5Cu |
| PACKAGE NASS      | 0.0269         |

### Caution

The product of the WLCSP package should be used under light-shielded conditions. Since the WLCSP package has a structure that a silocon wafer is exposed, if light hits the wafer, the device may malfunction.

#### **Notice**

#### **Purpose of Use of the Products:**

Customer shall use the Products with the utmost concern for safety, and shall not use the Products for any purpose that may endanger life or physical wellbeing, or cause serious damage to property or the environment, either through normal use or malfunction.

Use of the Products for purposes other than those stipulated in this specification is strictly prohibited.

Furthermore, usage of the Products for military purposes is strictly prohibited at all times.

### Safe Design:

◆ Customer is responsible for taking due care to ensure the product safety design of its products in which the Products are incorporated, such as by incorporating redundancy, anti-conflagration features, and features to prevent mis-operation, in order to prevent accidents resulting in injury, death, fire, or other social damage as a result of failure.

### **Product Information:**

- ◆ The product specifications, circuit examples, and any and all other technical information and content contained in this specification, as well as any other information and materials provided to Customer in connection with the Products (collectively, "Product Information") have been provided to Customer for reference purpose only, and the availability and disclosure of such Product Information and its usage by Customer shall not be construed as giving any indication that Sony, its subsidiaries and/or its licensors will license any right, including intellectual property rights in such Product Information by any implication or otherwise.
- ◆ Furthermore, even if circuit examples are included in this specification, they are provided only for reference purpose only, and are merely examples of application. Sony, its Subsidiaries and/or their authorized representatives shall not be liable for any damage arising out of their usage.

### **EXCLUSION OF WARRANTY ON THE PRODUCTS:**

◆ UNLESS OTHERWISE NOTIFIED BY US IN WRITING, OTHERWISE AGREED BETWEEN THE CUSTOMER AND SONY, ITS SUBSIDIARIES OR ANY OF THEIR AUTHORIZED REPRESENTATIVES IN WRITING, OR TO THE EXTENT PERMITTED BY LAW, THE FOLLOWING TEMS AND CONDITIONS SHALL APPLY TO THE USAGE OF THE PRODUCTS AND THE PRODUCT INFORMATION:

THE PRODUCTS AND THE PRODUCT INFORMATION ARE PROVIDED BY SONY, ITS SUBSIDIARIES AND/OR THEIR AUTHORIZED REPRESENTATIVES "AS IS" AND WITHOUT WARRANTY OF ANY KIND AND SONY, ITS SUBSIDIARIES AND/OR THEIR AUTHORIZED REPRESENTATIVES MAKE OR HAVE MADE NO REPRESENTATION OR WARRANTY, EXPRESS OR IMPLIED, STATUTORY OR OTHERWISE, AND EXPRESSLY DISCLAIMS ANY REPRESENTATION OR WARRANTY (I) WITH RESPECT TO ACCURACY, RELIABILITY, VALUE, UTILITY OR SAFETY OF THE PRODUCTS AND THE PRODUCT INFORMATION, OR THE ABILITY OF CUSTOMER TO MAKE USE THEREOF, (II) WITH RESPECT TO ANY IMPLEMENTATION OF THE PRODUCTS AND THE TECHNICAL INFORMATION; (III) WITH RESPECT TO MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE; OR (IV) THAT THE PRODUCTS AND THE PRODUCT INFORMATION OR ANY IMPLEMENTATION THEREOF IS OR WILL BE FREE FROM INFRINGEMENT, MISAPPROPRIATION OR VIOLATION OF ANY INTELLECTUAL PROPERTY RIGHT OR ANY OTHER RIGHT OF ANY THIRD PARTY, AND ANY EQUIVALENTS OF ANY OF THE FOREGOING UNDER THE LAWS OF ANY JURISDICTION.

CUSTOMER HEREBY ACKNOWLEDGES AND AGREES THAT USE OF THE PRODUCTS AND THE PRODUCT INFORMATION IS AT CUSTOMER'S SOLE RISK AND THAT CUSTOMER IS RESPONSIBLE FOR THE USE OF THE PRODUCTS AND THE PRODUCT INFORMATION, INCLUDING DEFENDING ANY INFRINGEMENT CLAIM MADE AGAINST THE CUSTOMER IN RELATION WITH CUSOMTER'S USAGE OF THE PRODUCTS AND TECHNICAL INFORMATION.

NO ORAL OR WRITTEN INFORMATION OR ADVICE GIVEN BY SONY, ITS SUBSIDIARIES OR THEIR AUTHORIZED REPRESENTATIVES SHALL CREATE A WARRANTY, DUTY OR CONDITION OR IN ANY WAY INCREASE THE SCOPE OF THIS WARRANTY.

SONY

CXD5247GF

#### LIMITATION OF LIABILITY:

◆ TO THE EXTENT PERMITTED BY LAW, SONY, ITS SUBSIDIARIES AND/OR THEIR AUTHORIZED REPRESENTATIVES SHALL NOT BE LIABLE FOR ANY INCIDENTAL OR CONSEQUENTIAL DAMAGES FOR BREACH OF ANY EXPRESS OR IMPLIED WARRANTY, BREACH OF CONTRACT, NEGLIGENCE, STRICT LIABILITY OR UNDER ANY OTHER LEGAL THEORY RELATED TO THE PRODUCTS AND PRODUCT INFORMATION, INCLUDING, BUT NOT LIMITED TO, ANY DAMAGES ARISING OUT OF LOSS OF PROFITS, LOSS OF REVENUE, LOSS OF DATA, LOSS OF USE OF THE PRODUCTS OR ANY ASSOCIATED HARDWARE, DOWN TIME AND USER'S TIME, EVEN IF ANY OF THEM HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

#### **Compliance with Laws:**

◆ Customer shall comply with all applicable laws, ordinances, rules and regulations in connection with the usage of the Products, including the export control laws or regulations of various countries and shall be fully responsible for obtaining approvals in connection with the export of the Products in accordance with such said laws, ordinances, rules and/or regulations.

### **Governing Law:**

◆ This specification and the terms and conditions contained herein shall be governed by and construed in accordance with the laws of Japan, without reference to principles of conflict of laws or choice of laws. All controversies and disputes arising out of or relating to this specification and the terms and conditions contained herein shall be submitted to the exclusive jurisdiction of the Tokyo District Court in Japan as the court of first instance.

#### Notes:

- The product specifications, circuit examples, technical information and any and all other information and content relating to the Products contained in this specification may be revised or updated by Sony at Sony's sole discretion without prior notice to the Customer and Customer shall abide by their latest versions. Such revisions or updates will be made available to Customer in a way as Sony deems appropriate.
- Ensure that you have read and reviewed the notices contained in our delivery specification as well as this specification when purchasing and using the Products.