# **QMTECH XC7A100T WUKONG BOARD**

**USER MANUAL(EXPERIMENTS)** 



**Preface** 

The QMTech® XC7A100T Wukong Board uses Xilinx Artix®-7 devices to demonstrate the highest performance-per-watt fabric, transceiver line rates, DSP processing, and AMS integration in a cost-optimized FPGA. Featuring the MicroBlaze™ soft processor and 1,066Mb/s DDR3 support, the family is the best value for a variety of cost and power-sensitive applications including software-defined radio, machine vision cameras, and low-end wireless backhaul.

For more information, updates and useful links, please visit QMTECH Official Website:

http://www.chinaqmtech.com



#### **Table of Contents**

| 1. QMTECH XC7A100T WUKONG BOARD IN    | NTRODUCTION |
|---------------------------------------|-------------|
|                                       |             |
| 2. EXPERIMENT (1): USB TO SERIAL PORT |             |
| 3. EXPERIMENT (2): HDMI DISPLAYS      | -           |
| 4. EXPERIMENT (3): GMII ETHERNET TEST | 10          |
| 5. REFERENCE                          | 1           |
| 6. REVISION                           | 10          |
|                                       |             |



#### 1. QMTECH XC7A100T Wukong Board Introduction

#### 1.1 Wukong Board Overview

QMTECH XC7A100T Wukong board provides several user interfaces to meet different customer needs. Below section lists the detailed info of these user interfaces:

- USB to UART Serial Port, by using Silicon Labs' CP2102N chip.
- > HDMI display interface, by using TI's chip TPD12S016;
- > GMII ethernet interface, by using Realtek's RTL8211EG chip;
- CMOS/CCD camera interface, by using 18pin female header;
- Two Digilent PMOD standard compatible female headers;

#### 1.2 Wukong Board Top View

Below figure shows the top view of QMTECH XC7A100T Wukong Board. The board's dimension is 9.96mm x 9.96mm. All these functional chips' power supply is injected from the power header, detailed connection refer to the hardware schematic.



CP2102N USB Figure 1-1.

Figure 1-1. QMTECH XC7A100T Wukong Board



# 2. Experiment (1): USB to Serial Port

The CP2102N is a USB 2.0 to serial port bridge chip designed by Silicon Labs. The CP2102N includes a USB 2.0 full-speed function controller, USB transceiver, oscillator, UART and eliminates the need for other external USB components are required for development. Below figure shows the hardware design of CP2102N on the QMTECH XC7A100T Wukong board.



Figure 2-1. CP2102 Hardware Design

Before start to test the CP2102N's USB to UART serial communication function, make sure all the hardware connections of the development kit are correctly connected. Xilinx USB platform cable's VREF, GND, TDI, TMS, TCK, TDO pins shall be connected to XC7A100T board's JTAG interface. Then power on the development kit with 5V DC power source. Xilinx USB platform cable's indicator LED's color will turn from brown into green. At the same time, the Mini-USB cable shall also be plugged in the board, below figure shows an example hardware setup:





All the test examples are developed in the Vivado2018.3 environment. Open the CP2102 test project located in this release folder: /Software/Test05\_usb\_uart\_cp2102. Below figure shows the project of uart top:



Figure 2-2. CP2102 UART Communication Test Example

In this example project, the default communication parameters are: 9600bps, 8 data bit, No Parity Check, 1 stop bit. If users want to test other communication parameters, change the source code accordingly.

```
📔 uart_rx_path.v🗵 📔 uart_top.v🗵 📔 uart_tx_path.v🗵
          timescale lns / lps
       module uart_rx_path(
              input clk i,
              input uart rx i,
              output [7:0] uart_rx_data_o,
              output wart rx done,
               output baud bps_tb
                                              //for simulation
                                                                 //波特率时钟,9600bps,50Mhz/9600=5208
//波特率时钟中间采样点,50Mhz/9600/2=2604
         parameter [12:0] BAUD_DIV
                                             = 13'd5208;
         parameter [12:0] BAUD_DIV_CAP = 13'd2604;
                                                                    //波特率设置计数器
         reg [12:0] baud div=0;
                                                                    //数据采样点信
         reg baud_bps=0;
                                                                    //波特率启动标志
         reg bps_start=0;
         always@ (posedge clk_i)
       -begin
              if(baud_div==BAUD DIV CAP)
                                                                   //当波特率计数器计数到采样点时,产生采样信号baud bps
 uart_rx_path.v🛭 📘 uart_top.v🗵 📙 uart_tx_path.v🗵
      'timescale lns / lps
     module uart_tx_path(
            input clk i,
           input [7:0] uart_tx_data_i,
input uart_tx_en_i,
                                                  //发送发送使能信号
           output wart tx o
       parameter BAUD_DIV = 13'd5208;
parameter BAUD_DIV_CAP = 13'd2604;
                                                 //波特率时钟,9600bps,50Mnz/9600=5208,波特率可调
//波特率时钟中间采样点,50Mnz/9600/2=2604,波特率可调
       parameter BAUD_DIV
                                                  // 似何年以里以致命
//数据发送点信号,高有效
        reg baud bps=0;
        reg baud_bps=0; "TRUE" *)reg [9:0] send_data=10*billillillil; //符发达 (* MARKDEBUG = "TRUE" *)reg [3:0] bit_num=0; //发述5 reg uart_send_flag=0; //数据发送标志位; //数据发送标志位; reg uart_tx_o_r=1; //发达数据寄存器,初始状态位高
                                                                        //待发送数据寄存器,lbit起始信号+8bit有效信号+lbit绪束信号
//发送数据个数计数器
       reg uart_send_flag=0;
       reg uart_tx o r=1;
```



After the CP2102 communication test project correctly synthesized, implemented and generated \*.bit file, users could use Vivado 2018.3 program tool to program the generated \*.bit file into FPGA. Below image shows the FPGA program status with program tool.



Figure 2-3, Program \*.bit File

The CP2102 example test project's main functionality is performing an UART loopback communication. The FPGA program will send the received UART data back to the PC. Below figure shows user employees some PC based UART test tool to send data to FPGA: <a href="http://www.cmsoft.cn QQ:10865600">http://www.cmsoft.cn QQ:10865600</a>. After a short while the PC UART test tool will receive the same data stream from FPGA, which means the CP2102 loopback test program is running correctly.



Figure 2-4. UART Loopback Test



# 3. Experiment (2): HDMI Displays

Transition Minimized Differential Signaling (TMDS) is used for transmitting video data over the High-Definition Multimedia Interface (HDMI). The XC7A100T Wukong Board uses Tl's TPD12S016 chip, which is a single-chip High Definition Multimedia Interface (HDMI) device with auto-direction sensing I2C voltage level shift buffers, a load switch, and integrated low capacitance high-speed electrostatic discharge (ESD) transient voltage suppression (TVS) protection diodes. Below image shows the hardware design.



Figure 3-1. HDMI Display Hardware Designs

Before start to test the HDMI display function, make sure all the hardware connections of the development kit are correctly connected. Xilinx USB platform cable's VREF, GND, TDI, TMS, TCK, TDO pins shall be connected to XC7A100T board's JTAG interface. Then power on the development kit with 5V DC power source. Xilinx USB platform cable's indicator LED's color will turn from brown into green. At the same time, the HDMI cable shall also be plugged in the board, below figure shows an example hardware setup:





Open the HDMI test project located in this release folder: /Software/Test06\_HDMI\_OUT. Below figure shows the example project of Test06\_HDMI\_OUT:



Figure 3-2. HDMI Display Function Test

After the HDMI display test project correctly synthesized, implemented and generated \*.bit file, users could use Xilinx Vivado 2018.3 program tool to program the generated \*.bit file into FPGA. Below image shows the FPGA program status with program tool.



Figure 3-3. Program FPGA



After the FPGA correctly loaded the top.bit file, the HDMI monitor will display color bar pattern. Below image shows the example color bar pattern.



Figure 3-4. HDMI Display Test



# 4. Experiment (3): GMII Ethernet Test

The XC7A100T board uses RTL8211EG to implement the 10M/100M/1000M triple speed ethernet interface. It provides all the necessary physical layer functions to transmit and receive ethernet packets over the CAT.5 UTP cable. The data transfer between PHY and FPGA is via the Gigabit Media Independent Interface(GMII) for 1000Base-T. The RTL8211EG-VB chip supports 3.3V signaling for GMII interface. Below image shows the hardware design of RTL8211EG:



Figure 4-1. RTL8211 Hardware Design

Before start to test the GMN ethernet communication function, make sure all the hardware connections of the development kit are correctly connected. Xilinx USB Platform cable shall be connected to XC7A100T board's JTAG interface. The ethernet cable shall be plugged in the board and the test computer simultaneously. Then power on the development kit with 5V DC power source. Below figure shows an example hardware setup:







Figure 4-2. Test Setup

Use Vivado2018.3 to open the GMII ethernet test project located in this release folder: /Software/ Test08\_GMII\_Ethernet. Below figure shows the example project of ethernet\_test:





Ethernet Cable

After the ethernet test project correctly synthesized, implemented and generated \*.bit file, users could use Vivado 2018.3 program tool to program the generated \*.bit file into FPGA. Below image shows the FPGA program status with program tool.



Figure 4-3, FPGA Program

Users could check the ethernet connection status in the Windows OS. Below images shows the ethernet communication speed between the FPGA development board and the test computer is 1Gbps based.





Internet 协议版本 4 (TCP/IPv4) 属性 X 常规 如果网络支持此功能,则可以获取自动指派的 IP 设置。否则,你需要从网 络系统管理员处获得适当的 IP 设置。 ○ 自动获得 IP 地址(O) ● 使用下面的 IP 地址(S): 192.168.0.3 IP 地址(I): 255 . 255 . 255 . 0 子网掩码(<u>U</u>): 默认网关(D): 192 . 168 . 0 . 1 ○ 自动获得 DNS 服务器地址(B) ● 使用下面的 DNS 服务器地址(E): 首选 DNS 服务器(P): 备用 DNS 服务器(A): □ 退出时验证设置(L) 高级(V)...

确定

取消

In order to finish this ethernet test, users need to set the Windows's Static IP into 192.168.0.3:

Figure 4-4. Configure Test PC's IP

Run Windows Command Console as administrator. In that DOS type command window bind the development board's IP address(192.168.0.2) and MAC address (00-0a-35-01-fe-c0) by typing command: ARP -s 192.168.0.2 00-0a-35-01-fe-c0:



Figure 4-5. Binding IP and MAC



Open the NetAssist ethernet debug tool and set the communication parameters as shown in below figure. The NetAssist tool will receive the test data "HELLO QMTECH BOARD" sent from development board. Then press the 【Send】 button to send the test data <a href="http://www.cmsoft.cn QQ:10865600">http://www.cmsoft.cn QQ:10865600</a> to the FPGA development board. In response, the FPGA will send back test data to the test PC.



Figure 4-6. GMII Ethernet Test Result



#### Reference 5.

- [1] ug470\_7Series\_Config.pdf [2] ds181\_Artix\_7\_Data\_Sheet.pdf [3] ug475\_7Series\_Pkg\_Pinout.pdf [4] n25q\_64a\_3v\_65nm.pdf [5] MT41J128M16JT-125K.pdf





# 6. Revision

| Doc. Rev. | Date       | Comments             |
|-----------|------------|----------------------|
| 0.1       | 21/11/2019 | Initial Version.     |
| 1.0       | 25/11/2019 | V1.0 Formal Release. |
|           |            |                      |
|           |            |                      |



