# **ZYJZGW ZYNQ XC7Z010 STARTER KIT**

# **USER MANUAL**



#### **Preface**

The ZYJZGW® ZYNQ XC7Z010 Starter Kit uses Xilinx Zynq®-7000 device which integrates the software programmability of an ARM®-based processor with the hardware programmability of an FPGA, enabling key analytics and hardware acceleration while integrating CPU, DSP, ASSP, and mixed signal functionality on a single device. Consisting of single-core Zynq-7000S and dual-core Zynq-7000 devices, the Zynq-7000 family is the best price to performance-per-watt, fully scalable SoC platform for your unique application requirements.



# **Table of Contents**

| 1. INTRODUCTION                                                                   | 3        |
|-----------------------------------------------------------------------------------|----------|
| 1.1 DOCUMENT SCOPE                                                                |          |
| 2. GETTING STARTED                                                                | 4        |
| 2.1 INSTALL DEVELOPMENT TOOLS                                                     | 6        |
| 2.2.1 2yriq 30C Power Supply                                                      | 6<br>8   |
| 2.2.4 User Extension IOs<br>2.2.5 JTAG Port<br>2.2.6 User LEDs<br>2.2.7 User Keys | 10<br>11 |
| 2.2.8 DDR3 Memory                                                                 | 12       |
| 2.2.9 MII Ethernet Interface                                                      | 14       |
| 3. REFERENCE                                                                      | 16       |



## 1. Introduction

# 1.1 Document Scope

This demo user manual introduces the ZYJZGW ZYNQ XC7Z010 Starter Kit and describes how to setup the Start Kit running with environment Xilinx Vivado 2018.3 and application software Linux. Users may employee the PL side rich logic resource 28K Logic Cells for XC7Z010 to implement various applications. The Starter Kit also has 62 non-multiplexed PL IOs for extending customized modules, such as UART module, CMOS/CCD camera module, LCD/HDMI/VGA display module etc.

#### 1.2 Kit Overview

Below section lists the parameters of the Starter Kit:

- On-Board SoC: XC7Z010-1CLG400C;
- On-Board PS side external crystal frequency: 33.333MHz;
- XC7Z010-1CLG400C has rich block RAM resource up to 2.1Mb;
- XC7Z010-1CLG400C has 28K logic cells;
- On-Board 512MB Micron DDR3, MT41K256M16TW-107:P;
- On-Board micro SD slot;
- On-Board USB host port;
- On-Board power supply for FPGA by using TI TPS563201 wide input range DC/DC;
- On-Board two 50p, 2.54mm pitch headers for extending user IOs. All IOs are precisely designed with length matching;
- On-Board MII ethernet interface connected to PL side by using ICPlus chip IP101GA;
- One on-board user switch for PS logical reset;
- > Two on-board user LEDs, one connected to PL and the other connected to PS;
- On-Board JTAG interface, by using 6p, 2.54mm pitch header;
- PCB size is: 67.6mm x 85.9mm;



Figure 1-1. ZYJZGW ZYNQ XC7Z010 Starter Kit Overview



# 2. Getting Started

Below image shows the dimension of the ZYJZGW ZYNQ XC7Z010 Starter Kit: 6.76cm x 8.59cm. The unit in below image is millimeter(mm).



Figure 2-1. ZYJZGW ZYNQ XC7Z010 Starter Kit Dimension

# 2.1 Install Development Tools

To develop ZYNQ7000 SoC applications, users need to prepare Xilinx Vivado 2018.3 or newer versions, Xilinx USB platform cable, VMware virtual machine installed with Ubuntu 18.04, ZYNQ Starter Kit and miniUSB cable. Below image shows the Xilinx Vivado 2018.3 development environment which could be downloaded from Xilinx office website:



Figure 2-2. Vivado 2018.3



**VREF** TCK TDO Ethernet Cable 000000000000 

Below image shows the JTAG connection between Xilinx USB platform cable and ZYNQ Starter Kit:

Figure 2-3. JTAG Connection and Power Supply

Below image shows the VMware virtual machine installed with Ubuntu 18.04 OS:



Figure 2-4. Ubuntu 18.04



#### 2.2 ZYJZGW ZYNQ XC7Z010 Starter Kit Hardware Design

# 2.2.1 Zynq SoC Power Supply

The Starter Kit needs 5V DC input as power supply which could be directly injected from power header JP4 or the 50P header JP2/JP5. Users may refer to the hardware schematic for the detailed design. The on-board LED D1 indicates the 3.3V supply, it will be turned on when the 5V power supply is active. In default status, all the PL banks' IO power level is 3.3V because bank power supply is 3.3V. However, BANK34 IO's power level could be changed according to detailed custom requirement. There're two 0 ohm resisters could be removed: R14/R15, and instead the BANK34's power supply could be injected from 50P female header JP2. Detailed design refers to hardware schematic.



Figure 2-5. Power Supply for the FPGA

#### 2.2.1 3.3V Power Supply

The XC7Z010's power supply are all using high efficiency DC/DC chip TPS563201 provided by TI. The TPS563201 supports wide voltage input range from 4.5V to 17V. In normal use case, 5V DC power supply is suggested to be applied on the board. The power on sequence for the Zynq SoC is  $1.0V \rightarrow 1.8 \rightarrow 1.35V \rightarrow 3.3V$ . Below image shows the TPS563201 hardware design for these power supplies.





Figure 2-6. TPS563201 Hardware Design



#### 2.2.2 Boot Mode

In default, the PS side ARM core boots from external SD card through SDIO 0 interface, detailed hardware design is shown in below figure.



Figure 2-7. SPI Flash

The boot sequence setting MIO[2:8] is configured as below image.



Figure 2-8. MIO[2:8] Hardware Settings

Below image copied from ug585-Zynq-7000-TRM.pdf shows the detailed hardware settings for the boot mode:



Figure 2-9. MIO[2:8] Hardware Settings



# 2.2.3 System Clock

The PS side has system clock frequency 33.333MHz which is directly provided by external crystal. The crystal is designed with high accuracy and stability with low temperature drift 10ppm/° c. Below image shows the detailed hardware design:



Figure 2-10. 33.333MHz PS Side System Clock

The PL side has system clock frequency 50.0MHz which is directly provided by external crystal.



Figure 2-11. 50.0MHz PL Side System Clock



#### 2.2.4 User Extension IOs

The Starter Kit has 50P 2.54mm pitch header JP2 that could be used for extending user modules, such as ADC/DAC module, audio/video module, ethernet module, etc. All these IOs are extended from BANK34, PL IOs.



The Starter Kit also has another 50P 2.54mm pitch header JP5 which extends some PS IOs and some PL IOs from BANK35.



Figure 2-12. Extension IO



# 2.2.5 JTAG Port

The on board JTAG port uses 6P 2.54mm pitch header which could be easily connected to Xilinx USB platform cable. Below image shows the hardware design of the JTAG port:



Figure 2-13. JTAG Port

#### 2.2.6 User LEDs

Below image shows two user LEDs and 3.3V power supply indicator:



Figure 2-14. LED Connected to PS MIO[10]



Figure 2-15. LED Connected to PL PIN D19



Figure 2-16. 3.3V Power Supply Status Indicator



The LED D2 will be turned on after the PL successfully loading configuration file from SD card during power on stage. In this case, LED D2 could be used as PL loading status indicator.



Figure 2-17. FPGA\_DONE Status Indicator

## 2.2.7 User Keys

Below image shows the PS\_RST reset key:



Figure 2-18. PS\_SRST Key

## 2.2.8 DDR3 Memory

The Starter Kit has on board 16bit width data bus, 512MB memory size DDR3 MT41K256M16TW-107:P provided by Micron. Below image shows the detailed hardware design:





Figure 2-19. DDR3 Memory



## 2.2.9 MII Ethernet Interface

The Starter Kit provides MII ethernet interface by using IC Plus Corp's IP101GA. IP101G is an IEEE 802.3/802.3u compliant single-port Fast Ethernet Transceiver for both 100Mbps and 10Mbps operations. The IP101GA is connected to ZYNQ SoC's PL side. In default hardware design, it is working under 100Mbps, MII mode. Detailed hardware design refers to below image.



Figure 2-20. MII Ethernet

Below table shows the connection between IP101GA and PL IOs.

| Num | PL IOs | MII Interface |
|-----|--------|---------------|
| 1   | D20    | TXEN          |
| 2   | M19    | MDIO          |
| 3   | M20    | MDC           |
| 4   | M18    | RXDV          |
| 5   | L19    | RXD1          |
| 6   | L20    | RXD0          |
| 7   | J18    | RXCLK         |
| 8   | H18    | TXCLK         |



| 9  | F19 | TXD3 |
|----|-----|------|
| 10 | F20 | TXD2 |
| 11 | J20 | RXD3 |
| 12 | H20 | RXD2 |
| 13 | G19 | TXD1 |
| 14 | G20 | TXD0 |

#### 2.2.10 USB Host Port

The Starter Kit provides USB host port by using Microchip's ULPI PHY USB3320C. The USB3320C is connected to ZYNQ SoC's PS side. Detailed hardware design refers to below image.



Figure 2-21. USB Host Port



#### Reference 3.

- [1] ug585-Zynq-7000-TRM.pdf
  [2] ds187-XC7Z010-XC7Z020-Data-Sheet.pdf
  [3] ug865-Zynq-7000-Pkg-Pinout.pdf
  [4] MT41K256M16TW-107:P.pdf
  [5] tps563201.pdf
  [6] IP101GA\_2018-11-27.PDF





# 4. Revision

| Doc. Rev. | Date       | Comments                                      |
|-----------|------------|-----------------------------------------------|
| 0.1       | 01/06/2021 | Initial Version.                              |
| 1.0       | 03/06/2021 | V1.0 Formal Release.                          |
| 2.0       | 17/09/2023 | V2.0 Release. Added USB host port to PS side. |



