

# DAY-33 #100DAYSRTL

"Aim":-To Design Binary Ripple counter or Asynchronous (series) counter

## "Design Code":-

```
module ripplecounter(clk,rst,q); //Ripple counter using T flipflop
 input clk, rst;
 output [3:0]q;
 tff tf1(q[0],clk,rst);
 tff tf2(q[1],q[0],rst);
 tff tf3(q[2],q[1],rst);
 tff tf4(q[3],q[2],rst);
module tff(q,clk,rst); //T flipflop using D-flipflop always in toggling mode
 input clk, rst;
 output q;
 wire d;
 dff df1(q,d,clk,rst);
 not n1(d,q);
endmodule
module dff(q,d,clk,rst); //D-flipflop
 input d, clk, rst;
 output q;
 always @(negedge clk or posedge rst)
   if(rst) q=1'b0;
   else q=d;
   end
endmodule
```

#### "Waveforms":-



### "Schematics":-



#### Summary

Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 8.225 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 40.5°C

Thermal Margin: 44.5°C (23.5 W)

Effective  $\vartheta JA$ : 1.9°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix

invalid switching activity

