

## DAY-1 #100DAYSRTL

**Aim:-** To design the Clock divider (by clk/2n)

## **Verilog Code:-**

```
1 //Author: - Chinna Venkata Narayana Reddy
2 //Date:-28/08/2023
3 	☐ module ClockDividerBy2n(
       input rst, clk, en,
       output div2, div4, div8, div16
 6 ¦ );
       reg [3:0] count;
9 🖨
      always @(posedge clk or posedge rst) begin
10 🤛
          if (rst)
11 :
              count <= 0;
12 🖨
           else if (en) begin
13 🖯
               if (count == 4'd15)
14
                  count <= 0;
15
               else
16 🖨
                 count <= count + 1;
17 🖨
           end
      end
19
      assign div2 = count[0];
      assign div4 = count[1];
21 !
       assign div8 = count[2];
       assign div16 = count[3];
23 endmodule
```

## Waveforms:-



## **Schematics:-**

