# Data Sheet

S6E63D6

**Preliminary** 

240 RGB X 320 Dot 1-Chip Driver IC with LTPS Interface for 262,144 Color AMOLED Display Panel

November 7, 2006

System LSI Division
Device Solution Network
SAMSUNG ELECTRONICS CO., LTD.

(http://www.samsung.com/Products/Semiconductor/DisplayDriverIC)

Contents in this document are subject to change without notice. No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, for any purpose, without the express written permission of LCD Driver IC Team.

# **CONTENTS**

| ALIGN KEY CONFIGURATION AND COORDINATE                                                                   | 10 |
|----------------------------------------------------------------------------------------------------------|----|
| POWER SUPPLY PINS                                                                                        | 15 |
| SYSTEM / RGB INTERFACE PINS                                                                              | 17 |
| DISPLAY PINS                                                                                             | 20 |
| MISCELLANEOUS PINS                                                                                       |    |
| SYSTEM INTERFACE                                                                                         |    |
| HIGH SPEED SERIAL INTERFACE (MDDI)                                                                       |    |
| SUB PANEL CONTROL                                                                                        |    |
| EXTERNAL INTERFACE (RGB-I/F)                                                                             |    |
| ADDRESS COUNTER (AC)                                                                                     |    |
| GRAPHICS RAM (GRAM)                                                                                      |    |
| ,                                                                                                        |    |
| TIMING GENERATOR                                                                                         |    |
| GRAYSCALE VOLTAGE GENERATOR                                                                              |    |
| OSCILLATION CIRCUIT (OSC)                                                                                |    |
| SOURCE DRIVER CIRCUIT                                                                                    |    |
| LTPS PANEL INTERFACE CIRCUIT                                                                             |    |
| GRAM ADDRESS MAP                                                                                         | 24 |
| INSTRUCTION TABLE                                                                                        | 27 |
| Index                                                                                                    |    |
| Status Read                                                                                              |    |
| No Operation (R00h)                                                                                      |    |
| STAND BY (R10h)                                                                                          |    |
| POWER GEN1 (R12h)                                                                                        |    |
| POWER GEN2 (R13h)POWER STEP UP CONTROL 1 (R14h)                                                          |    |
| START OSCILLATION (R18h)                                                                                 |    |
| SOURCE DRIVER CONTROL (R1Ah)                                                                             |    |
| WRITE DATA TO GRAM (R22h)                                                                                |    |
| READ DATA FROM GRAM (R22h)                                                                               |    |
| SELECT DATA BUS 1 (R23h)                                                                                 | 57 |
| SELECT DATA BUS 2 (R24h)                                                                                 |    |
| VERTICAL SCROLL CONTROL 1 (R30h, R31h)                                                                   |    |
| VERTICAL SCROLL CONTROL 2 (R32h)                                                                         |    |
| PARTIAL SCREEN DRIVING POSITION (R33h, R34h)                                                             |    |
| RESTRICTION ON PARTIAL DISPLAY AREA SETTING                                                              |    |
| [NOTE] 000h $\leq$ SS18 to 10 $\leq$ SE18 to 10 $\leq$ 13Fh<br>VERTICAL RAM ADDRESS POSITION (R35h,R36h) |    |
| HORIZONTAL RAM ADDRESS POSITION (R33h)                                                                   |    |
| CLIENT INITIATED WAKE-UP (R38h)                                                                          |    |
| MDDI LINK WAKE-UP START POSITION (R39h)                                                                  |    |
| SUB PANEL CONTROL 1 (R3Ah / R3Bh)                                                                        |    |
| SUB PANEL CONTROL 2 (R3Ch)                                                                               |    |
| TEST KEY COMMAND (R60h)                                                                                  |    |
| MTP CONTROL (R61h)                                                                                       |    |
| MTP REGISTER SETTING (R62h, R63h, R64h, R65h)                                                            |    |
| GPIO CONTROL (R66h/R67h/R68h/R69h/R6Ah)                                                                  |    |
| GAMMA CONTROL (R70h to R78h)                                                                             | 72 |



## **Preliminary** PATTERN DIAGRAMS FOR VOLTAGE SETTING.......74 SYSTEM INTERFACE.......77 68-SYSTEM 18-BIT BUS INTERFACE 79 68-SYSTEM 16-BIT BUS INTERFACE.......80 68-SYSTEM 8-BIT BUS INTERFACE.......82 80-SYSTEM 16-BIT BUS INTERFACE......84 INDEX AND PARAMETER RECOGNITION.......90 18-Bit RGB interface 92 16-Bit RGB interface 92 MDDI DATA / STB 98 MDDI PACKET.......111 TEARING-LESS DISPLAY ......116 SUB PANEL CONTROL TIMING.......119 ABSOLUTE MAXIMUM RATINGS ......143



|                                  | Preliminary |
|----------------------------------|-------------|
| DC CHARACTERISTICS               |             |
| AC CHARACTERISTICS               | 149         |
| RESET TIMING                     | 153         |
| EXTERNAL POWER ON / OFF SEQUENCE | 154         |
| NOTICE                           |             |



#### INTRODUCTION

The S6E63D6 is a single chip solution for Gate-IC-less AMOLED panel. Source driver with built-in memory, gate-IC-less level shifter and power circuits are integrated on this LSI. It can display to the maximum of 240-RGB x 320-dot graphics on 260k-color AMOLED panel. Moreover, the chip supports LTPS panel.

The S6E63D6 supports Qualcomm's high-speed serial interface, MDDI (Mobile Display Digital Interface) type I, which is an implementation of client device Video Electronics Standards Association (VESA) standard. The MDDI is a cost-effective low-power solution that enables high-speed short-range communication with a display device using a digital packet data link.

The S6E63D6 also supports 18-/16-/9-/8-bit high-speed bus interface to enable efficient data transfer to the GRAM.

There is an external interface. In case of display data, the S6E63D6 offers a flexible 18-/16-/6-bits bus of RGB interface for transferring the 260k colors display data.

The motion picture area can be designated in GRAM by window function. The specified window area can be updated selectively so that motion picture can be displayed simultaneously independent of still picture area.

The LSI operates at low voltage and has internal GRAMs to store 240-RGB x 320-dot 260k-color image data. Additionally, it has an internal booster that generates the OLED driving voltage and the voltage follower circuit for OLED driver.

The S6E63D6 is suitable for any medium-sized or small portable mobile solution requiring long-term driving capabilities such as digital cellular phones supporting a web browser, bi-directional pagers, PMP, MP3P and small PDAs.



## **FEATURES**

#### **Overalls**

- 240-RGBx320-dot AM-OLED display controller/driver IC for 262,144 colors
- Gate IC less
- 240 channel source driver with time shared driving function

#### Various color-display control functions

- 262,144 colors can be displayed at the same time with RGB separated gamma adjust.
- 262,144 / 65,536/ 8 colors can be displayed.
- Vertical scroll display function in line units

#### Various interfaces

- 18-/16-/9-/8-bit high-speed parallel bus interface (80- and 68- system)
- Serial peripheral interface (SPI)
- 18-/16-/6-bit RGB interface
- MDDI (Mobile Display Digital Interface) support

#### Internal ram capacity: 240 x 18 x 320 = 1,382,400 bits

#### Writing to a window-ram address area by using a window-address function

#### Efficiently panel driving signals

- SOUT[1:240] : V0~V63 grayscale
- FLM, SFTCLK, SFTCLKB, SCLK1, SCLK2, CLA, CLB, CLC, BICTL\_L, BICTL\_R, EX\_FLM, EX\_CLK, EX\_CLKB, ESR: VGL to VGH level

#### Low-power operation supports:

- Power-save mode: standby mode
- Partial display mode in any position

#### Internal oscillation circuit and external hardware reset

#### Internal power supply circuit

#### Operating voltage

- Apply voltage
  - I/O power-supply VDD3 to VSS = 1.65 to 3.3V
  - Analog power-supply VCI to VSS = 2.5 to 3.3V
- Generated voltage
  - VGH = 4.6 to 6.6V (gate circuit power supply)
  - VGL = -7.8 to -5.0V (gate circuit power supply)
  - VINT = 4.0 to -1.0V (OLED pixel initialization first power supply)
  - Source output range = 0.96 to 4.2V

#### Released package type

S6E63D6 is released COG type package format only.



# **BLOCK DIAGRAM**



Figure1: S6E63D6 Block Diagram



# **PAD CONFIGURATION**



Figure2: Pad Configuration



Table1: S6E63D6 Pad Dimensions

| lt a man                           | Dadwana                          | S      | Unit  |    |
|------------------------------------|----------------------------------|--------|-------|----|
| Items                              | Pad name.                        | Х      |       |    |
| Chip size (With scribe lane; 80um) | -                                | 15,580 | 1,330 |    |
| Chip thickness                     | -                                | 3      | 00    |    |
| Dumn nitoh                         | Input pad                        | 6      | 1     |    |
| Bump pitch                         | Output pad                       |        |       |    |
|                                    | Input pad<br>(1-251)             |        | 91    | um |
| Pad size                           | Output pad<br>(264-539)          | 36     | 91    |    |
|                                    | Output pad<br>(252-263, 540-551) | 91     | 36    |    |
| Bump Height                        | All PADs                         | 15     | ± 3   |    |





## ALIGN KEY CONFIGURATION AND COORDINATE



Figure3: COG Align Key



#### PAD CENTER COORDINATES

#### **Table2: Pad Center Coordinates**

[Unit: um] NO NAME Χ NO NAME NO NAME DUMMY 101 -572 5 1 -75000-572551 C32P -4500 0 -572 5 VSSA -1500.0-4440.0 -572.5 <del>-5</del>72.5 102 2 **MTPG** -7440.0 52 C32P -572.5 **VSSA** -1440.03 MTPD -7380 0 -572.5 53 DUMMYI 3 -4380 0 -572 5 103 VSS -1380 0 -572 5 -7320.0 -572.5 -4320.0 104 VSS -1320.0 <del>-572</del>.5 4 VCI 54 DUMMYL2 -572.5 5 VCI -7260.0 -572.5 55 DUMMYL1 -4260.0 -572.5 105 VSS -1260.0 -572.5 6 VCI -7200.0 -572.5 56 C32M -4200.0 -572 5 106 VSS -1200 0 -572 5 7 VCI -7140.0 -572.5 57 C32M -4140.0 -572.5 107 VSS -1140.0 -572.5 8 VCI -7080.0 -572.5 58 C32M -4080.0 -572.5 108 VSS -1080.0 -572.5 9 VCI1 -7020.0 -572.5 59 VLOUT3 -4020.0 -572.5 109 VSS -1020.0-572.5 -572.5 10 VCI1 -6960.0 -572.5 60 VLOUT3 -3960.0110 VSS -960.0-572.5-572.5 -572.5 11 -6900.0 -572.5 -3900.0 111 VSS VCI1 61 VLOUT3 -900.0 12 VCI1 -572.5 -572.5 112 -572.5 -6840.0 62 VLOUT3 -3840.0 VSS -840.0 13 VCI1 -6780.0 -572.5 63 VLOUT3 -3780.0 -572.5 113 VSS -780.0 -572.5 14 VSSC -6720.0 -572.5 64 VLIN3 -3720.0 -572.5 114 VSS -720.0 -572.5 VSSC -572.5 15 -6660.065 VLIN3 -3660.0-572.5115 RTFST -660.0-572.5VSSC -6600.0 -572.5 VLIN3 -3600.0 -572.5 VSS\_MDDI -600.0 -572.5 16 66 116 17 **VSSC** -6540.0 -572.5 67 VLIN3 -3540.0-572.5 117 VSS\_MDDI -540.0 -572.5 18 **VSSC** -6480.0 -572.5 68 VLIN3 -3480.0-572.5 118 VSS\_MDDI -480.0-572.5 19 **VSSC** -6420.0-572.569 **DUMMY** -3420.0-572.5119 VSS\_MDDI -420.0-572.520 -572.5 C12M -6360.0 -572.5 70 **DUMMY** -3360.0 -572.5 120 MDP -360.0 MDP 21 -6300.0 -572.5 VI IN2 -3300.0 121 -300 0 -572 5 C12M 71 -572.5 22 C12M -6240.0 -572.5 72 VLIN2 -3240.0 -572.5 122 MDP -240.0 -572.5 23 C12P -6180.0 -572.5 73 VLIN2 -3180.0 -572.5 123 MDN -180.0 -572.5 -572.5 24 C12P -6120.0 -572.5 VLIN2 -3120.0 124 MDN -120.0 -572.5 74 25 C12P -6060.0 -572.5 75 VLIN2 -3060.0 -572.5 125 -60.0 -572.5 MDN 26 C11M -6000.0 -572.5 76 VLOUT2 -3000.0-572.5 126 MSP 0.0 -572.5 27 -5940.0 77 -2940.0 127 C11M -572.5 VLOUT2 -572.5 MSP 60.0 -572.5 28 C11M -5880.0 -572.5 78 VLOUT2 -2880.0 -572.5 128 MSP 120.0 -572.5 29 C11P 79 VLOUT2 -572.5 129 -5820.0 -572.5 -2820.0 MSN 180.0 -572.5 30 C11P -5760.0 -572.5 80 VLOUT2 -2760.0 -572.5 130 MSN 240.0 -572.5 31 C11P -5700.0 -572.5 81 C21P -2700.0 -572.5 131 MSN 300.0 -572.5 32 VLOUT1 -5640.0 -572.5 82 C21P -2640.0 -572.5 132 VCI\_MDDI 360.0 -572.5 VLOUT1 -572.5 -2580.0 -572.5 33 -5580.0 83 C21P 133 VCI MDDI 420.0 -572.5VLOUT1 -5520.0 -572.5 DUMMY -2520.0 -572.5 134 VCI\_MDDI 480.0 -572.5 34 84 35 VLOUT1 -5460.0 -572.5 85 **DUMMY** -2460.0 -572.5 135 VCI\_MDDI 540.0 -572.5 -5400.0 -2400.0 36 VLOUT1 -572.586 C21M -572.5136 Vtest 600.0 -572.5-2340.0 -572.5 37 VLOUT1 -5340.0 -572.5 87 C21M -572.5 137 660.0 Vtest 38 VLIN1 -5280.0 -572.5 88 C21M -2280.0 -572 5 138 VDD3 720 0 -572 5 39 VLIN1 -5220.0 -572.5 89 V0 -2220.0 -572.5 139 VDD3 780.0 -572.5 40 VI IN1 -5160.0 -572.5 90 VO -2160.0 -572 5 140 VDD3 840 0 -572 5 VLIN1 -5100.0 -572.5 -2100.0 -572.5 900.0 -572.5 41 91 V63 141 VDD3 42 VLIN1 -5040.0 -572.5 92 V63 -2040.0 -572.5 VDD3 960.0 -572.5 142 43 VLIN1 -4980.0 -572.5 93 **VGS** -1980.0-572.5 143 FUSE\_EN 1020.0 -572.5 -572.5 S\_PB 44 C31P -4920.0 -572.5 94 VGS -1920.0144 1080.0 -572.5 C31P VSSA -572.5 145 -572.5 45 -4860.0 -572.5 95 -1860.0 **VSSDUM** 1140.0 -572.5 -572.5 146 -572.5 46 C31P -4800.0 96 **VSSA** -1800.0 ID\_MIB 1200.0 -572.5 47 C31M -4740.0 -572.5 97 VSSA -1740.0 -572.5 147 VDD3DUM 1260.0 48 C31M -4680.0 -572.5 98 VSSA -1680.0 -572.5 148 MDDI\_EN 1320.0 -572.5 49 C31M -4620.0 -572.5 99 VSSA -1620.0 -572.5 149 TEST\_MODE[1] 1380.0 -572.5 50 C32P -4560.0-572.5 **VSSA** -1560.0-572.5 150 TEST\_MODE[0] 1440.0 -572.5



**Table3: Pad Center Coordinates (continued)** 

[Unit: um]

|            |              |                  |                  |            |              |                  |                  |            |                     |                  | nit: umj       |
|------------|--------------|------------------|------------------|------------|--------------|------------------|------------------|------------|---------------------|------------------|----------------|
| NO         | NAME         | Χ                | Υ                | NO         | NAME         | X                | Υ                | NO         | NAME                | X                | Υ              |
| 151        | EXCLK        | 1500.0           | -572.5           | 201        | MVDD         | 4500.0           | -572.5           | 251        | DUMMY               | 7500.0           | -572.5         |
| 152        | EN_EXCLK     | 1560.0           | -572.5           | 202        | MVDD         | 4560.0           | -572.5           | 252        | DUMMY               | 7697.5           | -296.0         |
| 153        | TEST_IN[6]   | 1620.0           | -572.5           | 203        | MVDD         | 4620.0           | -572.5           | 253        | DUMMY               | 7697.5           | -242.0         |
| 154        | TEST_IN[5]   | 1680.0           | -572.5           | 204        | MVDD         | 4680.0           | -572.5           | 254        | DUMMY               | 7697.5           | -188.0         |
| 155        | TEST_IN[4]   | 1740.0           | -572.5           | 205        | RVDD         | 4740.0           | -572.5           | 255        | DUMMY               | 7697.5           | -134.0         |
| 156        | TEST_IN[3]   | 1800.0           | -572.5           | 206        | RVDD         | 4800.0           | -572.5           | 256        | DUMMY               | 7697.5           | -80.0          |
| 157        | TEST_IN[2]   | 1860.0           | -572.5           | 207        | RVDD         | 4860.0           | -572.5           | 257        | DUMMY               | 7697.5           | -26.0          |
| 158        | TEST_IN[1]   | 1920.0           | -572.5           | 208        | RVDD         | 4920.0           | -572.5           | 258        | DUMMY               | 7697.5           | 28.0           |
| 159        | TEST_IN[0]   | 1980.0           | -572.5           | 209        | DUMMY        | 4980.0           | -572.5           | 259        | DUMMY               | 7697.5           | 82.0           |
| 160        | VSSDUM       | 2040.0           | -572.5           | 210        | VSP          | 5040.0           | -572.5           | 260        | DUMMY               | 7697.5           | 136.0          |
| 161        | DB17         | 2100.0           | -572.5           | 211        | VSP          | 5100.0           | -572.5           | 261        | DUMMY               | 7697.5           | 190.0          |
| 162        | DB16         | 2160.0           | -572.5           | 212        | VSP          | 5160.0           | -572.5           | 262        | DUMMY               | 7697.5           | 244.0          |
| 163        | DB15         | 2220.0           | -572.5           | 213        | VSP          | 5220.0           | -572.5           | 263        | DUMMY               | 7697.5           | 298.0          |
| 164        | DB14         | 2280.0           | -572.5           | 214        | VREG10UT     | 5280.0           | -572.5           | 264        | DUMMY               | 7425.0           | 572.5          |
| 165        | DB13         | 2340.0           | -572.5           | 215        | VREG10UT     | 5340.0           | -572.5           | 265        | EX_FLM              | 7371.0           | 572.5          |
| 166        | DB12         | 2400.0           | -572.5           | 216        | VREG10UT     | 5400.0           | -572.5           | 266        | EX_FLM              | 7317.0           | 572.5          |
| 167        | DB11         | 2460.0           | -572.5           | 217        | VREG10UT     | 5460.0           | -572.5           | 267        | EX_CLKB             | 7263.0           | 572.5          |
| 168        | DB10         | 2520.0           | -572.5           | 218        | VCI          | 5520.0           | -572.5           | 268        | EX_CLKB             | 7209.0           | 572.5          |
| 169        | DB9          | 2580.0           | -572.5           | 219        | VCI          | 5580.0           | -572.5           | 269        | EX_CLK              | 7155.0           | 572.5          |
| 170        | VSSDUM       | 2640.0           | -572.5           | 220        | VCI          | 5640.0           | -572.5           | 270        | EX_CLK              | 7101.0           | 572.5          |
| 171        | DB8          | 2700.0           | -572.5           | 221        | VCI          | 5700.0           | -572.5           | 271        | BICTL_R             | 7047.0           | 572.5          |
| 172        | DB7          | 2760.0           | -572.5           | 222        | VCI          | 5760.0           | -572.5           | 272        | BICTL_R             | 6993.0           | 572.5          |
| 173        | DB6          | 2820.0           | -572.5           | 223        | VCIRIN       | 5820.0           | -572.5           | 273        | ESR                 | 6939.0           | 572.5          |
| 174        | DB5          | 2880.0           | -572.5           | 224        | DUMMYR3      | 5880.0           | -572.5           | 274        | ESR                 | 6885.0           | 572.5          |
| 175        | DB4          | 2940.0           | -572.5           | 225        | DUMMYR2      | 5940.0           | -572.5           | 275        | CLA                 | 6831.0           | 572.5          |
| 176        | DB3          | 3000.0           | -572.5           | 226        | DUMMYR1      | 6000.0           | -572.5           | 276        | CLA                 | 6777.0           | 572.5          |
| 177        | DB2          | 3060.0           | -572.5           | 227        | VGH          | 6060.0           | -572.5           | 277        | CLB                 | 6723.0           | 572.5          |
| 178        | DB1          | 3120.0           | -572.5           | 228        | VGH          | 6120.0           | -572.5           | 278        | CLB                 | 6669.0           | 572.5          |
| 179        | DB0          | 3180.0           | -572.5           | 229        | VGH          | 6180.0           | -572.5           | 279        | CLC                 | 6615.0           | 572.5          |
| 180        | VSSDUM       | 3240.0           | -572.5           | 230        | VGH          | 6240.0           | -572.5           | 280        | CLC                 | 6561.0           | 572.5          |
| 181        | VSYNC        | 3300.0           | -572.5           | 231        | VGH          | 6300.0           | -572.5           | 281        | DUMMY               | 6507.0           | 572.5          |
| 182        | HSYNC        | 3360.0           | -572.5           | 232        | DUMMY        | 6360.0           | -572.5           | 282        | DUMMY               | 6453.0           | 572.5          |
| 183        | DOTCLK       | 3420.0           | -572.5           | 233        | VGL          | 6420.0           | -572.5           | 283        | SOUT_DUM1           | 6399.0           | 572.5          |
| 184        | ENABLE       | 3480.0           | -572.5           | 234        | VGL          | 6480.0           | -572.5           | 284        | SOUT[1]             | 6345.0           | 572.5          |
| 185        | SDI          | 3540.0           | -572.5           | 235        | VGL          | 6540.0           | -572.5           | 285        | SOUT[2]             | 6291.0           | 572.5          |
| 186        | SDO          | 3600.0<br>3660.0 | -572.5           | 236        | VGL          | 6600.0<br>6660.0 | -572.5           | 286        | SOUT[3]             | 6237.0           | 572.5          |
| 187        | CSB          | 3720.0           | -572.5<br>-572.5 | 237<br>238 | VGL<br>VINT  |                  | -572.5<br>-572.5 | 287<br>288 | SOUT[4]             | 6183.0           | 572.5<br>572.5 |
| 188<br>189 | RW_WRB<br>RS | 3720.0           | -572.5<br>-572.5 | 238        | VINT         | 6720.0<br>6780.0 |                  | 289        | SOUT[5]<br>SOUT[6]  | 6129.0<br>6075.0 | 572.5          |
| 190        | VDD3DUM      | 3780.0           | -572.5<br>-572.5 | 239        | VINT         | 6840.0           | -572.5<br>-572.5 | 289        | SOUT[6]             | 6075.0           | 572.5<br>572.5 |
|            |              |                  |                  |            |              |                  |                  |            |                     |                  |                |
| 191        | E_RDB        | 3900.0           | -572.5<br>-572.5 | 241        | VINT         | 6900.0           | -572.5<br>-572.5 | 291        | [8]TUO2             | 5967.0           | 572.5<br>572.5 |
| 192<br>193 | RESETB<br>TE | 3960.0<br>4020.0 | -572.5<br>-572.5 | 242        | VINT<br>VINT | 6960.0<br>7020.0 | -572.5<br>-572.5 | 292<br>293 | SOUT[9]<br>SOUT[10] | 5913.0<br>5859.0 | 572.5<br>572.5 |
| 193        | TEST_OUT[2]  | 4020.0           | -572.5<br>-572.5 | 243        | VINT         | 7020.0           | -572.5           | 293        | SOUT[11]            | 5805.0           | 572.5          |
| 195        | TEST_OUT[2]  | 4140.0           | -572.5<br>-572.5 | 244        | DUMMY        | 7140.0           | -572.5           | 294        | SOUT[11]            | 5751.0           | 572.5          |
| 196        | TEST_OUT[0]  | 4200.0           | -572.5           | 245        | EL_ON        | 7140.0           | -572.5           | 295        | SOUT[12]            | 5697.0           | 572.5          |
| 190        | VDD          | 4260.0           | -572.5           | 247        | ELVDD        | 7260.0           | -572.5           | 297        | SOUT[14]            | 5643.0           | 572.5          |
| 198        | VDD          | 4320.0           | -572.5           | 248        | ELVDD        | 7320.0           | -572.5           | 298        | SOUT[14]            | 5589.0           | 572.5          |
| 199        | VDD          | 4380.0           | -572.5           | 249        | ELVDD        | 7380.0           | -572.5           | 299        | SOUT[16]            | 5535.0           | 572.5          |
| 200        | VDD          | 4440.0           | -572.5           | 250        | ELVDD        | 7440.0           | -572.5           | 300        | SOUT[17]            | 5481.0           | 572.5          |
| 200        | V D D        | 1170.0           | 012.0            | 200        |              | 7 170.0          | 012.0            | 000        | 0001[17]            | 0.101.0          | 012.0          |



# **Table4: Pad Center Coordinates (continued)**

[Unit: um]

|     |          |        |       |     |           |        |       |     |           | L       | Unit: um] |
|-----|----------|--------|-------|-----|-----------|--------|-------|-----|-----------|---------|-----------|
| NO  | NAME     | X      | Y     | NO  | NAME      | X      | Y     | NO  | NAME      | X       | Y         |
| 301 | SOUT[18] | 5427.0 | 572.5 | 351 | SOUT[68]  | 2727.0 | 572.5 | 401 | SOUT[118] | 27.0    | 572.5     |
| 302 | SOUT[19] | 5373.0 | 572.5 | 352 | SOUT[69]  | 2673.0 | 572.5 | 402 | SOUT[119] | -27.0   | 572.5     |
| 303 | SOUT[20] | 5319.0 | 572.5 | 353 | SOUT[70]  | 2619.0 | 572.5 | 403 | SOUT[120] | -81.0   | 572.5     |
| 304 | SOUT[21] | 5265.0 | 572.5 | 354 | SOUT[71]  | 2565.0 | 572.5 | 404 | SOUT[121] | -135.0  | 572.5     |
| 305 | SOUT[22] | 5211.0 | 572.5 | 355 | SOUT[72]  | 2511.0 | 572.5 | 405 | SOUT[122] | -189.0  | 572.5     |
| 306 | SOUT[23] | 5157.0 | 572.5 | 356 | SOUT[73]  | 2457.0 | 572.5 | 406 | SOUT[123] | -243.0  | 572.5     |
| 307 | SOUT[24] | 5103.0 | 572.5 | 357 | SOUT[74]  | 2403.0 | 572.5 | 407 | SOUT[124] | -297.0  | 572.5     |
| 308 | SOUT[25] | 5049.0 | 572.5 | 358 | SOUT[75]  | 2349.0 | 572.5 | 408 | SOUT[125] | -351.0  | 572.5     |
| 309 | SOUT[26] | 4995.0 | 572.5 | 359 | SOUT[76]  | 2295.0 | 572.5 | 409 | SOUT[126] | -405.0  | 572.5     |
| 310 | SOUT[27] | 4941.0 | 572.5 | 360 | SOUT[77]  | 2241.0 | 572.5 | 410 | SOUT[127] | -459.0  | 572.5     |
| 311 | SOUT[28] | 4887.0 | 572.5 | 361 | SOUT[78]  | 2187.0 | 572.5 | 411 | SOUT[128] | -513.0  | 572.5     |
| 312 | SOUT[29] | 4833.0 | 572.5 | 362 | SOUT[79]  | 2133.0 | 572.5 | 412 | SOUT[129] | -567.0  | 572.5     |
| 313 | SOUT[30] | 4779.0 | 572.5 | 363 | SOUT[80]  | 2079.0 | 572.5 | 413 | SOUT[130] | -621.0  | 572.5     |
| 314 | SOUT[31] | 4725.0 | 572.5 | 364 | SOUT[81]  | 2025.0 | 572.5 | 414 | SOUT[131] | -675.0  | 572.5     |
| 315 | SOUT[32] | 4671.0 | 572.5 | 365 | SOUT[82]  | 1971.0 | 572.5 | 415 | SOUT[132] | -729.0  | 572.5     |
| 316 | SOUT[33] | 4617.0 | 572.5 | 366 | SOUT[83]  | 1917.0 | 572.5 | 416 | SOUT[133] | -783.0  | 572.5     |
| 317 | SOUT[34] | 4563.0 | 572.5 | 367 | SOUT[84]  | 1863.0 | 572.5 | 417 | SOUT[134] | -837.0  | 572.5     |
| 318 | SOUT[35] | 4509.0 | 572.5 | 368 | SOUT[85]  | 1809.0 | 572.5 | 418 | SOUT[135] | -891.0  | 572.5     |
| 319 | SOUT[36] | 4455.0 | 572.5 | 369 | SOUT[86]  | 1755.0 | 572.5 | 419 | SOUT[136] | -945.0  | 572.5     |
| 320 | SOUT[37] | 4401.0 | 572.5 | 370 | SOUT[87]  | 1701.0 | 572.5 | 420 | SOUT[137] | -999.0  | 572.5     |
| 321 | SOUT[38] | 4347.0 | 572.5 | 371 | SOUT[88]  | 1647.0 | 572.5 | 421 | SOUT[138] | -1053.0 | 572.5     |
| 322 | SOUT[39] | 4293.0 | 572.5 | 372 | SOUT[89]  | 1593.0 | 572.5 | 422 | SOUT[139] | -1107.0 | 572.5     |
| 323 | SOUT[40] | 4239.0 | 572.5 | 373 | SOUT[90]  | 1539.0 | 572.5 | 423 | SOUT[140] | -1161.0 | 572.5     |
| 324 | SOUT[41] | 4185.0 | 572.5 | 374 | SOUT[91]  | 1485.0 | 572.5 | 424 | SOUT[141] | -1215.0 | 572.5     |
| 325 | SOUT[42] | 4131.0 | 572.5 | 375 | SOUT[92]  | 1431.0 | 572.5 | 425 | SOUT[142] | -1269.0 | 572.5     |
| 326 | SOUT[43] | 4077.0 | 572.5 | 376 | SOUT[93]  | 1377.0 | 572.5 | 426 | SOUT[143] | -1323.0 | 572.5     |
| 327 | SOUT[44] | 4023.0 | 572.5 | 377 | SOUT[94]  | 1323.0 | 572.5 | 427 | SOUT[144] | -1377.0 | 572.5     |
| 328 | SOUT[45] | 3969.0 | 572.5 | 378 | SOUT[95]  | 1269.0 | 572.5 | 428 | SOUT[145] | -1431.0 | 572.5     |
| 329 | SOUT[46] | 3915.0 | 572.5 | 379 | SOUT[96]  | 1215.0 | 572.5 | 429 | SOUT[146] | -1485.0 | 572.5     |
| 330 | SOUT[47] | 3861.0 | 572.5 | 380 | SOUT[97]  | 1161.0 | 572.5 | 430 | SOUT[147] | -1539.0 | 572.5     |
| 331 | SOUT[48] | 3807.0 | 572.5 | 381 | SOUT[98]  | 1107.0 | 572.5 | 431 | SOUT[148] | -1593.0 | 572.5     |
| 332 | SOUT[49] | 3753.0 | 572.5 | 382 | SOUT[99]  | 1053.0 | 572.5 | 432 | SOUT[149] | -1647.0 | 572.5     |
| 333 | SOUT[50] | 3699.0 | 572.5 | 383 | SOUT[100] | 999.0  | 572.5 | 433 | SOUT[150] | -1701.0 | 572.5     |
| 334 | SOUT[51] | 3645.0 | 572.5 | 384 | SOUT[101] | 945.0  | 572.5 | 434 | SOUT[151] | -1755.0 | 572.5     |
| 335 | SOUT[52] | 3591.0 | 572.5 | 385 | SOUT[102] | 891.0  | 572.5 | 435 | SOUT[152] | -1809.0 | 572.5     |
| 336 | SOUT[53] | 3537.0 | 572.5 | 386 | SOUT[103] | 837.0  | 572.5 | 436 | SOUT[153] | -1863.0 | 572.5     |
| 337 | SOUT[54] | 3483.0 | 572.5 | 387 | SOUT[104] | 783.0  | 572.5 | 437 | SOUT[154] | -1917.0 | 572.5     |
| 338 | SOUT[55] | 3429.0 | 572.5 | 388 | SOUT[105] | 729.0  | 572.5 | 438 | SOUT[155] | -1971.0 | 572.5     |
| 339 | SOUT[56] | 3375.0 | 572.5 | 389 | SOUT[106] | 675.0  | 572.5 | 439 | SOUT[156] | -2025.0 | 572.5     |
| 340 | SOUT[57] | 3321.0 | 572.5 | 390 | SOUT[107] | 621.0  | 572.5 | 440 | SOUT[157] | -2079.0 | 572.5     |
| 341 | SOUT[58] | 3267.0 | 572.5 | 391 | SOUT[108] | 567.0  | 572.5 | 441 | SOUT[158] | -2133.0 | 572.5     |
| 342 | SOUT[59] | 3213.0 | 572.5 | 392 | SOUT[109] | 513.0  | 572.5 | 442 | SOUT[159] | -2187.0 | 572.5     |
| 343 | SOUT[60] | 3159.0 | 572.5 | 393 | SOUT[110] | 459.0  | 572.5 | 443 | SOUT[160] | -2241.0 | 572.5     |
| 344 | SOUT[61] | 3105.0 | 572.5 | 394 | SOUT[111] | 405.0  | 572.5 | 444 | SOUT[161] | -2295.0 | 572.5     |
| 345 | SOUT[62] | 3051.0 | 572.5 | 395 | SOUT[112] | 351.0  | 572.5 | 445 | SOUT[162] | -2349.0 | 572.5     |
| 346 | SOUT[63] | 2997.0 | 572.5 | 396 | SOUT[113] | 297.0  | 572.5 | 446 | SOUT[163] | -2403.0 | 572.5     |
| 347 | SOUT[64] | 2943.0 | 572.5 | 397 | SOUT[114] | 243.0  | 572.5 | 447 | SOUT[164] | -2457.0 | 572.5     |
| 348 | SOUT[65] | 2889.0 | 572.5 | 398 | SOUT[115] | 189.0  | 572.5 | 448 | SOUT[165] | -2511.0 | 572.5     |
| 349 | SOUT[66] | 2835.0 | 572.5 | 399 | SOUT[116] | 135.0  | 572.5 | 449 | SOUT[166] | -2565.0 | 572.5     |
| 350 | SOUT[67] | 2781.0 | 572.5 | 400 | SOUT[117] | 81.0   | 572.5 | 450 | SOUT[167] | -2619.0 | 572.5     |



# **Table5: Pad Center Coordinates (continued)**

[Unit: um]

|     |           |         |       |     |             |         |        |     |       | ĮUn     | it: um] |
|-----|-----------|---------|-------|-----|-------------|---------|--------|-----|-------|---------|---------|
| NO  | NAME      | X       | Υ     | NO  | NAME        | X       | Υ      | NO  | NAME  | Χ       | Υ       |
| 451 | SOUT[168] | -2673.0 | 572.5 | 501 | SOUT[218]   | -5373.0 | 572.5  | 551 | DUMMY | -7697.5 | -296.0  |
| 452 | SOUT[169] | -2727.0 | 572.5 | 502 | SOUT[219]   | -5427.0 | 572.5  |     | -     |         |         |
| 453 | SOUT[170] | -2781.0 | 572.5 | 503 | SOUT[220]   | -5481.0 | 572.5  |     |       |         |         |
| 454 | SOUT[171] | -2835.0 | 572.5 | 504 | SOUT[221]   | -5535.0 | 572.5  |     |       |         |         |
| 455 | SOUT[172] | -2889.0 | 572.5 | 505 | SOUT[222]   | -5589.0 | 572.5  |     |       |         |         |
| 456 | SOUT[173] | -2943.0 | 572.5 | 506 | SOUT[223]   | -5643.0 | 572.5  |     |       |         |         |
| 457 | SOUT[173] | -2997.0 | 572.5 | 507 | SOUT[224]   | -5697.0 | 572.5  |     |       |         |         |
| 458 | SOUT[174] | -3051.0 | 572.5 | 508 | SOUT[225]   | -5751.0 | 572.5  |     |       |         |         |
| 459 | SOUT[176] | -3105.0 | 572.5 | 509 | SOUT[226]   | -5805.0 | 572.5  |     |       |         |         |
| 460 | SOUT[177] | -3159.0 | 572.5 | 510 | SOUT[227]   | -5859.0 | 572.5  |     |       |         |         |
| 461 | SOUT[177] |         | 572.5 | 511 | SOUT[228]   |         | 572.5  |     |       |         |         |
|     |           | -3213.0 |       |     |             | -5913.0 |        |     |       |         |         |
| 462 | SOUT[179] | -3267.0 | 572.5 | 512 | SOUT[229]   | -5967.0 | 572.5  |     |       |         |         |
| 463 | SOUT[180] | -3321.0 | 572.5 | 513 | SOUT[230]   | -6021.0 | 572.5  |     |       |         |         |
| 464 | SOUT[181] | -3375.0 | 572.5 | 514 | SOUT[231]   | -6075.0 | 572.5  |     |       |         |         |
| 465 | SOUT[182] | -3429.0 | 572.5 | 515 | SOUT[232]   | -6129.0 | 572.5  |     |       |         |         |
| 466 | SOUT[183] | -3483.0 | 572.5 | 516 | SOUT[233]   | -6183.0 | 572.5  |     |       |         |         |
| 467 | SOUT[184] | -3537.0 | 572.5 | 517 | SOUT[234]   | -6237.0 | 572.5  |     |       |         |         |
| 468 | SOUT[185] | -3591.0 | 572.5 | 518 | SOUT[235]   | -6291.0 | 572.5  |     |       |         |         |
| 469 | SOUT[186] | -3645.0 | 572.5 | 519 | SOUT[236]   | -6345.0 | 572.5  |     |       |         |         |
| 470 | SOUT[187] | -3699.0 | 572.5 | 520 | SOUT[237]   | -6399.0 | 572.5  |     |       |         |         |
| 471 | SOUT[188] | -3753.0 | 572.5 | 521 | SOUT[238]   | -6453.0 | 572.5  |     |       |         |         |
| 472 | SOUT[189] | -3807.0 | 572.5 | 522 | SOUT[239]   | -6507.0 | 572.5  |     |       |         |         |
| 473 | SOUT[190] | -3861.0 | 572.5 | 523 | SOUT[240]   | -6561.0 | 572.5  |     |       |         |         |
| 474 | SOUT[191] | -3915.0 | 572.5 | 524 | SOUT_DUM240 | -6615.0 | 572.5  |     |       |         |         |
| 475 | SOUT[192] | -3969.0 | 572.5 | 525 | DUMMY       | -6669.0 | 572.5  |     |       |         |         |
| 476 | SOUT[193] | -4023.0 | 572.5 | 526 | DUMMY       | -6723.0 | 572.5  |     |       |         |         |
| 477 | SOUT[194] | -4077.0 | 572.5 | 527 | BICTI_L     | -6777.0 | 572.5  |     |       |         |         |
| 478 | SOUT[195] | -4131.0 | 572.5 | 528 | BICTI_L     | -6831.0 | 572.5  |     |       |         |         |
| 479 | SOUT[196] | -4185.0 | 572.5 | 529 | SCLK1       | -6885.0 | 572.5  |     |       |         |         |
| 480 | SOUT[197] | -4239.0 | 572.5 | 530 | SCLK1       | -6939.0 | 572.5  |     |       |         |         |
| 481 | SOUT[198] | -4293.0 | 572.5 | 531 | SCLK2       | -6993.0 | 572.5  |     |       |         |         |
| 482 | SOUT[199] | -4347.0 | 572.5 | 532 | SCLK2       | -7047.0 | 572.5  |     |       |         |         |
| 483 | SOUT[200] | -4401.0 | 572.5 | 533 | SFTCLK      | -7101.0 | 572.5  |     |       |         |         |
| 484 | SOUT[201] | -4455.0 | 572.5 | 534 | SFTCLK      | -7155.0 | 572.5  |     |       |         |         |
| 485 | SOUT[202] | -4509.0 | 572.5 | 535 | SFTCLKB     | -7209.0 | 572.5  |     |       |         |         |
| 486 | SOUT[203] | -4563.0 | 572.5 | 536 | SFTCLKB     | -7263.0 | 572.5  |     |       |         |         |
| 487 | SOUT[204] | -4617.0 | 572.5 | 537 | FLM         | -7317.0 | 572.5  |     |       |         |         |
| 488 | SOUT[205] | -4671.0 | 572.5 | 538 | FLM         | -7371.0 | 572.5  |     |       |         |         |
| 489 | SOUT[206] | -4725.0 | 572.5 | 539 | DUMMY       | -7425.0 | 572.5  |     |       |         |         |
| 490 | SOUT[207] | -4779.0 | 572.5 | 540 | DUMMY       | -7697.5 | 298.0  |     |       |         |         |
| 491 | SOUT[208] | -4833.0 | 572.5 | 541 | DUMMY       | -7697.5 | 244.0  |     |       |         |         |
| 492 | SOUT[209] | -4887.0 | 572.5 | 542 | DUMMY       | -7697.5 | 190.0  |     |       |         |         |
| 493 | SOUT[210] | -4941.0 | 572.5 | 543 | DUMMY       | -7697.5 | 136.0  |     |       |         |         |
| 494 | SOUT[211] | -4995.0 | 572.5 | 544 | DUMMY       | -7697.5 | 82.0   |     |       |         |         |
| 495 | SOUT[212] | -5049.0 | 572.5 | 545 | DUMMY       | -7697.5 | 28.0   |     |       |         |         |
| 496 | SOUT[213] | -5103.0 | 572.5 | 546 | DUMMY       | -7697.5 | -26.0  |     |       |         |         |
| 497 | SOUT[214] | -5157.0 | 572.5 | 547 | DUMMY       | -7697.5 | -80.0  |     |       |         |         |
| 498 | SOUT[215] | -5211.0 | 572.5 | 548 | DUMMY       | -7697.5 | -134.0 |     |       |         |         |
| 499 | SOUT[216] | -5265.0 | 572.5 | 549 | DUMMY       | -7697.5 | -188.0 |     |       |         |         |
| 500 | SOUT[217] | -5319.0 | 572.5 | 550 | DUMMY       | -7697.5 | -242.0 |     |       |         |         |
|     |           |         |       |     |             |         |        |     |       |         |         |



# **PIN DESCRIPTION**

## **POWER SUPPLY PINS**

Table6: Power supply pin description

| Symbol                 | I/O    | Description                                                                                                                                                                                         |
|------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD                    | Power  | Power supply for internal logic and internal RAM. Internally, voltage regulator output is connected to this pin. Connect a capacitor for stabilization. Don't apply any external power to this pin. |
| MVDD                   | Power  | Internal power for RAM. Connect this pin to VDD externally.                                                                                                                                         |
| RVDD                   | Power  | Regulated logic power voltage (1.5V)                                                                                                                                                                |
| VDD3                   | Power  | I/O power supply. (1.65V ~ 3.3V)                                                                                                                                                                    |
| VCI                    | Power  | Power supply for analog circuits. (VCI : 2.5 ~ 3.3V) An internal reference power supply for VCI1 amp.                                                                                               |
| VCI_MDDI               | Power  | Analog power supply (VCI_MDDI : 2.5 ~ 3.3V)                                                                                                                                                         |
| VSS VSSA<br>VSSC       | Ground | System ground (0V).                                                                                                                                                                                 |
| VSS_MDDI               | Power  | System ground level for I/O                                                                                                                                                                         |
| VGS                    | I      | A reference level for the grayscale voltage generation circuit.  Connect this pin to an external resistor when a source driver is used to adjust grayscale levels for each panel.                   |
| VCI1                   | I/O    | A reference voltage for 1 <sup>st</sup> booster.                                                                                                                                                    |
| VCIRIN                 | I      | A reference voltage input pin for power block when using an external VCIR generation mode.                                                                                                          |
| VLIN1 /<br>VLOUT1      | I/O    | Input pin for applying VLOUT1 voltage level /  1 <sup>st</sup> booster output pin.  Recommend to connect VLIN1 to VLOUT1.                                                                           |
| VLIN2 /<br>VLOUT2      | I/O    | Input pin for applying VLOUT2 voltage level / 2 <sup>nd</sup> booster output pin. Recommend to connect VLIN2 to VLOUT2.                                                                             |
| VLIN3 /<br>VLOUT3      | I/O    | Input pin for applying VLOUT3 voltage level / 3 <sup>rd</sup> booster output pin. Recommend to connect VLIN3 to VLOUT3.                                                                             |
| C11P,C11M<br>C12P,C12M | I/O    | External capacitor connection pins used for the 1'st booster circuit.                                                                                                                               |
| C21P,C21M              | I/O    | External capacitor connection pins used for the 2nd booster circuit.                                                                                                                                |



Table7: Power supply pin description(Continued)

| Symbol                 | I/O | Description                                                                                                      |
|------------------------|-----|------------------------------------------------------------------------------------------------------------------|
| C31P,C31M<br>C32P,C32M | I/O | External capacitor connection pins used for the 3rd booster circuit.                                             |
| VREG10UT               | I/O | A reference level for the grayscale voltage with the amplitude between VLOUT1 and GND.                           |
| VGH                    | 0   | The positive voltage used in the gate driver.                                                                    |
| VGL                    | 0   | The negative voltage used in the gate driver.                                                                    |
| VINT                   | 0   | A voltage for initializing an OLED panel.                                                                        |
| VSP                    | 0   | Power supply for the external photo sensor. If not use, this pin must be open.                                   |
| ELVDD                  | I   | Power supply for the generation of VSP. If not use, this pin must be fixed to VSS level.                         |
| MTPG                   | I   | A voltage for the MTP programming (Initialization, Erasing, and Programming). If not use, this pin must be open. |
| MTPD                   | I   | A voltage for the MTP programming (Initialization, Erasing, and Programming). If not use, this pin must be open. |
| Vex                    | I   | Must be fixed to VSS level.                                                                                      |



## **SYSTEM / RGB INTERFACE PINS**

Table8: System interface pin description

|          | Table8: System interface pin description |                                       |                                                       |                                                                 |  |  |  |  |  |
|----------|------------------------------------------|---------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|--|--|--|--|--|
| Symbol   | 1/0                                      |                                       | Descri                                                | iption                                                          |  |  |  |  |  |
| S_PB     | ı                                        |                                       | Selects the CPU interface mode                        |                                                                 |  |  |  |  |  |
| <u> </u> |                                          |                                       | erface, "High" = Serial Inter                         | face                                                            |  |  |  |  |  |
| MDDI_EN  | I                                        | Selects the MDDI in                   | nterface<br>ble, "High" = MDDI Enable                 |                                                                 |  |  |  |  |  |
|          |                                          | Selects the CPU ty                    |                                                       |                                                                 |  |  |  |  |  |
| ID_MIB   | ı                                        | "Low" = Intel 80x-sy                  | /stem, "High" = Motorola 68                           | 3x-system                                                       |  |  |  |  |  |
| _        |                                          |                                       | e pin is used as ID setting b                         |                                                                 |  |  |  |  |  |
|          |                                          | Chip select signal in                 |                                                       |                                                                 |  |  |  |  |  |
| CSB      | I                                        |                                       | elected and can be access                             |                                                                 |  |  |  |  |  |
|          |                                          |                                       | not selected and cannot be                            | accessed                                                        |  |  |  |  |  |
| RS       | ı                                        | Register select pin.                  | High: Instruction parameter                           | GRAM data                                                       |  |  |  |  |  |
| TKO      |                                          |                                       | D3 level when not used.                               | , Ortalii data                                                  |  |  |  |  |  |
|          |                                          | Pin function                          | CPU type                                              | Pin description                                                 |  |  |  |  |  |
|          |                                          | RW                                    | 68-system                                             | Read/Write operation selection pin.                             |  |  |  |  |  |
| RW_WRB/  | ,                                        |                                       | -                                                     | Low: Write, High: Read Write strobe signal. (Input pin)         |  |  |  |  |  |
| SCL      | '                                        | WRB                                   | 80-system                                             | Data is fetched at the rising edge.                             |  |  |  |  |  |
|          |                                          | SCL                                   | Serial Peripheral Interface                           | The synchronous clock signal.                                   |  |  |  |  |  |
|          |                                          |                                       | (SPI)                                                 | (Input pin)                                                     |  |  |  |  |  |
|          |                                          | Pin function                          | CPU type                                              | Pin description  Read/Write operation enable pin.               |  |  |  |  |  |
| E DDD    |                                          | E                                     | 68-system                                             | ,                                                               |  |  |  |  |  |
| E_RDB    | I                                        | RDB                                   | 80-system                                             | Read strobe signal. (Input pin) Read out data at the low level. |  |  |  |  |  |
|          |                                          | When SPI mode is                      | selected, fix this pin at VDI                         | •                                                               |  |  |  |  |  |
| 651      |                                          | For a serial periphe                  | eral interface (SPI), input o                         | data is fetched at the rising edge of the SCL                   |  |  |  |  |  |
| SDI      | l                                        |                                       | at VSS level if the pin is not                        |                                                                 |  |  |  |  |  |
| SDO      | 0                                        | For a serial periphe                  | ral interface (SPI), serves a                         | s the serial data output pin (SDO). Successive                  |  |  |  |  |  |
| 300      | )                                        | bits are output at th                 | e falling edge of the SCL si                          | gnal.                                                           |  |  |  |  |  |
| RESETB   | ı                                        | Reset pin Initializes                 | the IC when low. Should b                             | e reset after power-on.                                         |  |  |  |  |  |
|          |                                          | Di directional data k                 | 2110                                                  |                                                                 |  |  |  |  |  |
|          |                                          | Bi-directional data to When CPU I/F.  | ous.                                                  |                                                                 |  |  |  |  |  |
|          |                                          | 18-bit interface : DB 17-0            |                                                       |                                                                 |  |  |  |  |  |
|          |                                          | 16-bit interface : DB 17-10, DB 8-1   |                                                       |                                                                 |  |  |  |  |  |
|          |                                          | 9-bit interface : DB 8-0              |                                                       |                                                                 |  |  |  |  |  |
| DB17-DB0 | I/O                                      |                                       | 8-bit interface : DB 8-1                              |                                                                 |  |  |  |  |  |
|          |                                          | When RGB I/F,                         | interfece : DD 17.0                                   |                                                                 |  |  |  |  |  |
|          |                                          |                                       | : interface : DB 17-0<br>: interface : DB 17-10, DB 8 | s_1                                                             |  |  |  |  |  |
|          |                                          |                                       | : interface : DB 8-3                                  | <i>-</i> 1                                                      |  |  |  |  |  |
|          |                                          | Fix unused pin to the                 |                                                       |                                                                 |  |  |  |  |  |
| l        |                                          | · · · · · · · · · · · · · · · · · · · |                                                       |                                                                 |  |  |  |  |  |



Table9: System interface pin description (Continued)

| rables. System interface pin description (Continued) |     |                              |                                                                                                                                                                                                                                      |                                                                                 |              |  |  |  |
|------------------------------------------------------|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------|--|--|--|
| Symbol                                               | I/O |                              | Description                                                                                                                                                                                                                          |                                                                                 |              |  |  |  |
|                                                      |     | EPL="0": Onl                 |                                                                                                                                                                                                                                      | B interface.<br>BLE="Low", the IC can be acce<br>BLE="High", the IC can be acce |              |  |  |  |
|                                                      |     | EPL                          | ENABLE                                                                                                                                                                                                                               | GRAM write                                                                      | GRAM address |  |  |  |
| ENABLE                                               | I   | 0                            | 0                                                                                                                                                                                                                                    | Valid                                                                           | Updated      |  |  |  |
|                                                      |     | 0                            | 1                                                                                                                                                                                                                                    | Invalid                                                                         | Held         |  |  |  |
|                                                      |     | 1                            | 0                                                                                                                                                                                                                                    | Invalid                                                                         | Held         |  |  |  |
|                                                      |     | 1                            | 1                                                                                                                                                                                                                                    | Valid                                                                           | Updated      |  |  |  |
|                                                      |     | Fix ENABLE                   | pin at VSS level i                                                                                                                                                                                                                   | if the pin is not used.                                                         |              |  |  |  |
| VSYNC                                                | I   | VSPL= "0": L                 | Frame-synchronizing signal.  VSPL= "0": Low active, VSPL="1": High active  Fix this pin at VSS level if the pin is not used.                                                                                                         |                                                                                 |              |  |  |  |
| HSYNC                                                | I   | HSPL="0": Lo                 | Line-synchronizing signal.  HSPL="0": Low active, HSPL="1": High active  Fix this pin at VSS level if the pin is not used.                                                                                                           |                                                                                 |              |  |  |  |
| DOTCLK                                               | ı   | DPL="0": Dis<br>DPL="1": Dis | Input pin for clock signal of external interface: dot clock.  DPL="0": Display data is fetched at DOTCLK's rising edge  DPL="1": Display data is fetched at DOTCLK's falling edge  Fix this pin at VSS level if the pin is not used. |                                                                                 |              |  |  |  |



Tabel10: MDDI pin description

| Symbol                                       | I/O | Description                                                                                                                                                                                                                         |
|----------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDP                                          | I/O | Positive MDDI data input/output. If MDDI is not used, this pad should be floating.                                                                                                                                                  |
| MDN                                          | I/O | Negative MDDI data input/output. If MDDI is not used, this pad should be floating.                                                                                                                                                  |
| MSP                                          | I   | Positive MDDI strobe input. If MDDI is not used, this pad should be floating.                                                                                                                                                       |
| MSN                                          | I   | Negative MDDI strobe input. If MDDI is not used, this pad should be floating.                                                                                                                                                       |
| GPIO[9:0]<br>(DB[17:8])                      | I/O | General purpose input/output If GPIO is not used in MDDI mode, this pin should be fixed at VSS level.                                                                                                                               |
| S_CSB (DB[7])                                | 0   | Chip select for Sub Panel Driver IC Low: Sub Panel Driver IC is selected and can be accessed. High: Sub Panel Driver IC is not selected and can not be accessed. If sub panel is not used in MDDI mode, this pin should be floating |
| S_RS<br>(DB[6])                              | 0   | Register select for Sub Panel Driver IC Low: Index/status, High: Control Must be fixed at VSS level, when this signal is not used. If sub panel is not used in MDDI mode, this pin should be floating                               |
| S_WRB<br>(DB[5])                             | 0   | Write Strobe signal for Sub Panel Driver IC Only 80-system 18/16 bit mode is enabled, so Data is fetched at the rising edge. If sub panel is not used in MDDI mode, this pin should be floating                                     |
| S_DB[8-0]<br>(DB[4:0], TE,<br>TEST_OUT[2:0]) | 0   | For Sub Panel, this pin can be used to transfer DB[8:0] data to Sub Panel Driver IC. If sub panel is not used in MDDI mode, this pin should be floating.                                                                            |
| HSYNC<br>VSYNC<br>ENABLE<br>DOTCLK           | I   | In MDDI mode, Fixed at VSS level.                                                                                                                                                                                                   |
| RW_WRB<br>E_RDB<br>RS                        | I   | In MDDI mode, Fixed at VDD3 level.                                                                                                                                                                                                  |
| CSB                                          | I   | In MDDI mode, Fixed at VDD3 level.                                                                                                                                                                                                  |



## **DISPLAY PINS**

Table11: Display pin description

| Symbol             | I/O | Description                                                                                 |
|--------------------|-----|---------------------------------------------------------------------------------------------|
| SOUT[1:240]        | 0   | Source driver output pins. The direction of them is determined by the value of SS register. |
| FLM                | 0   | Start pulse of vertical line shift.                                                         |
| SFTCLK,<br>SFTCLKB | 0   | Clock for gate driver shift.                                                                |
| SCLK1, SCLK2       | 0   | LTPS signals                                                                                |
| CLA, CLB, CLC      | 0   | LTPS signals                                                                                |
| BICTL_L            | 0   | LTPS signal                                                                                 |
| BICTL_R            | 0   | LTPS signal                                                                                 |
| EX_FLM             | 0   | Don't use this pin. IC maker's test pins.                                                   |
| EX_CLK,<br>EX_CLKB | 0   | Don't use this pin. IC maker's test pins.                                                   |
| ESR                | 0   | Shift register enable signal                                                                |
| EL_ON              | 0   | The external ELVDD regulator enable pin                                                     |

## **MISCELLANEOUS PINS**

Table12: Oscillator and internal power regulator pin description

| Symbol                     | I/O | Description                                                                                      |
|----------------------------|-----|--------------------------------------------------------------------------------------------------|
| DUMMYR[3:1]<br>DUMMYL[3:1] | _   | Contact resistance measurement pin. In normal operation, leave this pin open                     |
| DUMMY                      | -   | Dummy pins don't care. Leave these pins open.                                                    |
| V0/V63                     | 0   | Gamma voltage monitoring pin.                                                                    |
| VDD3DUM                    | 0   | This pin is connected to VDD3 line internally. Use for to connect neighbor-setting pins.         |
| VSSDUM                     | 0   | This pin is connected to VSS line internally. Use for to connect neighbor-setting pins.          |
| FUSE_EN                    | I   | Don't use this pin. IC maker's test pins. This pin must be tied to VDD3.                         |
| RTEST                      | I   | Don't use this pin. IC maker's test pins. This pin must be tied to VSS.                          |
| EN_EXCLK                   | 1   | Don't use this pin. IC maker's test pins. Fix this pin at VSS level if the pin is not used.      |
| EXCLK                      | ı   | Don't use this pin. IC maker's test pins. Fix this pin at VSS level if the pin is not used.      |
| TEST_MODE[1:0]             | I   | Don't use this pin. IC maker's test pins. Fix this pin at VSS level if the pin is not used.      |
| TEST_IN[6:0]               | I   | Don't use this pin. IC maker's test pins. Fix this pin at VSS level if the pin is not used.      |
| TE                         | 0   | Tearing effect output pin. In normal operation, leave this pin open.                             |
| TEST_OUT[2:0]              | 0   | Output pins used only for test purpose at vendor-side. In normal operation, leave this pin open. |



## **FUNCTIONAL DESCRIPTION**

#### **SYSTEM INTERFACE**

The S6E63D6 has ten high-speed system interfaces: an 80-system 18-/16-/9-/8-bit bus, a 68-system 18-/16-/9-/8-bit and two type serial interface (SPI: Serial Peripheral Interface).

The S6E63D6 has three 18-bit registers: an index register (IR), a write data register (WDR), and a read data register (RDR). The IR stores index information for control register and GRAM. The WDR temporarily stores data to be written into control register and GRAM. The RDR temporarily stores data read from GRAM. Data written into the GRAM from CPU is initially written to the WDR and then written to the GRAM automatically. Data is read through the RDR when reading from the GRAM, and the first read data is invalid and the second and the following data are valid. Execution time for instruction, except oscillation start, is 0-clock cycle so that instructions can be written in succession.

Table13: Register Selection (18-/16-/9-/8- Parallel Interface)

| SYSTEM | RW_WRB | E_RDB | RS | Operations                                     |
|--------|--------|-------|----|------------------------------------------------|
|        | 0      | 1     | 0  | Write index to IR                              |
| 68     | 1      | 1     | 0  | Read internal status                           |
| 00     | 0      | 1     | 1  | Write to control register and GRAM through WDR |
|        | 1      | 1     | 1  | Read from GRAM through RDR                     |
|        | 0      | 1     | 0  | Write index to IR                              |
| 80     | 1      | 0     | 0  | Read internal status                           |
| 80     | 0      | 1     | 1  | Write to control register and GRAM through WDR |
|        | 1      | 0     | 1  | Read from GRAM through RDR                     |

Table14: CSB signal (GRAM update control)

| CSB | Operation                                                |
|-----|----------------------------------------------------------|
| 0   | Data is written to GRAM, GRAM address is updated         |
| 1   | Data is not written to GRAM, GRAM address is not updated |

Table15: Register Selection (Serial Peripheral Interface)

| R/W bit | RS bit | Operation                                           |
|---------|--------|-----------------------------------------------------|
| 0       | 0      | Write index to IR                                   |
| 1       | 0      | Read internal status                                |
| 0       | 1      | Write data to control register and GRAM through WDR |
| 1       | 1      | Read data from GRAM through RDR                     |



## **HIGH SPEED SERIAL INTERFACE (MDDI)**

This interface will be introduced, see the section "Description of MDDI Interface"

#### **SUB PANEL CONTROL**

Sub panel control block will be introduced, see the section "Description of Sub Panel Control"

#### **EXTERNAL INTERFACE (RGB-I/F)**

The S6E63D6 incorporates RGB interface as external interface for motion picture display. When the RGB interface is selected, the synchronization signals (VSYNC, HSYNC, and DOTCLK) are available for display. The RGB data for display (DB17-0) are written according to enable signal (ENABLE) in synchronization with VSYNC, HSYNC, and DOTCLK signal. This allows flicker-free updating of the screen. See the section on the EXTERNAL DISPLAY INTERFACE.

## **ADDRESS COUNTER (AC)**

The address counter (AC) assigns address to GRAM. When an address-set-instruction is written to the IR, the address information is sent from IR to AC. After writing to the GRAM, the address value of AC is automatically increased/ decreased by 1 according to ID1-0 bit of control register. After reading data from GRAM, the AC is updated automatically.

## **GRAPHICS RAM (GRAM)**

The graphics RAM (GRAM) has 18-bits/pixel and stores the bit-pattern data for 240-RGB x 320-dot display.

#### **TIMING GENERATOR**

The Panel Interface Controller generates timing signals for LTPS drive. Also it generates control signals for the operation of internal circuits such as source driver and GRAM. The GRAM read operations done by this Timing Generator and GRAM write operations done through system interface are performed independently to avoid the interference between them.

#### **GRAYSCALE VOLTAGE GENERATOR**

The grayscale voltage circuit generates OLED driving voltage that corresponds to the grayscale levels as specified in the grayscale gamma-adjusting registers. 262,144 possible colors can be displayed at the same time by this LSI. Gamma is set for R,G, and B individually.

## **OSCILLATION CIRCUIT (OSC)**

The S6E63D6 can provide R-C oscillation simply through the internal oscillation-resistor. The appropriate oscillation frequency for operating voltage, display size, and frame frequency can be obtained by adjusting the internal register. Since R-C oscillation stops during the standby mode, current consumption can be reduced. For details, see the OSCILLATION CIRCUIT section.



## **SOURCE DRIVER CIRCUIT**

The source driving circuit of S6E63D6 consists of a 240 source drivers (SOUT[1] to SOUT[240]). Image data is latched when 240-pixel data has arrived. The latched data then enables the source drivers to generate drive waveform outputs.

The SS register can change the shift direction of 240 source driver output data for the device-mount configuration.

## LTPS PANEL INTERFACE CIRCUIT

LTPS panel interface circuit does level-shift operation and outputs to control LTPS panel.



## **GRAM ADDRESS MAP**

The image data stored in GRAM corresponds to pixel data on display as shown below:



Figure4: GRAM address (SS="0")



Figure5: GRAM address (SS="1")



## **INSTRUCTIONS**

The S6E63D6 uses the 18-bit bus architecture. Before the internal operation of the S6E63D6 starts, control information is stored temporarily in the registers described below to allow high-speed interfacing with a high-performance microcomputer. The internal operation of the S6E63D6 is determined by signals sent from the microcomputer. These signals, which include the register selection signal (RS), the read/write signal (R/W), and the data bus signals (DB17 to DB0), make up the S6E63D6 instructions.

There are seven categories of instructions that:

- Specify the index
- Control the display
- Control power management
- Set internal GRAM addresses
- Transfer data to and from the internal GRAM
- Set grayscale level for the internal grayscale palette table
- Interface with the LTPS driver and power supply IC

Normally, instructions that write data are used the most. However, an auto-update of internal GRAM addresses after each data write can lighten the microcomputer program load. As instructions are executed in 0 cycles, they can be written in succession.

The 16-bit instruction assignment differs from interface-setup (18-/16-/9-/8-/SPI), so instructions should be fetched according to the data format shown below:

#### 68/80-system 18-bit Interface



#### 68/80-system 16-bit Interface/SPI(Serial Peripheral Interface)







## 68/80-system 9-bit Interface



## 68/80-system 8-bit Interface





## **INSTRUCTION TABLE**

## **Table16: Instruction Table**

| Index              | Reg. | R/W | RS |                          | IB<br>15                                                         | IB<br>14 | IB<br>13 | IB<br>12   | IB<br>11   | IB<br>10   | IB<br>9    | IB<br>8     | IB<br>7  | IB<br>6   | IB<br>5            | IB<br>4     | IB<br>3    | IB<br>2    | IB<br>1    | IB<br>0     |
|--------------------|------|-----|----|--------------------------|------------------------------------------------------------------|----------|----------|------------|------------|------------|------------|-------------|----------|-----------|--------------------|-------------|------------|------------|------------|-------------|
|                    | IR   | W   | 0  | Set index register value | х                                                                | х        | Х        | х          | х          | х          | х          | х           | ID7      | ID6       | ID5                | ID4         | ID3        | ID2        | ID1        | ID0         |
| I/F<br>Control     | SR   | R   | 0  | Status Read              | х                                                                | х        | х        | х          | х          | х          | х          | L8          | L7       | L6        | L5                 | L4          | L3         | L2         | L1         | LO          |
|                    | R0h  | W   | 0  | No Operation             |                                                                  |          |          |            |            |            |            | No ope      | eration  |           |                    |             |            |            |            |             |
|                    | R01h | W   | 1  | Display Duty control     | FP3                                                              | FP2      | FP1      | FP0        | BP3        | BP2        | BP1        | BP0         | х        | ×         | NL5                | NL4         | NL3        | NL2        | NL1        | NL0         |
|                    | R02h | W   | 1  | RGB Interface Control    | ×                                                                | X        | Х        | ×          | ×          | ×          | Х          | RM          | DM       | ×         | RIM1               | RIM0        | VSPL       | HSPL       | EPL        | DPL         |
|                    | R03h | W   | 1  | Entry Mode               | CLS                                                              | MDT1     | MDT0     | BGR        | X          | x          | X          | SS          | х        | X         | I/D1               | I/D0        | x          | X          | x          | AM          |
|                    | R04h | W   | 1  | Clock Control            | х                                                                | Х        | Х        | x          | X          | x          | ×          | x           | х        | X         | DCR1               | DCR0        | x          | ×          | x          | х           |
| Display<br>Control | R05h | W   | 1  | Display Control1         | х                                                                | Х        | Х        | x          | X          | x          | ×          | x           | х        | X         | Х                  | x           | x          | X          | x          | DISP_O<br>N |
| Control            | R06h | W   | 1  | Display Control2         | х                                                                | Х        | Х        | x          | X          | x          | ×          | x           | х        | X         | Х                  | CL          | x          | X          | TEMON      | REV         |
|                    | R07h | W   | 1  | Panel IF Control1        | X                                                                | X        | ×        | CLWEA<br>4 | CLWEA<br>3 | CLWEA<br>2 | CLWEA<br>1 | CLWEA<br>0  | X        | X         | x                  | x           | x          | x          | x          | х           |
|                    | R08h | W   | 1  | Panel IF Control2        | х                                                                | X        | Х        | CLWEB<br>4 | CLWEB<br>3 | CLWEB<br>2 | CLWEB<br>1 | CLWEB<br>0  | х        | X         | Х                  | CLWEC<br>4  | CLWEC<br>3 | CLWEC<br>2 | CLWEC<br>1 | CLWeC<br>0  |
|                    | R09h | W   | 1  | Panel IF Control3        | SCTE3                                                            | SCTE2    | SCTE1    | SCTE0      | SCWE3      | SCWE2      | SCWE1      | SCWE0       | х        | SHE2      | SHE1               | SHE0        | х          | CLTE2      | CLTE1      | CLTE0       |
|                    | R0Ah | V   | 1  | Panel IF Control4        | X                                                                | X        | X        | ×          | X          | X          | ×          | x           | X        | X         | X                  | x           | ×          | ×          | GTCON<br>1 | GTCON<br>0  |
| Device<br>Read     | R0Fh | R   | 0  | Device code read         | 1                                                                | 1        | 0        | 0          | 0          | 0          | 1          | 1           | 1        | 1         | 0                  | 1           | 0          | 0          | 1          | 1           |
|                    | R10h | W   | 1  | Stand By                 | ×                                                                | Х        | Х        | х          | X          | х          | Х          | х           | Х        | X         | Х                  | х           | х          | Х          | х          | STB         |
|                    | R12h | W   | 1  | Power Gen1               | x                                                                | Х        | X        | X          | Х          | X          | X          | х           | Х        | Х         | X                  | х           | VC3        | VC2        | VC1        | VC0         |
| Power              | R13h | W   | 1  | Power Gen2               | х                                                                | Х        | VINT3    | VINT2      | VINT1      | VINT0      | X          | VGH3        | VGH2     | VGH1      | VGH0               | x           | VGL3       | VGL2       | VGL1       | VGL0        |
| Control            | R14h | W   | 1  | Power Step Up Control1   | x                                                                | DC22     | DC21     | DC0        |            | DC12       | DC11       | DC10        | х        | X         | X                  | ×           | ×          | ×          | BT1        | вто         |
|                    | R18h | W   | 1  | Oscillator Control       | x                                                                | X        | ×        | x          | X          | ×          | x          | ×           | X        | x         | RADJ5              | RADJ4       | RADJ3      | RADJ2      | RADJ1      | RADJ0       |
|                    | R1Ah | W   | 1  | Source Driver Control    | х                                                                | X        | Х        | ×          | X          | ×          | X          | х           | х        | X         | GAMM<br>A_TES<br>T | SDUM_<br>ON | ×          | SAP2       | SAP1       | SAP0        |
|                    | R20h | W   | 1  | GRAM address set         | х                                                                | Х        | Х        | Х          | Х          | Х          | Х          | х           | AD7      | AD6       | AD5                | AD4         | AD3        | AD2        | AD1        | AD0         |
| GRAM               | R21h | W   | 1  | AD16-0: Set GRAM         | х                                                                | Х        | Х        | Х          | Х          | Х          | Х          | AD16        | AD15     | AD14      | AD13               | AD12        | AD11       | AD10       | AD9        | AD8         |
| Access             | Dank | W   | 1  | GRAM Write               |                                                                  |          |          |            | WD17-      | 0 : Pin as | signmen    | it varies a | ccording | to the ir | nterface i         | method      |            |            |            |             |
|                    | R22h | R   | 1  | GRAM Read                | RD17-0 : Pin assignment varies according to the interface method |          |          |            |            |            |            |             |          |           |                    |             |            |            |            |             |



#### **Table17: Instruction Table(Continued)**

|             |      |     |    |                                    |          | ıaı      | л <del>с</del> | instr    | uctio    | II I ab  |          | munu       | eu)          |               |               |               |               |               |               |               |
|-------------|------|-----|----|------------------------------------|----------|----------|----------------|----------|----------|----------|----------|------------|--------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| Index       | Reg. | R/W | RS |                                    | IB<br>15 | IB<br>14 | IB<br>13       | IB<br>12 | IB<br>11 | IB<br>10 | IB<br>9  | IB<br>8    | IB<br>7      | IB<br>6       | IB<br>5       | IB<br>4       | IB<br>3       | IB<br>2       | IB<br>1       | IB<br>0       |
| I/F         | R23h | w   | 0  |                                    |          |          |                |          |          |          | Select 1 | 8/16-Bit [ | Data Bus     | Interface     |               |               |               |               |               |               |
| Control     | R24h | W   | 0  | I/F Select                         |          |          |                |          |          |          | Select ! | 9/8-Bit Da | ata Bus Ir   | nterface      |               |               |               |               |               |               |
|             | R30h | w   | 1  |                                    | х        | х        | х              | х        | х        | х        | х        | SSA8       | SSA7         | SSA6          | SSA5          | SSA4          | SSA3          | SSA2          | SSA1          | SSA0          |
|             | R31h | W   | 1  | Vertical Scroll Control            | х        | х        | Х              | х        | х        | х        | Х        | SEA8       | SEA7         | SEA6          | SEA5          | SEA4          | SEA3          | SEA2          | SEA1          | SEA0          |
|             | R32h | W   | 1  | Vertical Scroll Control 2          | х        | х        | х              | ×        | ×        | x        | х        | SST8       | SST7         | SST6          | SST5          | SST4          | SST3          | SST2          | SST1          | SST0          |
| Position    | R33h | W   | 1  | Partial Screen Driving             | х        | х        | x              | ×        | х        | x        | x        | SS18       | SS17         | SS16          | SS15          | SS14          | SS13          | SS12          | SS11          | SS10          |
| Control     | R34h | W   | 1  | Partial Screen Driving Position    | х        | х        | х              | ×        | ×        | x        | х        | SE18       | SE17         | SE16          | SE15          | SE14          | SE13          | SE12          | SE11          | SE10          |
|             | R35h | W   | 1  | Vertical RAM Address               | х        | х        | х              | х        | ×        | х        | х        | VSA8       | VSA7         | VSA6          | VSA5          | VSA4          | VSA3          | VSA2          | VSA1          | VSA0          |
|             | R36h | W   | 1  | Position                           | х        | х        | х              | х        | х        | x        | х        | VEA8       | VEA7         | VEA6          | VEA5          | VEA4          | VEA3          | VEA2          | VEA1          | VEA0          |
|             | R37h | w   | 1  | Horizontal RAM Address<br>Position | HSA7     | HSA6     | HSA5           | HSA4     | HSA3     | HSA2     | HSA1     | HSA0       | HEA7         | HEA6          | HEA5          | HEA4          | HEA3          | HEA2          | HEA1          | HEA0          |
|             | 38h  | W   | 1  | Client initiated wake-up           | х        | х        | х              | x        | х        | x        | x        | x          | х            | х             | ×             | x             | х             | х             | х             | VWAKE<br>_EN  |
|             | 39h  | W   | 1  | MDDI Link wake-up start position   | WKL8     | WKL7     | WKL6           | WKL5     | WKL4     | WKL3     | WKL2     | WKL1       | WKL0         | х             | WKF3          | WKF2          | WKF1          | WKF0          | х             | х             |
| MDDI<br>I/F | 3Ah  | W   | 1  |                                    | Х        | Х        | Х              | х        | Х        | Х        | Х        | х          | SUB_S<br>EL7 | SUB_S<br>EL 6 | SUB_S<br>EL 5 | SUB_S<br>EL 4 | SUB_S<br>EL 3 | SUB_S<br>EL 2 | SUB_S<br>EL 1 | SUB_S<br>EL 0 |
|             | 3Bh  | W   | 1  | Sub panel control                  | х        | х        | Х              | х        | х        | х        | х        | х          | SUB_W<br>R7  | SUB_W<br>R 6  | SUB_W<br>R 5  | SUB_W<br>R 4  | SUB_W<br>R 3  | SUB_W<br>R 2  | SUB_W<br>R 1  | SUB_W<br>R 0  |
|             | 3C   | w   | 1  |                                    | х        | х        | Х              | х        | х        | Х        | X        | х          | FCV_E<br>N   | ×             | Х             | х             | MPU_M<br>ODE  | STN_E<br>N    | SUB_I<br>M1   | SUB_I<br>M0   |



## **Table19: Instruction Table(Continued)**

|                 | Table19: Instruction Table(Continued) |     |    |                               |          |             |             |             |             |             |               |               |               |               |               |               |               |               |               |               |
|-----------------|---------------------------------------|-----|----|-------------------------------|----------|-------------|-------------|-------------|-------------|-------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| Index           | Reg.                                  | R/W | RS |                               | IB<br>15 | IB<br>14    | IB<br>13    | IB<br>12    | IB<br>11    | IB<br>10    | IB<br>9       | IB<br>8       | IB<br>7       | IB<br>6       | IB<br>5       | IB<br>4       | IB<br>3       | IB<br>2       | IB<br>1       | IB<br>0       |
|                 | R60h                                  | W   | 1  | Test Key                      | х        | х           | ×           | х           | х           | х           | х             | х             | 0             | 0             | 0             | 0             | 1             | 1             | 1             | 1             |
|                 | R61h                                  | w   | 1  | MTP Selection                 | х        | х           | X           | X           | х           | х           | X             | MTP_W<br>RB   | Х             | Х             | x             | MTP_S<br>EL   | х             | х             | x             | MTP_E<br>RB   |
|                 | R62h                                  | w   | 1  | MTP Register Setting R        | х        | R21_D<br>K2 | R21_D<br>K1 | R21_D<br>K0 | R21_BT<br>2 | R21_BT<br>1 | R21_BT<br>0   | х             | R63_D<br>K3   | R63_D<br>K2   | R63_D<br>K1   | R63_D<br>K0   | R63_BT<br>3   | R63_BT<br>2   | R63_BT<br>1   | R63_BT<br>0   |
| MTP<br>Control  | R63h                                  | w   | 1  | MTP Register Setting G        | X        | G21_D<br>K2 | G21_D<br>K1 | G21_D<br>K0 | G21_B<br>T2 | G21_B<br>T1 | G21_B<br>T0   | x             | G63_D<br>K3   | G63_D<br>K2   | G63_D<br>K1   | G63_D<br>K0   | G63_B<br>T3   | G63_B<br>T2   | G63_B<br>T1   | G63_B<br>T0   |
|                 | R64h                                  | w   | 1  | MTP Register Setting B        | ×        | B21_D<br>K2 | B21_D<br>K1 | B21_D<br>K0 | B21_BT<br>2 | B21_BT<br>1 | B21_BT<br>0   | ×             | B63_D<br>K3   | B63_D<br>K2   | B63_D<br>K1   | B63_D<br>K0   | B63_BT<br>3   | B63_BT<br>2   | B63_BT<br>1   | B63_BT<br>0   |
|                 | R65h                                  | W   | 1  | MTP Register Offset           | х        | х           | х           | х           | х           | х           | х             | х             | ×             | х             | х             | х             | х             | E_OST         | E_OST<br>1    | E_OST<br>_0   |
|                 | R66h                                  | W   | 1  | GPIO value                    | х        | х           | Х           | х           | х           | х           | GPIO9         | GPIO8         | GPIO7         | GPIO6         | GPIO5         | GPIO4         | GPIO3         | GPIO2         | GPIO1         | GPIO0         |
|                 | R67h                                  | W   | 1  | in/output control             | ×        | х           | х           | х           | х           | х           | GPIO_<br>CON9 | GPIO_<br>CON8 | GPIO_<br>CON7 | GPIO_<br>CON6 | GPIO_<br>CON5 | GPIO_<br>CON4 | GPIO_<br>CON3 | GPIO_<br>CON2 | GPIO_<br>CON1 | GPIO_<br>CON0 |
| GPIO<br>Control | R68h                                  | w   | 1  | GPIO Clear                    | х        | х           | Х           | х           | х           | х           | GPCLR<br>9    | GPCLR<br>8    | GPCLR<br>7    | GPCLR<br>6    | GPCLR<br>5    | GPCLR<br>4    | GPCLR<br>3    | GPCLR<br>2    | GPCLR<br>1    | GPCLR<br>0    |
|                 | R69h                                  | w   | 1  | GPIO interrupt enable         | х        | х           | х           | х           | х           | х           | GPIO_<br>EN9  | GPIO_<br>EN8  | GPIO_<br>EN7  | GPIO_<br>EN6  | GPIO_<br>EN5  | GPIO_<br>EN4  | GPIO_<br>EN3  | GPIO_<br>EN2  | GPIO_<br>EN1  | GPIO_<br>EN0  |
|                 | R6Ah                                  | w   | 1  | GPIO polarity selection       | х        | х           | Х           | х           | х           | х           | GPPOL<br>9    | GPPOL<br>8    | GPPOL<br>7    | GPPOL<br>6    | GPPOL<br>5    | GPPOL<br>4    | GPPOL<br>3    | GPPOL<br>2    | GPPOL<br>1    | GPPOL<br>0    |
|                 | R70h                                  | w   | 1  | Gamma Top Bottom<br>Control R | х        | х           | CR56        | CR55        | CR54        | CR53        | CR52          | CR51          | CR50          | Х             | х             | х             | CR03          | CR02          | CR01          | CR00          |
|                 | R71h                                  | w   | 1  | Gamma Top Bottom<br>Control G | х        | х           | CG56        | CG55        | CG54        | CG53        | CG52          | CG51          | CG50          | Х             | х             | х             | CG03          | CG02          | CG01          | CG00          |
|                 | R72h                                  | w   | 1  | Gamma Top Bottom<br>Control B | х        | х           | CB56        | CB55        | CB54        | CB53        | CB52          | CB51          | CB50          | х             | х             | х             | CB03          | CB02          | CB01          | CB00          |
|                 | R73h                                  | w   | 1  | Gamma Control R 1,2           | х        | х           | CR15        | CR14        | CR13        | CR12        | CR11          | CR10          | х             | х             | CR25          | CR24          | CR23          | CR22          | CR21          | CR20          |
| Gamma           | R74h                                  | W   | 1  | Gamma Control R 3,4           | х        | х           | CR35        | CR34        | CR33        | CR32        | CR31          | CR30          | х             | х             | CR45          | CR44          | CR43          | CR42          | CR41          | CR40          |
| Control         | R75h                                  | w   | 1  | Gamma Control G 1,2           | х        | х           | CG15        | CG14        | CG13        | CG12        | CG11          | CG10          | х             | х             | CG25          | CG24          | CG23          | CG22          | CG21          | CG20          |
|                 | R76h                                  | w   | 1  | Gamma Control G 3,4           | х        | х           | CG35        | CG34        | CG33        | CG32        | CG31          | CG30          | х             | х             | CG45          | CG44          | CG43          | CG44          | CG41          | CG40          |
|                 | R77h                                  | w   | 1  | Gamma Control B 1,2           | Х        | х           | CB15        | CB14        | CB13        | CB12        | CB11          | CB10          | Х             | Х             | CB25          | CB24          | CB23          | CB22          | CB21          | CB20          |
|                 | R78h                                  | w   | 1  | Gamma Control B 3,4           | Х        | х           | CB35        | CB34        | CB33        | CB32        | CB31          | CB30          | Х             | Х             | CB45          | CB44          | CB43          | CB42          | CB41          | CB40          |
|                 | R80h                                  | W   | 1  | Gamma Select                  | Х        | Х           | Х           | Х           | х           | Х           | Х             | Х             | Х             | Х             | Х             | Х             | GS_SE<br>L3   | GS_SE<br>L2   | GS_SE<br>L1   | GS_SE<br>L0   |



# **Instruction Descriptions**

#### Index

The index instruction specifies indexes. It sets the register number in the range of 0000000b to 1111111b in binary form. However, do not access index registers and instruction bits that are not allocated in this document.

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 0  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | Х   | Х   | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 |

#### **Status Read**

The status read instruction reads out the internal status of the IC.

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0   | L8  | L7  | L6  | L5  | L4  | L3  | L2  | L1  | L0  |

L8–0: Indicate the position of horizontal line currently being driven.

#### No Operation (R00h)

| R/W | RS | IB15 | IB14         | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|--------------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| W   | 0  |      | No Operation |      |      |      |      |     |     |     |     |     |     |     |     |     |     |

This command does not have any effect on the display module. However it can be used to terminate Memory Write and Read in 22h command.



#### **DISPLAY DUTY CONTROL (R01h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| W   | 1  | FP3  | FP2  | FP1  | FP0  | BP3  | BP2  | BP1 | BP0 | Х   | X   | NL5 | NL4 | NL3 | NL2 | NL1 | NL0 |

\*01h Initial Value = 1000\_1000\_XX10\_1000

#### FP/BP

Sets the period of Blank Area, which is placed at the beginning and the end of a frame. FP[3:0] is for a Front Porch and BP[3:0] is for a Back Porch. When Front Porch and Back Porch are set, the settings should meet the following conditions.

**BP+FP**  $\leq$  TBD lines **FP**  $\geq$  TBD lines **BP**  $\geq$  TBD lines

When S6E63D6 operates in External Clock Operation mode, the Back Porch (BP) will start on the falling edge of the VSYNC signal and display operation begins just after the Back Porch period. The Front Porch (FP) will start when data of the number of lines specified by the NL has been displayed. During the period between the completion of the Front Porch and the next VSYNC signal, the display will remain blank.

Table20: Blank Period Control with FP and BP

| FP[3:0] (BP[3:0]) | Number of Raster Periods In Front (Back) Porch |
|-------------------|------------------------------------------------|
| 0000              | SETTING DISABLE                                |
| 0001              | SETTING DISABLE                                |
| 0010              | 2                                              |
| 0011              | 3                                              |
| 0100              | 4                                              |
|                   |                                                |
| 1000              | 8                                              |
|                   |                                                |
| 1100              | 12                                             |
| 1101              | 13                                             |
| 1110              | 14                                             |
| 1111              | SETTING DISABLE                                |



#### NL

Specifies the number of lines driving OLED drive. The number of lines for the OLED drive can be adjusted for every eight lines. The selected value should be equal to or larger than the size of the panel to be driven. GRAM address mapping is not affected by the value of the drive duty ratio.

Table21: NL and Drive Duty

| NL[5:0]            |   | Display Size    | Drive Line |  |  |  |  |  |  |
|--------------------|---|-----------------|------------|--|--|--|--|--|--|
| 00_0000<br>01_0011 | ٧ | SETTING         | G DISABLE  |  |  |  |  |  |  |
| 01_0100            |   | 240 X 160       | 160        |  |  |  |  |  |  |
| 01_0101            |   | 240 X168        | 168        |  |  |  |  |  |  |
| 01_0110            |   | 240X176         | 176        |  |  |  |  |  |  |
| 01_0111            |   | 240X184         | 184        |  |  |  |  |  |  |
|                    |   |                 |            |  |  |  |  |  |  |
| 10_0111            |   | 240 X 312       | 312        |  |  |  |  |  |  |
| 10_1000            |   | 240 X 320       | 320        |  |  |  |  |  |  |
| 10_1001<br>11_1111 | ٧ | SETTING DISABLE |            |  |  |  |  |  |  |

**[NOTE]** A back porch period and a front porch period will be inserted as a blank period before and after driving all LTPS lines.



#### **RGB INTERFACE CONTROL (R02h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 1  | Х    | Х    | Χ    | Х    | Х    | Χ    | Χ   | RM  | DM  | Χ   | RIM | RIM | VSP | HSP | EPL | DPL |
|     |    |      |      |      |      |      |      |     |     |     |     | 1   | 0   | L   | L   |     |     |

\*02h Initial Value = XXXX XXX0 0X00 0000

#### RM

Specifies the interface for GRAM accesse as shown below. This register and DM register can be set independently.

#### DM

Specifies the display operation mode. The interface can be set based on the bit of DM. In Internal Clock Opeartion mode the source clock for display operation comes from internal oscillator while in External Clock Opeartion mode it comes from RGB interface(DOTCLK, VSYNC, HSYNC).

Table22: RM, DM, GRAM Access Interface and Display Operation Mode

| RM | DM | GRAM Access Interface | Display operation mode   |
|----|----|-----------------------|--------------------------|
| 0  | 0  | System interface      | Internal clock operation |
| 1  | 1  | RGB interface         | External clock operation |

[NOTE] [RM, DM]= 01, [RM, DM]=10 setting disable.

#### **RIM**

Specifies RGB interface mode when the RGB interface is used. This register is valid when RM is set to "1". DM and this register should be set before proper display operation is performed through the RGB interface.

Table23: RIM and RGB Interface Mode

| RIM[1:0] | RGB Interface mode                              |
|----------|-------------------------------------------------|
| 00       | 18-bit RGB interface (one transfer per pixel)   |
| 01       | 16-bit RGB interface (one transfer per pixel)   |
| 10       | 6-bit RGB interface (three transfers per pixel) |
| 11       | SETTING DISABLE                                 |



You should notice that some display functions, which will be described later, cannot be used according to the display mode shown below.

Table24: Display Functions and Display Modes

| Function        | External Clock Operation Mode | Internal Clock Operation Mode |
|-----------------|-------------------------------|-------------------------------|
| Partial Display | Cannot be used                | Can be used                   |
| Scroll Function | Cannot be used                | Can be used                   |
| Rotation        | Cannot be used                | Can be used                   |
| Mirroring       | Cannot be used                | Can be used                   |
| Window Function | Cannot be used                | Can be used                   |

Depending on the external display interface setting, various interfaces can be specified to match the display state. While displaying motion pictures (RGB interface), the data for display can be written in high-speed write mode, which achieves both low power consumption and high-speed access.

**Table25: Display State and Interface** 

| Display State   | Operation Mode | RAM Access (RM)         | Display Operation Mode (DM) |
|-----------------|----------------|-------------------------|-----------------------------|
| Still Pictures  | Internal Clock | System interface (RM=0) | Internal clock<br>(DM=0)    |
| Motion Pictures | RGB interface  | RGB interface<br>(RM=1) | RGB interface<br>(DM=1)     |

#### [NOTE]

- 1) The instruction register can only be set through the system interface(SPI).
- 2) The RGB interface mode should not be set during operation.

For the transition flow for each operation mode, see the External Display Interface section.

#### Internal Clock Mode

All display operation is controlled by signals generated by the internal clock in internal clock mode.

All inputs through the external display interface are invalid. The internal RAM can be accessed only via the system interface.

#### **RGB Interface Mode**

The display operations are controlled by the frame synchronization clock (VSYNC), raster-row synchronization signal (HSYNC), and dot clock (DOTCLK) in RGB interface mode. These signals should be supplied during display operation in this mode.

The display data is transferred to the internal RAM via DB17-0 for each pixel. Combining the function of the high-speed write mode and the window address enables display of both the motion picture area and the internal RAM area simultaneously. In this method, data is only transferred when the screen is updated, which reduces the amount of data transferred.

The periods of the front (FP), back (BP) porch, and the display are automatically generated in the S6E63D6 by counting the raster-row synchronization signal (HSYNC) based on the frame synchronization signal (VSYNC).



#### **VSPL**

Determines the active polarity of VSYNC.

Table26: VSPL and VSYNC

| VSPL  | VSYNC | Description       |  |  |  |  |  |  |
|-------|-------|-------------------|--|--|--|--|--|--|
| 0 (1) | 0 (1) | Valid (Valid)     |  |  |  |  |  |  |
| 0 (1) | 1 (0) | Invalid (Invalid) |  |  |  |  |  |  |

#### **HSPL**

Determines the active polarity of HSYNC.

Table27: HSPL and VSYNC

| HSPL  | HSYNC | Description       |  |  |  |  |  |  |
|-------|-------|-------------------|--|--|--|--|--|--|
| 0 (1) | 0 (1) | Valid (Valid)     |  |  |  |  |  |  |
| 0 (1) | 1 (0) | Invalid (Invalid) |  |  |  |  |  |  |

#### **EPL**

Determines the active polarity of ENABLE for using RGB interface.

Table28: EPL, ENABLE and RAM access

| EPL   | ENABLE | RAM Write         | RAM Address       |
|-------|--------|-------------------|-------------------|
| 0 (1) | 0 (1)  | Valid (Valid)     | Updated (Updated) |
| 0 (1) | 1 (0)  | Invalid (Invalid) | Hold (Hold)       |

#### **DPL**

Determines the active polarity of DOTCLK.

Table29: HSPL and VSYNC

| DPL   | DOTCLK | Description       |
|-------|--------|-------------------|
| 0 (1) | ↑(↓)   | Valid (Valid)     |
| 0 (1) | ↓ (↑)  | Invalid (Invalid) |



#### **ENTRY MODE (R03h)**

| R/W | RS | IB15 | IB14     | IB13     | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5  | IB4  | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|----------|----------|------|------|------|-----|-----|-----|-----|------|------|-----|-----|-----|-----|
| w   | 1  | CLS  | MDT<br>1 | MDT<br>0 | BGR  | Х    | Х    | Х   | SS  | Х   | Х   | I/D1 | I/D0 | Х   | Х   | Х   | AM  |

\*03h Initial Value = 0000 XXX0 XX11 XXX0

CLS: This bit is used to define the color and interface bus format, When MDT0-1 = 00

CLS = 0:65K-color mode through 8-bit(Index address 24h) or 16-bit bus(Index address 23h)

CLS = 1: 262K-color mode through 9-bit(Index address 24h) or 18-bit bus(Index address 23h)

**MDT1:** This bit is active on the 80-system of 8-bit bus, and the data for 1-pixel is transported to the memory for 3 write cycles. This bit is on the 80-system of 16-bit bus, and the data for 1-pixel is transported to the memory for 2 write cycles. When the 80-system interface mode is not set in the 8-bit or16-bit mode, set MDT1 bit to be "0".

MDT0: When 8-bit or16-bit 80 interface mode and MDT1 bit =1, MDT0 defines color depth for the IC.

8-bit (80-system), MDT0 = 0: 262k-color mode (3 times of 6-bit data transfer to GRAM)

8-bit (80-system), MDT0 = 1: 65k-color mode (5-bit, 6-bit, 5-bit data transfer to GRAM)

16-bit (80-system), MDT0 = 0: 262k-color mode (16-bit, 2-bit data transfer to GRAM) 16-bit (80-system), MDT0 = 1: 262k-color mode (2-bit, 16-bit data transfer to GRAM)

| Interface<br>Mode | MDT1 | MDT0 |                  | Write data to GRAM                                                                                                                                                                                |              |              |              |              |                         |              |              |              |              |              |              |              |              |              |              |              |         |
|-------------------|------|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|-------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------|
| *                 | 0    | 0    | Transfer is conf | Default value. Multiple Data Transfer(MDT1-0) function is not available. Data Transfer is controlled by interface mode. (Depends on S_PB, ID_MIB pins, CLS register and Index address 23h or 24h) |              |              |              |              |                         |              |              |              |              |              |              |              |              |              |              |              |         |
| 80/68             | 0    | 1    | Multiple Data Tr | ans                                                                                                                                                                                               | fer(         | MDT          | 1-0          | ) fu         | ınct                    | ion i        | s no         | ot av        | vaila        | able         |              |              |              |              |              |              |         |
| system<br>8-bit   | 1    | 0    |                  |                                                                                                                                                                                                   | 1st          | Trans        | miss         | ion -        |                         |              | 2nd          | Tran         | smiss        | sion -       |              |              | 3rd          | Tran         | smiss        | sion -       |         |
|                   |      |      | INPUT DATA       | DB<br>8                                                                                                                                                                                           | DB<br>7      | DB<br>6      | DB<br>5      | DB<br>4      | DB<br>3                 | DB<br>8      | DB<br>7      | DB<br>6      | DB<br>5      | DB<br>4      | DB<br>3      | DB<br>8      | DB<br>7      | DB<br>6      | DB<br>5      | DB<br>4      | DB<br>3 |
|                   |      |      |                  | $\downarrow$                                                                                                                                                                                      | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$            | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ |         |
|                   |      |      | RGB Arrangement  | R5                                                                                                                                                                                                | R4           | R3           | R2           | R1           | R0                      | G5           | G4           | G3           | G2           | G1           | G0           | B5           | B4           | В3           | B2           | B1           | В0      |
|                   |      |      | Output           |                                                                                                                                                                                                   |              |              |              |              |                         |              |              | S(           | n)           |              |              |              |              |              |              |              |         |
|                   |      |      |                  |                                                                                                                                                                                                   |              |              |              |              |                         |              |              |              |              |              |              |              |              | N            | lote: n      | = 1 to       | 240     |
|                   |      | 1    | 1                |                                                                                                                                                                                                   | 1st          | Trans        | miss         | ion -        | •••••                   |              | 2nd          | Tran         | smiss        | sion -       |              |              | 3rd          | Tran         | smiss        | sion -       |         |
|                   |      |      | INPUT DATA       | DB<br>8                                                                                                                                                                                           | DB<br>7      | DB<br>6      | DB<br>5      | DB<br>4      | DB<br>3                 | DB<br>8      | DB<br>7      | DB<br>6      | DB<br>5      | DB<br>4      | DB<br>3      | DB<br>8      | DB<br>7      | DB<br>6      | DB<br>5      | DB<br>4      | DB<br>3 |
|                   |      |      |                  | -                                                                                                                                                                                                 | +            |              | <b>\</b>     | <b>+</b>     | $\overline{\downarrow}$ | $\downarrow$ | <b>↓</b>     | <b>\</b>     | <b>↓</b>     |              | $\downarrow$ | <b>I</b>     | $\downarrow$ | <b>+</b>     | $\downarrow$ | +            |         |
|                   |      |      | RGB Arrangement  | R5                                                                                                                                                                                                | R4           | R3           | R2           | R1           | R0                      | G5           | G4           | G3           | G2           | G1           | G0           | B5           | B4           | В3           | B2           | B1           | В0      |
|                   |      |      | Output           | Output S(n)                                                                                                                                                                                       |              |              |              |              |                         |              |              |              |              |              |              |              |              |              |              |              |         |
|                   |      |      |                  |                                                                                                                                                                                                   |              |              |              |              |                         |              |              |              |              |              |              |              |              |              | Note         | n= 1         | to 240  |



| Interface<br>Mode | MDT1 | MDT0 | Data Assignment                                                                                  |
|-------------------|------|------|--------------------------------------------------------------------------------------------------|
| 80/68             | 0    | 1    | 1st Transmission 2nd Transmission                                                                |
| system<br>16-bit  |      |      | INPUT DATA    DB                                                                                 |
|                   |      |      |                                                                                                  |
|                   |      |      | RGB Arrangement R1 R1 R1 R1 R1 R1 R1 G1 G1 G1 G1 G1 G1 B1    |
|                   |      |      | Output S(2n-1)                                                                                   |
|                   |      |      | Note: n= 1 to 120                                                                                |
|                   |      |      | 2nd Transmission 3rd Transmission                                                                |
|                   |      |      | INPUT DATA    DB   DB   DB   DB   DB   DB   DB   D                                               |
|                   |      |      |                                                                                                  |
|                   |      |      | RGB Arrangement R2 R2 R2 R2 R2 R2 R2 R2 G2 G2 G2 G2 G2 G2 B2 |
|                   |      |      | Output S(2n)                                                                                     |
|                   |      | 0    | Note: n= 1 to 120  1st Transmission 2nd Transmission                                             |
|                   | 1    | 0    | 1st Transmission 2nd Transmission                                                                |
|                   |      |      | INPUT DATA    DB                                                                                 |
|                   |      |      |                                                                                                  |
|                   |      |      | RGB Arrangement R5 R4 R3 R2 R1 R0 G5 G4 G3 G2 G1 G0 B5 B4 B3 B2 B1 B0                            |
|                   |      |      | Output S(n)                                                                                      |
|                   |      |      | Note: n= 1 to 240                                                                                |
|                   |      | 1    | 1st Transmission 2nd Transmission                                                                |
|                   |      |      | INPUT DATA DB                                                |
|                   |      |      |                                                                                                  |
|                   |      |      | RGB Arrangement R5 R4 R3 R2 R1 R0 G5 G4 G3 G2 G1 G0 B5 B4 B3 B2 B1 B0                            |
|                   |      |      | Output S(n)                                                                                      |
|                   |      |      | Note: n= 1 to 240                                                                                |



**BGR:** About writing 18-bit data to GRAM, it is changed <R><G><B> into <B><G><R>.

- BGR = 0 ; {DB[17:12], DB[11:6], DB[5:0]} is assigned to {R, G, B}. Actually the analog value that corresponds to DB[17:12] is output firstly at source output
- BGR = 1;  $\{DB[17:12], DB[11:6], DB[5:0]\}$  is assigned to  $\{B, G, R\}$ . Actually the analog value that corresponds to DB[5:0] is output firstly at source output.

#### SS

Selects the direction of the source driver channel in pixel unit.

When user changes the value of SS, memory should be updated to apply the change.

Table30: Source Output Direction Control with SS (SS = "1")

|      | S240     | S239     | S238     |       | S3       | S2       | S1       |
|------|----------|----------|----------|-------|----------|----------|----------|
| G1   | "00000"H | "00001"H | "00002"H | ••••• | "000ED"H | "000EE"H | "000EF"H |
| G2   | "00100"H | "00101"H | "00102"H | ••••• | "001ED"H | "001EE"H | "001EF"H |
| G3   | "00200"H | "00201"H | "00202"H | ••••• | "002ED"H | "002EE"H | "002EF"H |
| G4   | "00300"H | "00301"H | "00302"H | ••••• | "003ED"H | "003EE"H | "003EF"H |
| G5   | "00400"H | "00401"H | "00402"H | ••••• | "004ED"H | "004EE"H | "004EF"H |
| G6   | "00500"H | "00501"H | "00502"H | ••••• | "005ED"H | "005EE"H | "005EF"H |
| G7   | "00600"H | "00601"H | "00602"H | ••••• | "006ED"H | "006EE"H | "006EF"H |
| G8   | "00700"H | "00701"H | "00702"H | ••••• | "007ED"H | "007EE"H | "007EF"H |
| :    | :        | :        | :        | :     | :        | :        | :        |
| G313 | "13800"H | "13801"H | "13802"H | ••••• | "138ED"H | "138EE"H | "138EF"H |
| G314 | "13900"H | "13901"H | "13902"H | ••••• | "139ED"H | "139EE"H | "139EF"H |
| G315 | "13A00"H | "13A01"H | "13A02"H | ••••• | "13AED"H | "13AEE"H | "13AEF"H |
| G316 | "13B00"H | "13B01"H | "13B02"H | ••••• | "13BED"H | "13BEE"H | "13BEF"H |
| G317 | "13C00"H | "13C01"H | "13C02"H | ••••• | "13CED"H | "13CEE"H | "13CEF"H |
| G318 | "13D00"H | "13D01"H | "13D02"H | ••••• | "13DED"H | "13DEE"H | "13DEF"H |
| G319 | "13E00"H | "13E01"H | "13E02"H | ••••• | "13EED"H | "13EEE"H | "13EEF"H |
| G320 | "13F00"H | "13F01"H | "13F02"H | ••••• | "13FED"H | "13FEE"H | "13FEF"H |

**[NOTE]** For the case of SS = "0", refer to "GRAM ADDRESS MAP" presented earlier. You should notice that the order of source output is reversed.



#### ID

When ID[1], ID[0] = 1, the address counter (AC) is automatically increased by 1 after the data is written to the GRAM. When ID[1], ID[0] = 0, the AC is automatically decreased by 1 after the data is written to the GRAM. The increment/decrement setting of the address counter using ID[1:0] is done independently for the horizontal address and vertical address.

#### AM

Sets the automatic update method of the AC after the data is written to GRAM. When AM = "0", the data is continuously written in horizontally. When AM = "1", the data is continuously written vertically. When window addresses are specified, the GRAM in the window range can be written to according to the ID[1:0] and AM.

Table31: Address Direction Setting ID[1:0] = "00" ID[1:0] = "10" ID[1:0] = "01" ID[1:0] = "11" H: decrement H: increment H: increment H: decrement V: increment V: decrement V: decrement V: increment 00000h AM="0" Horizontal Update 13FEFh 13FEFh 13FEFh 13FEFh 0000h 0000h 0000h 0000h AM="1" Vertical Update 13FEFh 13FEFh 13FEFh 13FEFh

[NOTE] When window addresses have been set, the GRAM can only be written within the window.

When AM or ID is set, the start address should be written accordingly prior to memory write.



### **CLOCK CONTROL (R04h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5      | IB4      | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|----------|----------|-----|-----|-----|-----|
| w   | 1  | x    | х    | х    | х    | х    | х    | х   | х   | х   | х   | DCR<br>1 | DCR<br>0 | х   | x   | x   | х   |

\*04h Initial Value = XXXX\_XXXX\_XX00\_XXXX

#### **DCR**

Sets the division ratio of step –up clock, DCCLK, in External Clock Operation mode. In this case, DOTCLK must be input periodically and continuously.

Table32: DCR and Division Ratio of DCCLK

| DCR[1:0] | Division ratio of DCCLK |
|----------|-------------------------|
| 00       | DOTCLK / 4              |
| 01       | DOTCLK / 8              |
| 10       | DOTCLK / 16             |
| 11       | DOTCLK / 32             |



### **DISPLAY CONTROL - 1 (R05h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0         |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------|
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | Х   | Х   | Х   | Х   | х   | Х   | Х   | Х   | DISP_<br>ON |

\*05h Initial Value = XXXX\_XXXX\_XXXX\_XXXX

### DISP\_ON

Output from the Frame Memory is enabled.

This register makes No Change of contents of frame memory DISP\_ON = 0 (Display is black image),



 $DISP_ON = 1$ ,



For more information, see the Instruction Set Up Sequence.



#### **DISPLAY CONTROL - 2 (R06h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1       | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----------|-----|
| w   | 1  | х    | х    | Х    | х    | х    | х    | Х   | Х   | х   | Х   | х   | CL  | Х   | Х   | TEM<br>ON | REV |

\*06h Initial Value = XXXX\_XXXX\_XXX0\_XX00

#### CL

Sets color depth of display.

Table33: Color Control by CL

| CL | Description                    |
|----|--------------------------------|
| 0  | 262,144 / 65,536 colors [NOTE] |
| 1  | 8 colors                       |

[NOTE] It depend on interface mode(18bit or 16bit).

#### **TEMON:**

TEMON = 0, Disable the TE output signal from the FLM signal line for preventing Tearing Effect. TEMON = 1, Enable the TE output signal from the FLM signal line for preventing Tearing Effect.



#### **REV**

Displays all characters and graphics display sections with reversal when REV = 1. The grayscale level can be reversed.

Table34: REV and Source Output Level in Normal Display Area

| REV | GRAM Data | Source Output Level in Displayed Area |
|-----|-----------|---------------------------------------|
|     | 6'b000000 | V0 (High Voltage)                     |
| 0   | ~         | ~                                     |
|     | 6'b111111 | V63(Low Voltage)                      |
|     | 6'b000000 | V63 (Low Voltage)                     |
| 1   | ~         | ~                                     |
|     | 6'b111111 | V0 (High Voltage)                     |



# PANEL INTERFACE CONTROL – 1 (R07h) PANEL INTERFACE CONTROL – 2 (R08h)

|   | R/W | RS | IB15 | IB14 | IB13 | IB12       | IB11       | IB10       | IB9        | IB8        | IB7 | IB6      | IB5     | IB4    | IB3   | IB2   | IB1   | IB0  |
|---|-----|----|------|------|------|------------|------------|------------|------------|------------|-----|----------|---------|--------|-------|-------|-------|------|
|   | w   | 1  | Х    | Х    | Х    | CLWE<br>A4 | CLW<br>EA3 | CLW<br>EA2 | CLW<br>EA1 | CLW<br>EA0 | Х   | Х        | х       | х      | Х     | Х     | Х     | х    |
| _ |     |    |      |      |      |            |            |            |            |            | *0  | 7h Initi | al Valu | ie = X | XX0_1 | 100_X | XXX_> | XXXX |

R/W RS **IB15 IB14 IB13 IB12** IB11 **IB10** IB9 IB8 IB7 IB6 IB5 IB4 IB3 IB2 IB1 IB0 CLWE CLW CLW CLW CLW CLW CLW CLW CLW CLW W 1 EC4 **B4** EB3 EB2 EB1 EB0 EC3 EC2 EC1 EC0

\*08h Initial Value = XXX0\_1100\_XXX0\_1100

### **CLWEA, CLWEB, CLWEC**

Specifies the interval time of CLA, CLB, CLC respectively.

Table35: CLWEx and the intervals

| CLWEx[4:0] | Description     |
|------------|-----------------|
| 0_0000     | SETTING DISABLE |
| 0_0001     | 0.5 HCLK        |
| 0_0010     | 1 HCLK          |
|            |                 |
| 0_1100     | 6 HCLK          |
|            |                 |
| 1_1110     | 15 HCLK         |
| 1_1111     | 15.5 HCLK       |

[NOTE] For the information of HCLK, refer to "FRAME FREQUENCY CACULATION"



### PANEL INTERFACE CONTROL - 3 (R09h)

| R/W | RS | IB15      | IB14      | IB13      | IB12  | IB11      | IB10      | IB9       | IB8       | IB7 | IB6      | IB5      | IB4      | IB3 | IB2       | IB1       | IB0       |
|-----|----|-----------|-----------|-----------|-------|-----------|-----------|-----------|-----------|-----|----------|----------|----------|-----|-----------|-----------|-----------|
| w   | 1  | SCT<br>E3 | SCT<br>E2 | SCT<br>E1 | SCTE0 | SC<br>WE3 | SC<br>WE2 | SC<br>WE1 | SC<br>WE0 | X   | SHE<br>2 | SHE<br>1 | SHE<br>0 | х   | CLT<br>E2 | CLT<br>E1 | CLT<br>E0 |

\*09h Initial Value = 1000\_0101\_X001\_X010

### **SCTE**

Specifies the rising position of SCLK1, SCLK2

Table36: SCTE and the rising position of SCLK1, SCLK2

| Tabloo    | o. Core and the rising position of Coert, Coerte |
|-----------|--------------------------------------------------|
| SCTE[3:0] | Description                                      |
| 0000      | 16.5 HCLKs                                       |
| 0001      | 17 HCLKs                                         |
| 0010      | 17.5 HCLKs                                       |
|           |                                                  |
| 1000      | 20.5 HCLKs                                       |
|           |                                                  |
| 1110      | 23.5 HCLKs                                       |
| 1111      | 24 HCLKs                                         |

### **SCWE**

Specifies the width of SCLK1, SCLK2

Table37: SCWE and the width of SCLK1, SCLK2

| IUDI      | cor: corre and the width or coeff, coeffe |
|-----------|-------------------------------------------|
| SCWE[3:0] | Description                               |
| 0000      | 8 HCLKs                                   |
| 0001      | 8.5 HCLKs                                 |
| 0010      | 9 HCLKs                                   |
|           | -1                                        |
| 0101      | 10.5 HCLKs                                |
|           |                                           |
| 1110      | 15 HCLKs                                  |
| 1111      | 15.5 HCLKs                                |



### SHE

Specifies the latency of CLB and CLC.

Table38: SHE and the latency of CLB and CLC

| SHE[2:0] | Description     |
|----------|-----------------|
| 000      | SETTING DISABLE |
| 001      | 0.5 HCLK        |
| 010      | 1 HCLK          |
|          |                 |
| 110      | 3 HCLK          |
| 111      | 3.5 HCLK        |

### **CLTE**

Specifies the falling position of CLA.

Table39: CLTE and the falling position of CLA

| CLTE[2:0] | Description     |
|-----------|-----------------|
| 000       | SETTING DISABLE |
| 001       | 0.5 HCLK        |
| 010       | 1 HCLK          |
| 011       | 1.5 HCLKs       |
|           |                 |
| 110       | 3 HCLKs         |
| 111       | 3.5 HCLKs       |



# PANEL INTERFACE CONTROL - 4 (R0Ah)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1        | IB0        |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|------------|------------|
| w   | 1  | х    | х    | х    | х    | х    | х    | х   | х   | Х   | х   | х   | х   | Х   | х   | GTC<br>ON1 | GTC<br>ON0 |

\*0Ah Initial Value = XXXX\_XXXX\_XXXX\_XX00

### **GTCON**

Specifies the panel interface signals.

Table40: GTCON and the panel interface signals

| Output Pin |               | Output        | Signal        |               |
|------------|---------------|---------------|---------------|---------------|
|            | GTCON[1:0]=00 | GTCON[1:0]=01 | GTCON[1:0]=10 | GTCON[1:0]=11 |
| BICTL_L    | VGH           | VGL           | VGH           | VGL           |
| BICTL_R    | VGH           | VGL           | VGH           | VGL           |
| FLM        | FLM           | FLM           | FLM           | FLM           |
| SFTCLK     | SFTCLK        | SFTCLK        | VGL           | VGL           |
| SFTCLKB    | SFTCLKB       | SFTCLKB       | VGH           | VGH           |
| SCLK1      | SCLK1         | SCLK2         | SCLK1         | SCLK2         |
| SCLK2      | SCLK2         | SCLK1         | SCLK2         | SCLK1         |
| EX_FLM     | EX_FLM        | EX_FLM        | EX_FLM        | EX_FLM        |
| EX_CLK     | EX_CLK        | EX_CLKB       | VGL           | VGL           |
| EX_CLKB    | EX_CLKB       | EX_CLK        | VGH           | VGH           |
| ESR        | ESR           | ESR           | ESR           | ESR           |
| CLA        | CLA           | CLA           | CLA           | CLA           |
| CLB        | CLB           | CLB           | CLB           | CLB           |
| CLC        | CLC           | CLC           | CLC           | CLC           |



### STAND BY (R10h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | ×   | Х   | Х   | Х   | Х   | Х   | Х   | Х   | STB |

\*10h Initial Value = XXXX\_XXXX\_XXXX\_XXXX1

#### **STB**

When STB = "1", S6E63D6 enters Standby mode, where display operation completely stops including the internal R-C oscillation. Furthermore, no external clock pulses are supplied. For details, see the "STANDBY SEQENCE" described later.

Only the following instructions can be executed during the standby mode.

Standby mode cancel; STB = "0"



### POWER GEN1 (R12h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 1  | х    | X    | x    | x    | х    | х    | х   | х   | Х   | X   | X   | Х   | VC3 | VC2 | VC1 | VC0 |

\*12h Initial Value = XXXX\_XXXX\_XXXX\_1000

V reference voltage of VLOUT1, VLOUT2 and VLOUT3.

| VC[3:0] | VCI1 [Without Load] |
|---------|---------------------|
| 0000    | 2.10 V              |
| 0001    | 2.15 V              |
| 0010    | 2.20 V              |
| 0011    | 2.25 V              |
| 0100    | 2.30 V              |
| 0101    | 2.35 V              |
| 0110    | 2.40 V              |
| 0111    | 2.45 V              |
| 1000    | 2.50 V              |
| 1001    | 2.55 V              |
| 1010    | 2.60 V              |
| 1011    | 2.65 V              |
| 1100    | 2.70 V              |
| 1101    | 2.75 V              |
| 1110    | Setting Disable     |
| 1111    | Setting Disable     |

**[NOTE]** Set VCI1 in the range of VCI > VCI1 + 0.3V



### POWER GEN2 (R13h)

| R | /W | RS | IB15 | IB14 | IB13  | IB12  | IB11  | IB10  | IB9 | IB8  | IB7  | IB6   | IB5       | IB4 | IB3    | IB2   | IB1   | IB0  |
|---|----|----|------|------|-------|-------|-------|-------|-----|------|------|-------|-----------|-----|--------|-------|-------|------|
| ' | W  | 1  | X    | X    | VINT3 | VINT2 | VINT1 | VINT0 | Χ   | VGH3 | VGH2 | VGH1  | VGH0      | Χ   | VGL3   | VGL2  | VGL1  | VGL0 |
|   |    |    |      |      |       |       |       |       |     |      | 2    | 401.1 | 201 1 3 7 | 1   | 1/1/04 | 041/0 | 0441/ | 1010 |

\*13h Initial Value = XX01\_01X0\_011X\_1010

VINT3[3:0] set VINT (control voltage of OLED Panel). It can be amplified -2.0 to -0.5 times of VCIR.

| VINT[3:0] | VINT value |
|-----------|------------|
| 0000      | -1.0 V     |
| 0001      | -1.2 V     |
| 0010      | -1.4 V     |
| 0011      | -1.6 V     |
| 0100      | -1.8 V     |
| 0101      | -2.0 V     |
| 0110      | -2.2 V     |
| 0111      | -2.4 V     |
| 1000      | -2.6 V     |
| 1001      | -2.8 V     |
| 1010      | -3.0 V     |
| 1011      | -3.2 V     |
| 1100      | -3.4 V     |
| 1101      | -3.6 V     |
| 1110      | -3.8 V     |
| 1111      | -4.0 V     |

**[NOTE]** Set VINIT in the range of V

VINT > VLOUT3 + 1.0V

VGH[3:0] set VGH (High Voltage Level for Gate).

| VGH[3:0] | VGH value |
|----------|-----------|
| 0000     | 4.6 V     |
| 0001     | 4.8 V     |
| 0010     | 5.0 V     |
| 0011     | 5.2 V     |
| 0100     | 5.4 V     |
| 0101     | 5.6 V     |
| 0110     | 5.8 V     |
| 0111     | 6.0 V     |



| 1000 | 6.2 V           |
|------|-----------------|
| 1001 | 6.4 V           |
| 1010 | 6.6 V           |
| 1011 | Setting disable |
| 1100 | Setting disable |
| 1101 | Setting disable |
| 1110 | Setting disable |
| 1111 | Setting disable |

**[NOTE]** Set VGH in the range of VGH < VLOUT2-1.0V

VGL[3:0] bits set VGL (Low Voltage Level for Gate).

| VGL[3:0] | VGL Value       |
|----------|-----------------|
| 0000     | -5.0 V          |
| 0001     | -5.2 V          |
| 0010     | -5.4 V          |
| 0011     | -5.6 V          |
| 0100     | -5.8 V          |
| 0101     | -6.0 V          |
| 0110     | -6.2 V          |
| 0111     | -6.4 V          |
| 1000     | -6.6 V          |
| 1001     | -6.8 V          |
| 1010     | -7.0 V          |
| 1011     | -7.2 V          |
| 1100     | -7.4 V          |
| 1101     | -7.6 V          |
| 1110     | -7.8 V          |
| 1111     | Setting disable |

[NOTE] Set VGL in the range of VGL > VLOUT3 + 1.0V



### **POWER STEP UP CONTROL 1 (R14h)**

| R/W | RS | IB15 | IB14     | IB13     | IB12     | IB11 | IB10     | IB9      | IB8      | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|----------|----------|----------|------|----------|----------|----------|-----|-----|-----|-----|-----|-----|-----|-----|
| W   | 1  | Х    | DC2<br>2 | DC2<br>1 | DC2<br>0 | Х    | DC1<br>2 | DC1<br>1 | DC1<br>0 | Х   | Х   | Х   | Х   | Х   | Х   | BT1 | ВТ0 |

\*14h Initial Value = X100 X010 XXXX XX00

DC2[2:0] is the operating frequency in the step-up circuit 2 is selected. DC1[2:0] is the operating frequency in the step-up circuit 1 is selected.

| DC2[2:0] | Step-up Cycl<br>Circu |           | DC1[2:0] | Step-up Cycle in Step-up<br>Circuit 1 |           |  |  |  |  |
|----------|-----------------------|-----------|----------|---------------------------------------|-----------|--|--|--|--|
|          | DM=0                  | DM=1      |          | DM=0                                  | DM=1      |  |  |  |  |
| 000      | OSC_CK/16             | DCCLK/16  | 000      | OSC_CK/16                             | DCCLK/16  |  |  |  |  |
| 001      | OSC_CK/24             | DCCLK/24  | 001      | OSC_CK/24                             | DCCLK/24  |  |  |  |  |
| 010      | OSC_CK/32             | DCCLK/32  | 010      | OSC_CK/32                             | DCCLK/32  |  |  |  |  |
| 011      | OSC_CK/48             | DCCLK/48  | 011      | OSC_CK/48                             | DCCLK/48  |  |  |  |  |
| 100      | OSC_CK/64             | DCCLK/64  | 100      | OSC_CK/64                             | DCCLK/64  |  |  |  |  |
| 101      | OSC_CK/96             | DCCLK/96  | 101      | OSC_CK/96                             | DCCLK/96  |  |  |  |  |
| 110      | OSC_CK/128            | DCCLK/128 | 110      | OSC_CK/128                            | DCCLK/128 |  |  |  |  |
| 111      | OSC_CK/256            | DCCLK/256 | 111      | OSC_CK/256                            | DCCLK/256 |  |  |  |  |

[NOTE] DM is Display Method. DCCLK is for External I/F. See instruction R02h, R04h.

BT[1:0] switch the output factor of step-up. Adjust scale factor of the step-up circuit by the voltage used.

| BT[1:0] | VLOUT1   | VLOUT2   | VLOUT3      |
|---------|----------|----------|-------------|
| 00      | VCI1 x 2 | VCI1 x 4 | -(VCI1 x 4) |
| 01      | VCI1 x 2 | VCI1 x 4 | -(VCI1 x 3) |
| 10      | VCI1 x 2 | VCI1 x 3 | -(VCI1 x 4) |
| 11      | VCI1 x 2 | VCI1 x 3 | -(VCI1 x 3) |



# START OSCILLATION (R18h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5   | IB4   | IB3   | IB2   | IB1   | IB0   |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-------|-------|-------|-------|-------|-------|
| w   | 1  | Χ    | Χ    | Χ    | Χ    | Χ    | Χ    | Χ   | Χ   | Χ   | Χ   | RADJ5 | RADJ4 | RADJ3 | RADJ2 | RADJ1 | RADJ0 |

\*18h Initial Value = XXXX\_XXXX\_XX01\_1111

Select the oscillation frequency of internal oscillator.

| RADJ[5:0] | Oscillation Speed | RADJ[5:0]          | Oscillation Speed |
|-----------|-------------------|--------------------|-------------------|
| 000000    | x 0.543(Min.)     | 010101             | x 0.782           |
| 000001    | x 0.551           | 010110             | x 0.800           |
| 000010    | x 0.560           | 010111             | x 0.818           |
| 000011    | x 0.568           | 011000             | x 0.835           |
| 000100    | x 0.578           | 011001             | x 0.855           |
| 000101    | x 0.586           | 011010             | x 0.877           |
| 000110    | x 0.596           | 011011             | x 0.899           |
| 000111    | x 0.606           | 011100             | x 0.921           |
| 001000    | x 0.615           | 011101             | x 0.946           |
| 001001    | x 0.626           | 011110             | x 0.972           |
| 001010    | x 0.637           | 011111             | x 1.000           |
| 001011    | x 0.647           | 100000             | x 1.037           |
| 001100    | x 0.660           | 100001             | x 1.067           |
| 001101    | x 0.671           | 100010             | x 1.101           |
| 001110    | x 0.685           | 100011             | x 1.135           |
| 001111    | x 0.697           | 100100             | x 1.172           |
| 010000    | x 0.707           | 100101             | x 1.212           |
| 010001    | x 0.721           | 100110             | x 1.256           |
| 010010    | x 0.736           | 100111             | x 1.302           |
| 010011    | x 0.751           | 101000             | X1.352(Max.)      |
| 010100    | x 0.766           | 101001 ~<br>111111 | Setting disable   |



#### **SOURCE DRIVER CONTROL (R1Ah)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5            | IB4         | IB3 | IB2      | IB1      | IB0      |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|----------------|-------------|-----|----------|----------|----------|
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | Х   | Х   | Х   | GAMMA<br>_TEST | SDUM<br>_ON | Х   | SAP<br>2 | SAP<br>1 | SAP<br>0 |

\*1Ah Initial Value = XXXX XXXX XX00 X101

When GAMMA\_TEST='1', V0/V63 pins are shorted to each gamma voltage V0/V63 and gamma voltage V0/V63 can be monitored or be forced by external voltage level.

| GAMMA_TEST | V0 / V63 |
|------------|----------|
| 0          | Hi-z     |
| 1          | V0 / V63 |

When SDUM\_ON='1', SOUT\_DUM1 and SOUT\_DUM240 pins are shorted to SOUT[1], SOUT[240] output and can be monitored.

| SDUM_ON | SOUT_DUM1 / SOUT_DUM240 |
|---------|-------------------------|
| 0       | Hi-z                    |
| 1       | SOUT[1] / SOUT[240]     |

Adjust the slew-rate of the operational amplifier of the source driver. If higher SAP[2:0] is set, OLED panel having higher resolution of higher frame frequency can be driven because the slew-rate of the operational amplifier is increased. But, these bits must be set as adequate value because the amount of fixed current of the operational amplifier is also adjusted. During non-display, when SAP[2:0]="000", operational amplifiers are turned off, so current consumption can be reduced

| SAP[2:0] | Slew-Rate of Operational Amplifier    | Amount of Current in Operational Amplifier |
|----------|---------------------------------------|--------------------------------------------|
| 000      | Operation of the operational amplifie | er stops.                                  |
| 001      | Slow                                  | Small                                      |
| 010      | Slow or medium                        | Small or medium                            |
| 011      | Medium                                | Medium                                     |
| 100      | Medium or small fast                  | Medium or small large                      |
| 101      | Small fast                            | Small large                                |
| 110      | Fast                                  | large                                      |
| 111      | Big fast                              | Big large                                  |



### GRAM ADDRESS SET (R20h) GRAM ADDRESS SET (R21h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| W   | 1  | Х    | Х    | Х    | Х    | Χ    | Х    | Х   | Х   | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |

\*20h Initial Value = XXXX \_XXXX\_0000\_0000

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8      | IB7      | IB6      | IB5      | IB4      | IB3      | IB2      | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|----------|----------|----------|----------|----------|----------|----------|-----|-----|
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | AD1<br>6 | AD1<br>5 | AD1<br>4 | AD1<br>3 | AD1<br>2 | AD1<br>1 | AD1<br>0 | AD9 | AD8 |

\*21h Initial Value = XXXX \_XXX0\_0000\_0000

#### ΑD

You can write initial GRAM address into internal Address Counter (AC). When GRAM data is transferred through System Interface or RGB Interface, the AC is automatically updated according to AM and ID. This allows consecutive write without re-setting address in AC. But when GRAM data is read, the AC is not automatically updated.

GRAM address setting is not allowed in Standby mode. Ensure that the address is set within the specified window area.

When RGB interface is used (RM="1") to access GRAM, AD[16:0] will be set in the address counter at the falling edge of the VSYNC signal. And when one uses System Interface to access GRAM (RM = "0"), AD[16:0] will be set upon the execution of an instruction.

**Table41: GRAM Address Range** 

| AD[16:0]             | GRAM setting         |
|----------------------|----------------------|
| "00000h" to "00AFh"  | Bitmap data for G1   |
| "00100h" to "01AFh"  | Bitmap data for G2   |
| "00200h" to "02AFh"  | Bitmap data for G3   |
| "00300h" to "03AFh"  | Bitmap data for G4   |
| :                    | :                    |
| <u>:</u>             | <u> </u>             |
| "13C00h" to "13CEFh" | Bitmap data for G317 |
| "13D00h" to "13DEFh" | Bitmap data for G318 |
| "13E00h" to "13EEFh" | Bitmap data for G319 |
| "13F00h" to "13FEFh" | Bitmap data for G320 |



#### WRITE DATA TO GRAM (R22h)

| R/W | RS | IB15 | IB14       | IB13      | IB12         | IB11      | IB10       | IB9       | IB8        | IB7       | IB6       | IB5       | IB4       | IB3       | IB2      | IB1      | IB0 |
|-----|----|------|------------|-----------|--------------|-----------|------------|-----------|------------|-----------|-----------|-----------|-----------|-----------|----------|----------|-----|
| w   | 1  | R.A  | AM write d | ata (WD17 | 7-0): Pin as | ssignment | varies acc | cording t | o the inte | erface me | ethod. (s | ee the fo | llowing f | igure for | more inf | ormation | 1)  |
| w   | 1  | WD15 | WD14       | WD13      | WD12         | WD11      | WD10       | WD9       | WD8        | WD7       | WD6       | WD5       | WD4       | WD3       | WD2      | WD1      | WD0 |
|     |    |      |            |           |              |           |            | When      | RGB-in     | terface   |           |           |           |           |          |          |     |

**WD17-0:** Input data for GRAM can be expanded to 18 bits. The expansion format varies according to the interface method. The input data selects the grayscale level. After a write, the address is automatically updated according to I/D bit settings. The GRAM cannot be accessed in standby mode. When 16- or 8-bit interface is in use, the write data is expanded to 18 bits by writing the MSB of the <R><B> data to its LSB.

When data is written to RAM used by RGB interface via the system interface, please make sure that write data conflicts do not occur.

When the 18-bit RGB interface is in use, 18-bit data is written to RAM via DB17-0 and 262,144-colors are available. When the 16-bit RGB interface is in use, the MSB is written to its LSB and 65,536-colors are available.



Figure6: Memory Data Write Sequence



#### **READ DATA FROM GRAM (R22h)**

| R/ | R | DB1 | DB1    | DB1     | DB1     | DB1       | DB1     | DB1       | DB1     | DB9       | DB8      | DB7     | DB6       | DB5       | DB4       | DB3       | DB2       | DB1     | DB0 |
|----|---|-----|--------|---------|---------|-----------|---------|-----------|---------|-----------|----------|---------|-----------|-----------|-----------|-----------|-----------|---------|-----|
| W  | S | 7   | 6      | 5       | 4       | 3         | 2       | 1         | 0       | DD3       | DB0      | וטטו    | DBO       | DB3       | DB4       | 003       | DBZ       | וטט     | ВВО |
| R  | 1 |     | RAM Re | ad data | (RD17-0 | ): Pin as | signmer | nt varies | accordi | ng to the | interfac | e metho | d. (see t | he follov | ving figu | ire for m | ore infor | mation) |     |

**RD17–0:** Read 18-bit data from the GRAM. When the data is read to the CPU, the first-word read immediately after the GRAM address setting is latched from the GRAM to the internal read-data latch. The data on the data bus (DB17–0) becomes invalid and the second-word read is normal.

In case of 16-/8-bit interface, the LSB of <R><B> color data will not be read. This function is not available in RGB interface mode.



Figure7: Memory Data Read Sequence



### **SELECT DATA BUS 1 (R23h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9     | IB8     | IB7    | IB6      | IB5    | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|---------|---------|--------|----------|--------|-----|-----|-----|-----|-----|
| w   | 0  |      |      |      |      |      | Sele | ect 18- | /16-bit | Data E | Bus Inte | erface |     |     |     |     |     |

### **SELECT DATA BUS 2 (R24h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9     | IB8    | IB7     | IB6     | IB5   | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|---------|--------|---------|---------|-------|-----|-----|-----|-----|-----|
| w   | 0  |      |      |      |      |      | Se   | lect 9- | /8-bit | Data Bu | us Inte | rface |     |     |     |     |     |

We can select system interface mode by pins and instruction as following.

Table42: System Interface mode

|             |               |           |               |                    | System mile       | idoo iiiodo       |                                     |
|-------------|---------------|-----------|---------------|--------------------|-------------------|-------------------|-------------------------------------|
|             | Pins          |           |               | Regist             | ters              |                   |                                     |
| MDDI<br>_EN | S_PB          | ID_MIB    | Index Address | Command<br>( CLS ) | Command<br>MDT[1] | Command<br>MDT[0] | Description                         |
|             |               |           |               |                    | 0                 | х                 | 80-system 8-bit 65k bus interface   |
|             |               |           | default & 24h | 0 (80 8bit)        | 1                 | 0                 | 80-system 8-bit 260k bus interface  |
|             |               |           | (9/8bit)      |                    | I                 | 1                 | 80-system 8-bit 65k bus interface   |
|             |               | 0         |               | 1( 80 9bit)        | х                 | X                 | 80-system 9-bit 260k bus interface  |
|             |               | (80 mode) |               |                    | 0                 | 0                 | 80-system 16-bit 65k bus interface  |
|             |               |           | Index 23 h    | 0 (80 16bit)       | U                 | 1                 | 80-system 16-bit 260k bus interface |
|             | •             |           | (18/16bit)    |                    | 1                 | X                 | 80-system 16-bit 260k bus interface |
|             | (Dorollol     |           |               | 1( 80 18bit)       | х                 | X                 | 80-system 18-bit 260k bus interface |
| 0           | (Parallel     |           |               |                    | 0                 | X                 | 68-system 8-bit 65k bus interface   |
| ľ           | ,             |           | default & 24h | 0 (68 8bit)        | 1                 | 0                 | 68-system 8-bit 260k bus interface  |
|             |               |           | (9/8bit)      |                    | I                 | 1                 | 68-system 8-bit 65k bus interface   |
|             |               | 1         |               | 1 (68 9bit)        | х                 | X                 | 68-system 9-bit 260k bus interface  |
|             |               | (68 mode) |               |                    | 0                 | 0                 | 68-system 16-bit 65k bus interface  |
|             |               |           | Index 23 h    | 0 (68 16bit)       | U                 | 1                 | 68-system 16-bit 260k bus interface |
|             |               |           | (18/16bit)    |                    | 1                 | х                 | 68-system 16-bit 260k bus interface |
|             |               |           |               | 1 (68 18bit)       | х                 | Х                 | 68-system 18-bit 260k bus interface |
|             | 1<br>(Serial) | ID        | х             | х                  | x                 | х                 | Serial peripheral interface (SPI)   |
| 1           | х             | х         | х             | х                  | х                 | Х                 |                                     |

**[NOTE]** For details, see the ENTRY MODE (Instruction R03h).



### **VERTICAL SCROLL CONTROL 1 (R30h, R31h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 4  | _    | _    | _    | _    | _    | _    | _   | SSA |
| VV  | ı  | ^    | ^    | ^    | ^    | ^    | ^    | ^   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| 101 | _  | V    | V    |      | V    | V    |      |     | SEA |
| W   | 1  | X    | X    | X    | Х    | X    | x x  |     | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |

\*30h Initial Value = XXXX\_XXX0\_0000\_0000 \*31h Initial Value = XXXX\_XXX1\_0011\_1111

**SSA8-0:** Specify scroll start address at the scroll display for vertical smooth scrolling.

| SSA8 | SSA7 | SSA6 | SSA5 | SSA4 | SSA3 | SSA2 | SSA1 | SSA0 | Scroll Start Address |
|------|------|------|------|------|------|------|------|------|----------------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0 raster-row         |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1 raster-row         |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 2 raster-row         |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1    | 3 raster-row         |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 4 raster-row         |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 1    | 5 raster-row         |
|      |      | : :  | :    | : :  | :    | :    |      |      | :                    |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 0    | 316 raster-row       |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 1    | 317 raster-row       |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 0    | 318 raster-row       |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 1    | 319 raster-row       |

**SEA8-0:** Specify scroll end address at the scroll display for vertical smooth scrolling.

| SEA8 | SEA7 | SEA6 | SEA5 | SEA4 | SEA3 | SEA2 | SEA1 | SEA0 | Scroll End Address |
|------|------|------|------|------|------|------|------|------|--------------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0 raster-row       |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1 raster-row       |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 2 raster-row       |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1    | 3 raster-row       |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 4 raster-row       |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 1    | 5 raster-row       |
|      |      | : :  | :    | : :  | :    | :    |      |      | :                  |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 0    | 316 raster-row     |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 1    | 317 raster-row     |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 0    | 318 raster-row     |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 1    | 319 raster-row     |

**[NOTE]** Don't set any higher raster-row than 319 ("13F"H)

Set SS18-10  $\leq$  SSA8-0, if set out of range, SSA8-0 = SS18-10.

Set SE18-10 ≥ SEA8-0, if set out of range, SEA8-0 = SE18-10



### **VERTICAL SCROLL CONTROL 2 (R32h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 1  | Х    | X    | X    | X    | X    | Х    | X   | SST |
| **  | '  |      |      |      |      |      |      |     | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |

\*32h Initial Value = XXXX\_XXX0\_0000\_0000

**SST8-0:** Specify scroll start and step at the scroll display for vertical smooth scrolling. Any raster-row from the 1<sup>st</sup> to 320<sup>th</sup> can be scrolled for the number of the raster-row. After 319<sup>th</sup> raster-row is displayed, the display restarts from the first raster-row. When SST8-0 = 00000000, Vertical Scroll Function is disabled.

| SST8 | SST7 | SST6 | SST5 | SST4 | SST3 | SST2 | SST1 | SST0 | Scroll Step     |
|------|------|------|------|------|------|------|------|------|-----------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | Scroll Disabled |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1 raster-row    |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 2 raster-row    |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1    | 3 raster-row    |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 4 raster-row    |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 1    | 5 raster-row    |
|      |      | : :  | :    | : :  | :    | :    |      |      | :               |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 0    | 316 raster-row  |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 1    | 317 raster-row  |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 0    | 318 raster-row  |
| 1    | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 1    | 319 raster-row  |

**[NOTE]** Don't set any higher raster-row than 319 ("13F"H)

Set SS18-10 < SSA8-0 + SST8-0 ≤ SEA8-0 ≤ SE18-10, if set out of range, Scroll function is disabled



<u>Preliminary</u>



Figure8: Vertical Scroll Display

#### PARTIAL SCREEN DRIVING POSITION (R33h, R34h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8  | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|-----|------|------|------|------|------|------|------|------|------|
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | SS18 | SS17 | SS16 | SS15 | SS14 | SS13 | SS12 | SS11 | SS10 |
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | SE18 | SE17 | SE16 | SE15 | SE14 | SE13 | SE12 | SE11 | SE10 |

\*33h Initial Value = XXXX\_XXX0\_0000\_0000 \*34h Initial Value = XXXX\_XXX1\_0011\_1111

**SS18–10:** Specify the drive starting position for the first screen in a line unit. The OLED driving starts from the 'set value +1' gate driver.

**SE18–10:** Specify the driving end position for the screen in a line unit. The OLED driving is performed to the 'set value + 1' gate driver. For instance, when SS18–10 = 019h and SE18–10 = 029h are set, the OLED driving is performed from G26 to G42, and non-display driving is performed for G1 to G25, G43, and others. Ensure that  $SS18-10 \le SE18-10 \le 13Fh$ .

**[NOTE]** DO NOT set the partial setting when the operation is in the normal display condition. Set this register only when in the partial display condition.

Ex) SS18-0=007h and SE18-0=010h are performed from G8 to G17.

The S6E63D6 can select and drive partial screens at any position with the screen-driving position registers (R33h, R34h). Any partial screens required for display are selectively driven and reducing OLED-driving voltage and power consumption.



Figure9: Driving On Partial Screen



### **RESTRICTION ON PARTIAL DISPLAY AREA SETTING**

The following restrictions must be satisfied when setting the start line (SS18 to 10) and end line (SE18 to 10) of the partial screen driving position register (R33h, R34h) for the S6E63D6. Note that incorrect display may occur if the restrictions are not satisfied.

Table43: Restrictions on the partial Screen Driving Position Register Setting

| Register setting                   | Display operation                                                                                                                 |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| (SE18 to 10) – (SS18 to 10) = NL*8 | Full screen display Normally displays (SS18 to 10) to (SE18 to 10)                                                                |
| (SE18 to 10) – (SS18 to 10) < NL*8 | Partial display Normally displays (SS18 to 10) to (SE18 to 10) Black display for all other times (RAM data is not related at all) |
| (SE18 to 10) – (SS18 to 10) > NL*8 | Setting disabled                                                                                                                  |

**[NOTE]**  $000h \le SS18$  to  $10 \le SE18$  to  $10 \le 13Fh$ 



### **VERTICAL RAM ADDRESS POSITION (R35h,R36h)**

#### **HORIZONTAL RAM ADDRESS POSITION (R37h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 4  |      | _    | ~    | _    | _    |      |     | VSA |
| VV  | -  | ^    | ^    | Х    | X    | Х    | Х    | ^   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|     |    |      |      |      |      |      |      | V   | VEA |
| W   | 1  | X    | X    | X    | X    | X    | X    | X   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|     |    | HSA  | HSA  | HSA  | HSA  | HSA  | HSA  | HSA | HSA | HEA |
| W   | 1  | 7    | 6    | 5    | 4    | 3    | 2    | 1   | 0   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |

\*35h Initial Value = XXXX\_XXX0\_0000\_0000 \*36h Initial Value = XXXX\_XXX1\_0011\_1111 \*37h Initial Value = 0000\_0000\_1110\_1111

**VSA8-0/VEA8-0:** Specify the vertical start/end positions of a window for access in memory. Data can be written to the GRAM from the address specified by VSA8-0 to the address specified by VEA8-0. Note that an address must be set before RAM is written.

**HSA7-0/HEA7-0:** Specify the horizontal start/end positions of a window for access in memory. Data can be written to the GRAM from the address specified by HSA7-0 to the address specified by HEA 7-0. Note that an address must be set before RAM is written..



Figure 10: Window Address Function

[NOTE] Ensure that the Window addresses are within the GRAM address space.



#### **CLIENT INITIATED WAKE-UP (R38h)**

| R/ | w | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0          |
|----|---|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------|
| ٧  | v | 1  | X    | х    | X    | X    | X    | Х    | х   | X   | Х   | X   | Х   | X   | X   | Х   | Х   | VWAK<br>E_EN |

\*38h Initial Value = XXXX\_XXXX\_XXXX\_XXXX

**VWAKE\_EN :** When VWAKE\_EN is 1, client initiated wake-up is enabled. But parameter data IB[15:1] must be "0000h", otherwise, client initiated wake-up is disabled.

#### MDDI LINK WAKE-UP START POSITION (R39h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| w   | 4  | WKL  | WKL  | WKL  | WKL  | WKL  | WKL  | WKL | WKL | WKL | _   | WKF | WKF | WKF | WKF | _   | ~   |
| VV  | 1  | 8    | 7    | 6    | 5    | 4    | 3    | 2   | 1   | 0   | ^   | 3   | 2   | 1   | 0   | ^   | ^   |

\*39h Initial Value = 0000\_0000\_0X00\_00XX

**WKF3-0**: When client initiated wake-up is used at MDDI, the frame position that data is updated is set by the value of WKF 3-0. The range of WKF is from '0000' to '1111'.

If WKF is '0000', data is updated at the first frame, and if "1111" data update starts after 16<sup>th</sup> frame.

**WKL8-0**: When client initiated wakeup is used at MDDI, data is updated at the line the value of WKL7-0 in the frame that is set by WKF3-0. The range of WKL is from '000h' to '1FFh'.

If WKL is '000h', data is updated at the first line, and if WKL is '0FFh', data update starts at the 256<sup>th</sup> line.

Setting of WFK and WKL is needed for client-initiated link wake-up.

For example, WKF is "0010" and WKL is "0001", data is updated at second line of third frame.

### SUB PANEL CONTROL 1 (R3Ah / R3Bh)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3  | IB2 | IB1 | IB0 |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | Х   |     |     |     | SUB | _SEL |     |     |     |
| W   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | Х   | Х   |     |     |     | SUB | _WR  |     |     |     |

\*3Ah Initial Value = XXXX\_XXXX\_0111\_1010

\*3Bh Initial Value = XXXX XXXX 0010 0010

SUB SEL: SUB SEL is the index of main/sub panel selection. Initial value of SUB SEL is '7Ah'.

In MDDI mode, If written register address is '7Ah' (initial state: SUB\_SEL is '7Ah') and register data is '0001h', then main panel is selected, and if that is "0000h", then sub panel is selected. Using SUB\_SEL register, Main / Sub panel selection index change is possible.

SUB\_WR: SUB\_WR is the index of sub panel data write. Initial value of SUB\_WR is '22h'.

When MDDI host transfer GRAM data to sub panel driver IC via video stream packet, SUB\_WR (initially 22h), index for GRAM access is automatically transferred before GRAM data transfer.

When sub panel driver IC uses other address, 22h address have to be changed. Then user can change SUB\_WR value from 22h to other value.



### **SUB PANEL CONTROL 2 (R3Ch)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7        | IB6 | IB5 | IB4 | IB3          | IB2        | IB1         | IB0         |
|-----|----|------|------|------|------|------|------|-----|-----|------------|-----|-----|-----|--------------|------------|-------------|-------------|
| w   | 1  | x    | Х    | х    | х    | Х    | х    | X   | Х   | FCV_<br>EN | Х   | Х   | Х   | MPU_<br>MODE | STN<br>_EN | SUB<br>_IM1 | SUB<br>_IM0 |

\*3Ch Initial Value = XXXX\_XXXX\_0XXX\_0000

### SUB\_IM1-0: set the sub-panel interface

| SUB_<br>IM1 | SUB_<br>IM0 | Interface |
|-------------|-------------|-----------|
| 0           | 0           | 18bit     |
| 0           | 1           | 9bit      |
| 1           | 0           | 16bit     |
| 1           | 1           | 8bit      |

**STN\_EN:** set the panel property.

STN\_EN = "1": STN panel. STN\_EN = "0": TFT panel.

MPU\_MODE: set the MPU interfaces

MPU\_MODE = "1": 68 mode MPU\_MODE = "0": 80 mode

FCV\_EN: data format conversion enable signal

FCV\_EN = "1": 16 bit data format conversion (not used)

FCV\_EN = "0": current 16bit data format



#### **TEST KEY COMMAND (R60h)**

#### MTP CONTROL (R61h)

#### MTP REGISTER SETTING (R62h, R63h, R64h, R65h)

| R/W | RS | IB15 | IB14    | IB13    | IB12    | IB11    | IB10    | IB9     | IB8         | IB7     | IB6     | IB5     | IB4         | IB3     | IB2     | IB1     | IB0         |
|-----|----|------|---------|---------|---------|---------|---------|---------|-------------|---------|---------|---------|-------------|---------|---------|---------|-------------|
| w   | 1  | Х    | Х       | Χ       | Χ       | Χ       | Χ       | Χ       | Χ           | 0       | 0       | 0       | 0           | 1       | 1       | 1       | 1           |
| w   | 1  | Χ    | Х       | Х       | Х       | Х       | Х       | Х       | MTP_<br>WRB | Х       | Х       | Х       | MTP_<br>SEL | Х       | Х       | Х       | MTP_<br>ERB |
| w   | 1  | X    | R21_DK2 | R21_DK1 | R21_DK0 | R21_BT2 | R21_BT1 | R21_BT0 | Х           | R63_DK3 | R63_DK2 | R63_DK1 | R63_DK0     | R63_BT3 | R63_BT2 | R63_BT1 | R63_BT0     |
| w   | 1  | Х    | G21_DK2 | G21_DK1 | G21_DK0 | G21_BT2 | G21_BT1 | G21_BT0 | Х           | G63_DK3 | G63_DK2 | G63_DK1 | G63_DK0     | G63_BT3 | G63_BT2 | G63_BT1 | G63_BT0     |
| w   | 1  | Х    | B21_DK2 | B21_DK1 | B21_DK0 | B21_BT2 | B21_BT1 | B21_BT0 | Х           | B63_DK3 | B63_DK2 | B63_DK1 | B63_DK0     | B63_BT3 | B63_BT2 | B63_BT1 | B63_BT0     |
| w   | 1  | Х    | Х       | Х       | Х       | Х       | X       | Х       | Х           | Х       | Х       | X       | Х           | Х       | E_OST2  | E_OST1  | E_OST_0     |

\*Initial Value MTP\_WRB: 1'b1, MTP\_SEL: 1'b1, MTP\_ERB: 1'b1
R21\_DK[2:0]: 3'd0, R21\_BT[2:0]: 3'd0, R63\_DK[3:0]: 4'd0, R63\_BT[3:0]: 4'd0
G21\_DK[2:0]: 3'd0, G21\_BT[2:0]: 3'd0, G63\_DK[3:0]: 4'd0, G63\_BT[3:0]: 4'd0
B21\_DK[2:0]: 3'd0, B21\_BT[2:0]: 3'd0, B63\_DK[3:0]: 4'd0, B63\_BT[3:0]: 4'd0

E OST[2:0]:3'd0

Test Key Command: Protection command. When Test Key Command =8Ch, MTP\_WRB and MTP\_ERB are valid

MTP WRB: MTP Write enable signal. If you want to write data to MTP cell, set MTP WRB = 0

MTP\_SEL: Selects MTP value or register value added to CR5[6:0], CG5[6:0], CB5[6:0], CR3[5:0], CG3[5:0], and CB3[5:0]

MTP ERB: Enable for MTP initial or erase. When MTP ERB = 0, MTP initialization or erase is enabled.

R21 DK[3:0], R21 BT[[3:0]: V21(Red) offset compensation value.

G21\_DK[3:0], G21\_BT[[3:0]: V21(Green) offset compensation value.

B21\_DK[3:0], B21\_BT[[3:0]: V21(Blue) offset compensation value.

R63 DK[4:0], R63 BT[[4:0]: V63(Red) offset compensation value.

G63\_DK[4:0], G63\_BT[[4:0]: V63(Green) offset compensation value.

B63 DK[4:0], B63 BT[[4:0]: V63(Blue) offset compensation value.

E\_OST[2:0]: ELVDD offset compensation value







| R(G,B)_21[2:0] | complement offset value | R(G,B)_63[3:0] | complement offset value | E_OST[2:0] | complement offset value |
|----------------|-------------------------|----------------|-------------------------|------------|-------------------------|
| 011            | +3                      | 0111           | +7                      | 011        | +3                      |
| 010            | +2                      | 0110           | +6                      | 010        | +2                      |
| 001            | +1                      | 0101           | +5                      | 001        | +1                      |
| 000            | 0                       | 0100           | +4                      | 000        | 0                       |
| 111            | -1                      | 0011           | +3                      | 111        | -1                      |
| 110            | -2                      | 0010           | +2                      | 110        | -2                      |
| 101            | -3                      | 0001           | +1                      | 101        | -3                      |
| 100            | -4                      | 0000           | 0                       | 100        | -4                      |







Figure16: MTP Initialization, Erase and program





Figure 17: Timing of MTP Program



Figure 18: Timing of MTP Load



### GPIO CONTROL (R66h/R67h/R68h/R69h/R6Ah)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9               | IB8               | IB7               | IB6               | IB5               | IB4               | IB3               | IB2               | IB1               | IB0               |
|-----|----|------|------|------|------|------|------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | GPI<br>O9         | GPI<br>O8         | GPI<br>O7         | GPI<br>O6         | GPI<br>O5         | GPI<br>O4         | GPI<br>O3         | GPI<br>O2         | GPI<br>O1         | GPI<br>O0         |
| w   | 1  | х    | х    | х    | х    | х    | х    | GPI<br>O_C<br>ON9 | GPI<br>O_C<br>ON8 | GPI<br>O_C<br>ON7 | GPI<br>O_C<br>ON6 | GPI<br>O_C<br>ON5 | GPI<br>O_C<br>ON4 | GPI<br>O_C<br>ON3 | GPI<br>O_C<br>ON2 | GPI<br>O_C<br>ON1 | GPI<br>O_C<br>ON0 |
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | GPC<br>LR9        | GPC<br>LR8        | GPC<br>LR7        | GPC<br>LR6        | GPC<br>LR5        | GPC<br>LR4        | GPC<br>LR3        | GPC<br>LR2        | GPC<br>LR1        | GPC<br>LR0        |
| w   | 1  | х    | х    | х    | х    | х    | х    | GPI<br>O_E<br>N9  | GPI<br>O_E<br>N8  | GPI<br>O_E<br>N7  | GPI<br>O_E<br>N6  | GPI<br>O_E<br>N5  | GPI<br>O_E<br>N4  | GPI<br>O_E<br>N3  | GPI<br>O_E<br>N2  | GPI<br>O_E<br>N1  | GPI<br>O_E<br>N0  |
| w   | 1  | Х    | Х    | Х    | Х    | Х    | Х    | GPP<br>OL9        | GPP<br>OL8        | GPP<br>OL7        | GPP<br>OL6        | GPP<br>OL5        | GPP<br>OL4        | GPP<br>OL3        | GPP<br>OL2        | GPP<br>OL1        | GPP<br>OL0        |

\*66h Initial Value = XXXX\_XX00\_0000\_0000 \*67h Initial Value = XXXX\_XX00\_0000\_0000 \*68h Initial Value = XXXX\_XX00\_0000\_0000 \*69h Initial Value = XXXX\_XX00\_0000\_0000 \*6Ah Initial Value = XXXX\_XX11\_1111\_1111

GPIO: GPIO value. When GPIO is input mode, GPIO value is set to the register.

**GPIO\_CON**: Control of GPIO, When GPIO\_CON is "0", then GPIO is input mode, and when "1", then GPIO is output mode

GPCLR: After client is wakeup, GPIO

GPIO\_EN: When GPIO is set input, if GPIO\_EN is "1", it acts as enable internal interrupt.

GPPOL: If the bit is set to "1", GPIO interrupt happens at rising edge of GPIN, If set to "0", it happens at falling edge.

For more information about these registers, refer to GPIO CONTROL section



### GAMMA CONTROL (R70h to R78h)

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9  | IB8  | IB7  | IB6 | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|------|------|------|-----|------|------|------|------|------|------|
| W   | 1  | Х    | Х    | CR56 | CR55 | CR54 | CR53 | CR52 | CR51 | CR50 | Х   | Х    | Х    | CR03 | CR02 | CR01 | CR00 |
| w   | 1  | Х    | Х    | CG56 | CG55 | CG54 | CG53 | CG52 | CG51 | CG50 | Х   | Х    | Х    | CG03 | CG02 | CG01 | CG00 |
| w   | 1  | Х    | Х    | CB56 | CB55 | CB54 | CB53 | CB52 | CB51 | CB50 | Х   | Х    | Х    | CB03 | CB02 | CB01 | CB00 |
| w   | 1  | Х    | Х    | CR15 | CR14 | CR13 | CR12 | CR11 | CR10 | Х    | Х   | CR25 | CR24 | CR23 | CR22 | CR21 | CR20 |
| w   | 1  | Х    | Х    | CR35 | CR34 | CR33 | CR32 | CR31 | CR30 | Х    | Х   | CR45 | CR44 | CR43 | CR42 | CR41 | CR40 |
| w   | 1  | Х    | Х    | CG15 | CG14 | CG13 | CG12 | CG11 | CG10 | Х    | Х   | CG25 | CG24 | CG23 | CG22 | CG21 | CG20 |
| w   | 1  | Х    | Х    | CG35 | CG34 | CG33 | CG32 | CG31 | CG30 | Х    | Х   | CG45 | CG44 | CG43 | CG44 | CG41 | CG40 |
| w   | 1  | Х    | Х    | CB15 | CB14 | CB13 | CB12 | CB11 | CB10 | Х    | Х   | CB25 | CB24 | CB23 | CB22 | CB21 | CB20 |
| w   | 1  | Х    | Х    | CB35 | CB34 | CB33 | CB32 | CB31 | CB30 | Х    | Х   | CB45 | CB44 | CB43 | CB42 | CB41 | CB40 |

These registers set the one of the 9 gamma sets according to GS\_SEL[3:0]

CR5[6:0]: The amplitude adjust register

CR4[4:0]: The amplitude adjust register

CR3[4:0]: The amplitude adjust register

CR2[4:0]: The amplitude adjust register

CR1[4:0]: The amplitude adjust register

CR0[3:0]: The amplitude adjust register

CG5[6:0]: The amplitude adjust register

**CG4[4:0]:** The amplitude adjust register

CG3[4:0]: The amplitude adjust register

CG2[4:0]: The amplitude adjust register

CG1[4:0]: The amplitude adjust register

CG0[3:0]: The amplitude adjust register

CB5[6:0]: The amplitude adjust register

CB4[4:0]: The amplitude adjust register

CB3[4:0]: The amplitude adjust register

**CB2[4:0]:** The amplitude adjust register **CB1[4:0]:** The amplitude adjust register

CB0[3:0]: The amplitude adjust register

For details, see the GAMMA ADJUSTMENT FUNCTION.

### **GAMMA SELECT (R80h)**

| R/W | RS | IB15 | IB14 | IB13 | IB12 | IB11 | IB10 | IB9 | IB8 | IB7 | IB6 | IB5 | IB4 | IB3         | IB2         | IB1         | IB0         |
|-----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-------------|-------------|-------------|-------------|
| W   | 1  | Х    | Х    | Х    | х    | Х    | Х    | Х   | Х   | Х   | Х   | Х   | Х   | GS_<br>SEL3 | GS_<br>SEL2 | GS_<br>SEL1 | GS_<br>SEL0 |

\*80h Initial Value = XXXX\_XXXX\_XXXX\_0100

Selects the gamma set controlled by 70H ~ 78H



### RESET FUNCTION

The S6E63D6 is initialized internally by RESET input. The reset input should be held 'L' for at least 10us. Do not access the GRAM nor initially set the instructions until the R-C oscillation frequency is stable after power has been supplied (10 ms).

### **INSTRUCTION SET INITIALIZATION**

- 1. Display duty control (R01h): FP3 0=1000, BP3 0=1000, NL5 0=10 1000
- 2. RGB interface control (R02h): RM=0, DM=0, RIM1 0=00, VSPL=0, HSPL=0, EPL=0, DPL=0
- 3. Entry mode (R03h): CLS=0, MDT1\_0=00, BGR=0, SS=0, ID1\_0=11, AM=0
- 4. Clock control (R04h): DCR1 0=00
- 5. Display control 1 (R05h): DISP ON=0
- 6. Display control 2 (R06h): CL=0, TEMON=0, REV=0
- 7. Panel interface control 1 (R07h): CLWEA4 0=0 1100
- 8. Panel interface control 2 (R08h): CLWEB4 0=0 1100, CLWEC4 0=0 1100
- 9. Panel interface control 3 (R09h): SCTE3 0=1000, SCWE3 0=0101, SHE2 0=001, CLTE2 0=010
- 10. Panel interface control 4 (R0Ah): GTCON1 0=00
- 11. Stand by (R10h): STB=1
- 12. Power gen 1 (R12h): VC3 0=1000
- 13. Power gen 2 (R13h): VINT3 0=0101, VGH3 0=0011, VGL3 0=1010
- 14. Power step up control 1 (R14h): DC22 0=100, DC12 0=010, BT1 0=00
- 15. Start oscillation (R18h): RADJ5 0=01 1111
- 16. Source driver control (R1Ah): GAMMA TEST=0, SDUM ON=0, SAP2 0=101
- 17. GRAM address set (R20h): AD7 0=0000 0000
- 18. GRAM address set (R21h): AD16 8=0 0000 0000
- 19. Vertical scroll control 1 (R30h, R31h): SSA8\_0=0\_0000\_0000, SEA8\_0=1\_0011\_1111
- 20. Vertical scroll control 2 (R32h): SST8 0=0 0000 0000
- 21. Partial screen driving position (R33h, R34h): SS18 0=0 0000 0000, SE18 0=1 0011 1111
- 22. Vertical RAM address position (R35h, R36h): VSA8\_0=0\_0000\_0000, VEA8\_0=1\_0011\_1111
- 23. Horizontal RAM address position (R37h): HAS7 0=0000 0000, HEA7 0=1110 1111
- 24. Client initiated wake up (R38h): VWAKE\_EN=0
- 25. MDDI link wake up start position (R39h): WKL8 0=0 0000 0000, WKF3 0=0000
- 26. Sub panel control 1(R3Ah, R3Bh): SUB SEL7 0=0111 1010, SUB WR7 0=0010 0010
- 27. Sub panel control 2 (R3Ch): FCV EN=0, MPU MODE=0, STN EN=0, SUB IM1 0=00
- 28. MTP control (R61h): MTP WRB=1, MTP SEL=1, MTP ERB=1
- 29. MTP register setting 1 (R62h): R21 DK2 0=000, R21 BT2 0=000, R63 DK3 0=0000, R63 BT3 0=0000
- 30. MTP register setting 2 (R63h): G21 DK2 0=000, G21 BT2 0=000, G63 DK3 0=0000, G63 BT3 0=0000
- 31. MTP register setting 3 (R64h): B21\_DK2\_0=000, B21\_BT2\_0=000, B63\_DK3\_0=0000, B63\_BT3\_0=0000
- 32. MTP register setting 4 (R65h): E OST2 0=000
- 33. GPIO control (R66h, R67h, R68h. R69h, R6Ah): GPIO9\_0=00\_0000\_0000, GPIO\_CON9\_0=00\_0000\_0000 GPCLR9\_0=00\_0000\_0000, GPIO\_EN9\_0=00\_0000\_0000, GPPOL9\_0=11\_1111\_1111



## **POWER SUPPLY**

### PATTERN DIAGRAMS FOR VOLTAGE SETTING

The following figure shows a pattern diagram for the voltage setting and an example of waveforms.



Figure 19: Pattern Diagram for Voltage Setting



### **VOLTAGE REGULATION FUNCTION**

The S6E63D6 has the internal voltage regulator. By the use of this function, unexpected damages on internal logic circuit can be avoided. Furthermore, power consumption can also be obtained. Detailed function description and application configuration is described in the following diagram.



Figure 20: Voltage Regulation Function



### INTERFACE SPECIFICATION

The S6E63D6 incorporates a system interface, which is used to set instructions, and an external display interface, which is used to display motion pictures. Selecting these interfaces to match the screen data (motion picture or still picture) enables efficient transfer of data for display.

The external display interface includes RGB interface. This allows flicker-free screen update.

When RGB interface is selected, the synchronization signals (VSYNC, HSYNC, and DOTCLK) are available for use in operating the display. The display data (DB17-0) is written according to the values of the data enable signal (ENABLE) in synchronization with the VSYNC, HSYNC, and DOTCLK signals. In addition, using the window address function enables rewriting only to the internal RAM area to display motion pictures. Using this function also enables simultaneously display of the motion picture area and the RAM data that was written.



Figure 21: System Interface and RGB Interface



### SYSTEM INTERFACE

S6E63D6 is enabling to set instruction and access to RAM by selecting S\_PB, ID\_MIB pins and Instruction in the system interface mode.

Table44: System Interface mode

|             | Pins                | i              | Registers                                             |                    |                              |                   |                                     |
|-------------|---------------------|----------------|-------------------------------------------------------|--------------------|------------------------------|-------------------|-------------------------------------|
| MDDI<br>_EN | S_PB                | ID_MIB         | Index Address                                         | Command<br>( CLS ) | Command<br>MDT[1]            | Command<br>MDT[0] | Description                         |
|             |                     |                | default & 24h                                         | 0 (80 8bit)        | 0                            | х                 | 80-system 8-bit 65k bus interface   |
|             |                     |                |                                                       |                    | 1                            | 0                 | 80-system 8-bit 260k bus interface  |
|             |                     |                | (9/8bit)                                              |                    |                              | 1                 | 80-system 8-bit 65k bus interface   |
|             |                     | 0              |                                                       | 1( 80 9bit)        | х                            | Х                 | 80-system 9-bit 260k bus interface  |
|             | 0<br>(Parallel<br>) | (80 mode)      | Index 23 h<br>(18/16bit)                              | 0 (80 16bit)       | 0                            | 0                 | 80-system 16-bit 65k bus interface  |
|             |                     |                |                                                       |                    |                              | 1                 | 80-system 16-bit 260k bus interface |
|             |                     |                |                                                       |                    | 1                            | Х                 | 80-system 16-bit 260k bus interface |
|             |                     |                |                                                       | 1( 80 18bit)       | х                            | Х                 | 80-system 18-bit 260k bus interface |
| 0           |                     | 1<br>(68 mode) | default & 24h<br>(9/8bit)<br>Index 23 h<br>(18/16bit) | 0 (68 8bit)        | 0                            | Х                 | 68-system 8-bit 65k bus interface   |
| U           |                     |                |                                                       |                    | 1                            | 0                 | 68-system 8-bit 260k bus interface  |
|             |                     |                |                                                       |                    |                              | 1                 | 68-system 8-bit 65k bus interface   |
|             |                     |                |                                                       | 1 (68 9bit)        | x X 68-system 9-bit 260k bit |                   | 68-system 9-bit 260k bus interface  |
|             |                     |                |                                                       | 0 (68 16bit)       | 0                            | 0                 | 68-system 16-bit 65k bus interface  |
|             |                     |                |                                                       |                    |                              | 1                 | 68-system 16-bit 260k bus interface |
|             |                     |                |                                                       |                    | 1                            | х                 | 68-system 16-bit 260k bus interface |
|             |                     |                |                                                       | 1 (68 18bit)       | х                            | х                 | 68-system 18-bit 260k bus interface |
|             | 1<br>(Serial)       | ID             | х                                                     | х                  | x                            | х                 | Serial peripheral interface (SPI)   |
| 1           | х                   | х              | х                                                     | х                  | х                            | х                 |                                     |

[NOTE] For details, see the ENTRY MODE (Instruction R03h).

We can select system interface mode by pins and instruction, don't care 8-/16-bit bus system after power on.

### 1. In case of 8/9-bit bus system.



Figure 21: 8/9-bit bus system



## 2. In case of 18/16-bit bus system



Figure 22: 18/16-bit bus system



#### **68-SYSTEM 18-BIT BUS INTERFACE**

#### **Bit Assignment**



Figure 23: Instruction Format For 18-Bit Interface



Figure 24: RAM Data Write Format For 18-Bit Interface

#### **Timing Diagram**

There are 4 timing conditions for 68-system 18-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.



Figure 25: Timing Diagram of 68-System 18-Bit bus interface



#### **68-SYSTEM 16-BIT BUS INTERFACE**

#### **Bit Assignment**



Figure 26: Instruction Format For 16-Bit Interface



Figure 27: RAM Data Write Format For 16-Bit Interface

### **Timing Diagram**

There are 4 timing conditions for 68-system 16-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.



Figure 28: Timing Diagram of 68-System 16-Bit bus interface



### **68-SYSTEM 9-BIT BUS INTERFACE**

#### **Bit Assignment**



Figure 29: Instruction Format For 9-Bit Interface



Figure 30: RAM Data Write Format For 9-Bit Interface

#### **Timing Diagram**

There are 4 timing conditions for 68-system 9-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.

In this mode, 16-bit instructions and GRAM data are divided into two half words and the transfer starts from the upper half word. Note that the upper byte must also be written when the index register is written.



Figure31: Timing Diagram of 68-System 9-Bit bus interface



## 68-SYSTEM 8-BIT BUS INTERFACE

### **Bit Assignment**



Figure 32: Instruction Format For 8-Bit Interface



Figure 33: RAM Data Write Format For 8-Bit Interface

#### **Timing Diagram**

There are 4 timing conditions for 68-system 8-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.

In this mode, 16-bit instructions and GRAM data are divided into two half words and the transfer starts from the upper half word. Note that the upper byte must also be written when the index register is written.



Figure 34: Timing Diagram of 68-System 8-Bit bus interface



#### **80-SYSTEM 18-BIT BUS INTERFACE**

### **Bit Assignment**



Figure 35: Instruction Format For 18-Bit Interface



Figure 36: RAM Data Write Format For 18-Bit Interface

#### **Timing Diagram**

There are 4 timing conditions for 80-system 18-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.



Figure 37: Timing Diagram of 80-System 18-Bit bus interface



#### **80-SYSTEM 16-BIT BUS INTERFACE**

#### **Bit Assignment**



Figure 38: Instruction Format For 16-Bit Interface



Figure 39: RAM Data Write Format For 16-Bit Interface

### **Timing Diagram**

There are 4 timing conditions for 80-system 16-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.



Figure 40: Timing Diagram of 80-System 16-Bit bus interface



### **80-SYSTEM 9-BIT BUS INTERFACE**

#### **Bit Assignment**



Figure 41: Instruction Format For 9-Bit Interface



Figure 42: RAM Data Write Format For 9-Bit Interface

#### **Timing Diagram**

There are 4 timing conditions for 80-system 9-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.

In this mode, 16-bit instructions and GRAM data are divided into two half words and the transfer starts from the upper half word. Note that the upper byte must also be written when the index register is written.



Figure 43: Timing Diagram of 80-System 9-Bit bus interface



# 80-SYSTEM 8-BIT BUS INTERFACE

### **Bit Assignment**



Figure 44: Instruction Format For 8-Bit Interface



Figure 45: RAM Data Write Format For 8-Bit Interface

#### **Timing Diagram**

There are 4 timing conditions for 80-system 8-bit CPU interface, which are index write timing condition, data write timing condition, data read timing condition and status read timing condition.

In this mode, 16-bit instructions and GRAM data are divided into two half words and the transfer starts from the upper half word. Note that the upper byte must also be written when the index register is written.



Figure 46: Timing Diagram of 80-System 8-Bit bus interface



#### 68-/80-SYSTEM 8-/9-BIT INTERFACE SYNCHRONIZATION FUNCTION

The S6E63D6 supports the transfer synchronization function, which resets the upper/lower counter to count upper/lower 8-/9-bit data transfer in the 8-/9-bit bus interface. Noise causing transfer mismatch between the upper and lower bits can be corrected by a reset triggered by writing a "22h" instruction. The next transfer starts from the upper bits. Executing synchronization function periodically can recover any runaway in the display system.



Figure 47: 8-/9-bit Interface Transfer Synchronization



#### SERIAL PERIPHERAL INTERFACE

Setting the S\_PB pin to the VDD3 level allows serial peripheral interface (SPI) transfer, using the chip select line (CS\*), serial transfer clock line (SCL), serial input data (SDI), and serial output data (SDO). For a serial interface, the IMO/ID pin function uses an ID pin. If the chip is set up for serial interface, the DB17-0 pins are used only data bus of RGB Interface.

The S6E63D6 initiates serial data transfer by transferring the start byte at the falling edge of CSB input. It ends serial data transfer at the rising edge of CSB input.

The S6E63D6 is selected when the 6-bit chip address in the start byte matches the 6-bit device identification code that is assigned to the S6E63D6. When selected, the S6E63D6 receives the subsequent data string. The least significant bit (LSB) of the identification code can be determined by the ID pin. The five upper bits must be 01110. Two different chip addresses must be assigned to a single S6E63D6 because the seventh bit of the start byte is used as a register select bit (RS). That is, when RS = 0, data can be written to the index register or status can be read, and when RS = 1, an instruction can be issued or data can be written to or read from RAM. Read or write operation is selected according to the eighth bit of the start byte (R/W bit). The data is received when the R/W bit is 0, and is transmitted when the R/W bit is 1.

After receiving the start byte, the S6E63D6 receives or transmits the subsequent data byte-by-byte. The data is transferred with the MSB first. All S6E63D6 instructions are 16 bits. Two bytes are received with the MSB first (DB17 to DB0), then the instructions are internally executed. After the start byte has been received, the first byte is fetched as the upper eight bits of the instruction and the second byte is fetched as the lower eight bits of the instruction. Four bytes of RAM read data after the start byte are invalid. The S6E63D6 starts to read correct RAM data from the fifth byte.

**Table45: Start Byte Format** 

| Transfer bit       | S              | 1             | 2 | 3      | 4       | 5 | 6  | 7      | 8   |
|--------------------|----------------|---------------|---|--------|---------|---|----|--------|-----|
| Start but a format | Transfer start |               |   | Device | ID code |   |    | RS R/\ | R/W |
| Start byte format  | Transier start | nsfer start 0 | 1 | 1      | 1       | 0 | ID |        |     |

NOTE: ID bit is selected by the ID\_MIB pin.

Table46: RS and R/W Bit Function

| RS R/W |  | Function           |  |  |
|--------|--|--------------------|--|--|
| 0 0    |  | Set index register |  |  |
| 0 1    |  | Read status        |  |  |

#### **Bit Assignment**



Figure 48: Bit Assignment of Instructions on SPI



### **Timing Diagram**



Figure 49: Basic Timing Diagram of Register Data Transfer through SPI



Figure 50: Timing Diagram of Consecutive Register Data-Write through SPI



Figure 51: Timing Diagram of Register Read through SPI



### **INDEX AND PARAMETER RECOGNITION**

If more parameter command is being sent, exceed parameters are ignored.



Figure 52: Index and parameter recognition with 8-/9-bit interface



Figure 53: Index and parameter recognition with 18-/16-bit interface



## **EXTERNAL DISPLAY INTERFACE**

The following interfaces are available as external display interface. It is determined by bit setting of RIM1-0. RAM accesses can be performed via the RGB interface.

Table47: RIM Bits

| RIM1 | RIM0 | RGB Interface        | DB Pin            |
|------|------|----------------------|-------------------|
| 0    | 0    | 18-bit RGB interface | DB17 to 0         |
| 0    | 1    | 16-bit RGB interface | DB17 to10, 8 to 1 |
| 1    | 0    | 6-bit RGB interface  | DB8 to3           |
| 1    | 1    | Setting disabled     |                   |

### **ENABLE SIGNAL**

The relationship between EPL and ENABLE signals is shown below. When ENABLE is not active, the address is not updates. When ENABLE is active, the address is updated.

Table48: Relationship between EPL and ENABLE

| EPL | ENABLE | RAM WRITE | RAM ADDRESS |
|-----|--------|-----------|-------------|
| 0   | 0      | Valid     | Updated     |
| 0   | 1      | Invalid   | Hold        |
| 1   | 0      | Invalid   | Hold        |
| 1   | 1      | Valid     | Update      |



# 18-Bit RGB interface

#### **Bit Assignment**



Figure 54: Bit Assignment of GRAM Data on 18bit RGB Interface

#### 16-Bit RGB interface

### **Bit Assignment**



Figure 55: Bit Assignment of GRAM Data on 16bit RGB Interface

### **Timing Diagram**



Figure 56: Timing Diagram of 18/16bit RGB Interface

1. 1 HSYNC Period must be >= 256 DOTCLK



[NOTE]

#### 6-Bit RGB interface

In order to transfer data on 6bit RGB Interface there should be three transfers.

### **Bit Assignment**



Figure 57: Bit Assignment of GRAM Data on 6bit RGB Interface

#### **Timing Diagram**



Figure 58: Timing Diagram of 6bit RGB Interface

#### [NOTE]

- 1. Three clocks are regarded as one clock for transfer when data is transferred in 6-bit interface. VSYNC, HSYNC, ENABLE, DOTCLK, and DB[8:3] should be transferred in units of three clocks.
- 2. 1 HSYNC Period must be >= 256 \* 3 DOTCLK



### **Transfer Synchronization**



Figure 59: Transfer Synchronization Function in 6-bit RGB Interface mode

**[NOTE]** The figure shows Transfer Synchronization function for 6bit RGB Interface. S6E63D6 has a transfer counter to count 1<sup>st</sup>, 2<sup>nd</sup> and 3<sup>rd</sup> data transfer of 6bit RGB Interface. The transfer counter is reset on the falling edge of HSYNC and enters the 1<sup>st</sup> data transmission state. Transfer mismatch can be corrected at every new transfer restarts with HSYNC signal. In this method, when data is consecutively transferred in such a way as displaying motion pictures, the effect of transfer mismatch will be reduced and recovered by normal operation.

**[NOTE]** The internal display is operated in units of three DOTCLKs. When DOTCLK is not input in units of pixels, clock mismatch occurs and the frame, which is operated, and the next frame are not displayed correctly.

Time chart for RGB interface is shown below. (In case of EPL = 0)



#### INTERFACE SWAPPING FOR MEMORY ACCESS

#### **DISPLAY MODES AND GRAM ACCESS CONTROL**

Display mode and RAM Access is controlled as shown below. For each display status, display mode control and RAM Access control are combined properly.

Table49: DISPLAY MODE & RAM ACCESS CONTROL

| Display Status                                      | GRAM Access (RM)          | Display Mode (DM)                    |
|-----------------------------------------------------|---------------------------|--------------------------------------|
| Internal Clock Operation<br>(Still Picture Display) | System Interface (RM = 0) | Internal Clock Operation<br>(DM = 0) |
| RGB I/F<br>(Displaying Motion Picture)              | RGB Interface<br>(RM = 1) | External Clock Operation<br>(DM = 1) |
| MDDI interface<br>(Displaying motion Pictures)      | System interface (RM=0)   | MDDI interface (D=0)                 |

[NOTE 1] Only system interface can set Instruction register.

[NOTE 2] When the RGB Interface is being operated do not change the RGB Interface mode (RIM).

### **Internal Clock Operation mode with System Interface**

Every operation in Internal Clock Operation mode is done in synchronization with the internal clock which is generated by internal OSC. The signals input through RGB interface are all meaningless. Access to internal GRAM is done via system interface.

### **External Clock Operation mode with RGB Interface**

In External Clock Operation mode, frame sync signal (VSYNC), line sync signal (HSYNC) and DOTCLK are used for display operation. Display data is transferred in the unit of pixel through DB bus and saved to GRAM.



### **USAGE ON EXTERNAL DISPLAY INTERFACE**

1. When external display interface is in use, the following functions are not available.

Table 50: External Display Interface and Internal Display Operation

| Function        | External Display Interface | Internal Display Operation |  |
|-----------------|----------------------------|----------------------------|--|
| Partial Display | Not Available              | Available                  |  |
| Scroll Function | Not Available              | Available                  |  |
| Rotation        | Not Available              | Available                  |  |
| Mirroring       | Not Available              | Available                  |  |
| Window Function | Not Available              | Available                  |  |

- 2. VSYNC, HSYNC, and DOTCLK signals should be supplied during display operation via RGB interface.
- 3. RGB data are transferred for three clock cycles in 6-bit RGB interface. Data transferred, therefore, should be transferred in units of RGB.
- 4. Interface signals, VSYNC, HSYNC, DOTCLK, ENABLE and DB17-0 should be set in units of RGB (pixels) to match RGB transfer.
- 5. Transitions between internal operation mode and external display interface should follow the mode transition sequence shown below.
- 6. During the period between the completion of displaying one frame data and the next VSYNC signal, the display will remain front porch period.



# MDDI (MOBILE DISPLAY DIGITAL INTERFACE)

### INTRODUCTION OF MDDI

The S6E63D6 supports MDDI. The MDDI is a differential & serial interface with high speed. Both command and image data transfer can be achieved with MDDI.

MDDI host & client are linked with Data and STB line. Through Data line, command or image data is transferred from MDDI host to MDDI client, and vice versa. Data is transferred by packet unit.

Through STB line, strobe signal is transferred. When the link is in "FORWARD direction", data is transferred from host to client; in "REVERSE direction", client transfer reverse data to MDDI host.



Figure 60: Physical connection of MDDI host and client

### **DATA-STB ENCODING**

Data is encoded using a DATA-STB method. DATA is carried over a bi-directional differential cable, while STB is carried over a unidirectional differential cable driven only by the host. Figure below illustrates how the data sequence "1110001011" is transmitted using DATA-STB encoding.



Figure61: Data-STB encoding

The Following figure shows a sample circuit to generate DATA and STB from input data, and then recover the input data from DATA and STB.





Figure 62: Data / STB Generation & Recovery circuit

#### **MDDI DATA / STB**

The Data (MDP/MDN) and STB(MSP/MSN) signals are always operated in a differential mode to maximize noise immunity. Each differential pair is parallel-terminated with the characteristic impedance of the cable. All parallel-terminations are in the client device. Figure below illustrates the configuration of the drivers, receivers, and terminations. The driver of each signal pair has a differential current output. While receiving MDDI packets the MDDI\_DATA and MDDI\_STB pairs use a conventional differential receiver with a differential voltage threshold of zero volts. In the hibernation state the driver outputs are disabled and the parallel termination resistors pull the differential voltage on each signal pair to zero volts. During hibernation a special receiver on the MDDI\_DATA pairs has an offset input differential voltage threshold of positive 125 mV, which causes the hibernation line receiver to interpret the un-driven signal pair as logic-zero level.



Figure 63: Differential connection between host and client



#### **HIBERNATION / WAKE-UP**

S6E63D6 support hibernation mode for reducing interface power consumption.

The MDDI link can enter the hibernation state quickly and wake up from hibernation quickly. This allows the system to force the MDDI link into hibernation frequently to reduce power consumption.

In hibernation mode, hi-speed transceivers and receivers are disabled and low-speed & low-power receivers are enabled to detect wake-up sequence.



Figure 64: MDDI Transceiver / Receiver state in hibernation

When the link wakes up from hibernation the host and client exchange a sequence of pulses. These pulses can be detect using low-speed, low-power receivers that consume only a fraction of the current of the differential receivers required to receive the signals at the maximum link operating speed.

Both the client and the host can wake up the link, so 2-types of wake-up are supported in S6E63D6: Host-initiated link wakeup and Client-initiated link wakeup.



#### MDDI LINK WAKE-UP PROCEDURE

#### Rules for Entering the Hibernation State:

- The host sends 64 MDDI\_Stb cycles after the CRC of the Link Shutdown Packet. Also after this CRC the host shall drive MDDI\_Data0 to a logic-zero level and disable the MDDI\_Data0 output of the host in the range of after the rising edge of the 16<sup>th</sup> to before the rising edge of the 48<sup>th</sup> MDDI\_Stb cycles (including output disable propagation delays).
- The host shall finish sending the 64 MDDI\_Stb cycles after the CRC of the Link Shutdown packet before it initiates the wake-up sequence.
- The client shall wait until after the rigins edge of the 48<sup>th</sup> MDDI\_Stb cycle after the CRC of the Link Shutdown Packet or later before it drives MDDI Data0 to a logic-one level to attempt to wake-up the host.
- The client shall place its high-speed receivers for MDDI\_Data0 and MDDI\_Stb into hibernation any time after the
  rising edge of the 48<sup>th</sup> MDDI\_Stb cycle after the CRC of the Link Shutdown Packet. It is recommended that the
  client place its high-speed MDDI\_Data0 and MDDI\_Stb receivers into hibernation before the rising edge of the
  64<sup>th</sup> MDDI\_Stb cycle after the CRC of the Link Shutdown Packet.

#### Rules for Wake-up from the Hibernation State:

- When the client needs service from the host it generates a request pulse by driving MDDI\_Data0 to a logic-one level for 70 to 1000 μ sec while MDDI\_Stb is inactive and keeps MDDI\_Data0 driven to a logic-one level for 70 MDDI\_Stb cycles(range of 60 to 80) after MDDI\_Stb becomes active. Then the client disables the MDDI\_Data0 driver by placing it into a high-impedance state.
- If MDDI\_Stb is active during hibernation(which is unlikely, but allowed per the spec) then the client may only drive MDDI\_Data0 to a logic one level for 70 MDDI\_Stb cycles (range of 60 to 80). This action causes the host to restart data traffic on the forward link and to poll the client for its status.
- The host shall detect the presence of the request pulse from the client (using the low-power differential receiver with a +125mV offset) and begin the startup sequence by first driving MDDI\_Stb to a logic-zero level and MDDI\_Data0 to a logic-high level for at least 200nsec, and then while toggling MDDI\_Stb it shall continue to drive MDDI\_Data0 to a logic-one level for 150 MDDI\_Stb cycles (range of 140 to 160) and to logic-zero for 50 MDDI\_Stb cycles. The client shall not send a service request pulse if it detects MDDI\_Data0 at a logic-one level for more than 80 MDDI\_Stb cycles. After the client has detected MDDI\_Data0 at a logic-one level for 60 to80 MDDI\_Stb cycles it shall begin to search for the interval where drives MDDI\_Data0 to a logic-zero level for 50 MDDI\_Stb cycles then the host starts sending packets on the link. The first packet sent shall be a Sub-frame Header Packet. The client begins to look for the Sub-frame header Packet after MDDI\_Data0 is at a logic-zero level for 40 MDDI\_Stb cycles of the 50 cycle interval.
- The host may initiate the wake-up by first enabling MDDI\_Stb and simultaneously drive it to a logic-zero level. MDDI\_Stb shall not be driven to a logic-one level until pulses are output as described below. After MDDI\_Stb reaches a valid logic-zero level the host shall enable MDDI\_Data0 and simultaneously drive it to a logic-one level. MDDI\_Data0 shall not be driven to a logic-zero level during the wake-up process until the interval where it is



driven to a logic-zero level for an interval of 50 MDDI\_Stb pulses as described below. The host shall wait at least 200 nsec after MDDI\_Data0 reaches a valid logic-one level before driving pulses on MDDI\_Stb. This timing relationship shall always occur while considering the worst-case output enable delays. This guarantees that the client has sufficient time to fully enable its MDDI\_Stb receiver after being woken up by a logic-one level on MDDI\_Data0 that was driven by the host.



Figure65: Process from entering Hibernation To exiting Hibernation



### 1) Host-initiated Link Wake-up Procedure

The simple case of a host-initiated wake-up is described below without contention from the client trying to wake up at the same time. The following sequence of events is illustrated in the following figure.



Figure66: Host-initiated link wakeup sequence

The Detailed descriptions for labeled events are as follows:

The client is also in the low-power hibernation state.

- A. The host sends a Link Shutdown Packet to inform the client that the link will transition to the low-power hibernation state.
- B. Following the CRC of the Link Shutdown Packet the host toggles MDDI\_Stb for 64 cycles to allow processing in the client to finish before it stops MDDI\_Stb from toggling which stops the recovered clock in the client device. Also during this interval the host initially sets MDDI\_Data0 to a logic-zero level, and then disables the MDDI\_Data0 output in the range of 16 to 48 MDDI\_Stb cycles (including output disable propagation delays) after the CRC. It may be desirable for the client to place its high-speed receivers for MDDI\_Data0 and MDDI\_Stb into a low power state any time after 48 MDDI\_Stb cycles after the CRC and before point C.
- C. The host enters the low-power hibernation state by disabling the MDDI\_Data0 and MDDI\_Stb drivers and by placing the host controller into a low-power hibernation state.

  It is also allowable for MDDI\_Stb to be driven to logic-zero level or to continue toggling during hibernation.
- D. After a while, the host begins the link restart sequence by enabling the MDDI\_Data0 and MDDI\_Stb driver
- outputs. The host drivers MDDI\_Data0 to a logic-one level and MDDI\_Stb to logic-zero level for at least the time it takes for the drivers to fully enable their outputs.

The host shall wait at least 200 nsec after MDDI\_Data0 reaches a valid logic-one level and MDDI\_Stb reaches a valid logic-zero level before driving pulses on MDDI\_Stb. This gives the client sufficient time to prepare to receive high-speed pulses on MDDI\_Stb. The client first detects the wake-up pulse using a low-power differential receiver having a +125mV input offset voltage.

- E. The host drivers are fully enabled and MDDI\_Data0 is being driven to a logic-one level. The host begins to toggle MDDI\_Stb in a manner consistent with having a logic-zero level on MDDI\_Data0 for a duration of 150 MDDI\_Stb cycles.
- F. The host drives MDDI\_Data0 to logic-zero level for 50 MDDI\_Stb cycles. The client begins to look for the Sub-frame Header Packet after MDDI\_Data0 is at logic-zero level for 40 MDDI\_Stb cycles.
- G. The host begins to transmit data on the forward link by sending a Sub-frame Header Packet. Beginning at point G the MDDI host generates MDDI\_Stb based on the logic level on MDDI\_Data0 so that proper data-strobe encoding commences from point G.



Rules for Entering the Hibernation State: Link shutdown packet Packet Packet CRC Period to allow processing in client to finish (We need MDDI\_Stb toggling to make the recovered clock which will be used in the client) 2n Can be 49th~69th 48th 1st Fall into Hibernation by disabling MDDI Stb cycle MDDI Data0 and MDDI Stb MDDI\_Stb can be toggling or logic zero level Host drive MDDL Date0 Client place its high-speed receivers for MDDI\_Data0 and MDDI\_Stb into a disable MDDI Date01 low power state any time during this Host begins the link restart sequence by enabling the MDDI\_Data0 and MDDI\_Stb driver outputs Startup or wakeup sequence MDDI\_Stb MDDI\_Data0 Must be always Logid high in this period For at least 200nsec For 150 MDDI\_Stb cycles (range of 140 to 160) For 50 MDDI\_Stb cycles (Period to be able to fully enable host's outputs).

Figure 67: Host-initiated link wakeup sequence

#### 2) Client-initiated Link Wake-up Procedure

An example of a typical client-initiated service request event with no contention is illustrated in the following figure.



Figure 68: Client-initiated link wake-up sequence

The Detailed descriptions for labeled events are as follows:

- A. The host sends a Link Shutdown Packet to inform the client that the link will transition to the low-power hibernation state.
- B. Following the CRC of the Link Shutdown Packet the host toggles MDDI\_Stb for 64 cycles to allow processing in the client to finish before it stops MDDI\_Stb from toggling which stops the recovered clock in the client device. Also during this interval the host initially sets MDDI\_Data0 to a logic-zero level, and then disables the MDDI\_Data0 output in the range of 16 to 48 MDDI\_Stb cycles (including output disable propagation delays) after the CRC. It may be desirable for the client to place its high-speed receivers for MDDI\_Data0 and MDDI\_Stb into a low power state any time after 48 MDDI\_Stb cycles after the CRC and before point C.
- C. The host enters the low-power hibernation state by disabling its MDDI\_Data0 and MDDI\_Stb driver outputs. It is also allowable for MDDI\_Stb to be driven to logic-zero level or to continue toggling during hibernation. The client is also in the low-power hibernation state.
- D. After a while, the client begins the link restart sequence by enabling the MDDI Stb receiver and also enabling an



offset in its MDDI\_Stb receiver to guarantee the state of the received version of MDDI\_Stb is a logic-zero level in the client before the host enables its MDDI\_Stb driver.

The client will need to enable the offset in MDDI\_Stb immediately before enabling its MDDI\_Stb receiver to ensure that the MDDI\_Stb receiver in the client is always receiving a valid differential signal and to prevent erroneous received signals from propagating into the client.

After that, the client enables its MDDI\_Data0 driver while driving MDDI\_Data0 to a logic-one level. It is allowed for MDDI\_Data0 and MDDI\_Stb to be enabled simultaneously if the time to enable the offset and enable the standard MDDI\_Stb differential receiver is less than 200 nsec.

E. Within 1 msec the host recognizes the service request pulse, and the host begins the link restart sequence by enabling the MDDI Data0 and MDDI Stb driver outputs.

The host drives MDDI\_Data0 to a logic-one level and MDDI\_Stb to a logic-zero level for at least the time it takes for the drivers to fully enable their outputs. The host shall wait at least 200 nsec after MDDI\_Data0 reaches a valid logic-one level and MDDI\_Stb reaches a valid fully-driven logic-zero level before driving pulses on MDDI\_Stb. This gives the client sufficient time to prepare to receive high-speed pulses on MDDI\_Stb.

- F. The host begins outputting pulses on MDDI\_Stb and shall keep MDDI\_Data0 at a logic-one level for a total duration of 150 MDDI\_Stb pulses through point H. The host generates MDDI\_Stb in a manner consistent with sending a logic-zero level on MDDI\_Data0. When the client recognizes the first pulse on MDDI\_Stb it shall disable the offset in its MDDI\_Stb receiver.
- G. The client continues to drive MDDI\_Data0 to a logic-one level for 70 MDDI\_Stb pulses, and the client disables its MDDI\_Data0 driver at point G. The host continues to drive MDDI\_Data0 to a logic-one level for duration of 80 additional MDDI\_Stb pulses, and at point H drives MDDI\_Data0 to logic-zero level.
- H. The host drives MDDI\_Data0 to logic-zero level for 50 MDDI\_Stb cycles. The client begins to look for the Sub-frame Header Packet after MDDI\_Data0 is at logic-zero level for 40 MDDI\_Stb cycles.
- I. After asserting MDDI\_Data0 to logic-zero level and driving MDDI\_Stb for duration of 50 MDDI\_Stb pulses the host begins to transmit data on the forward link at point I by sending a Sub-frame Header Packet. The client begins to look for the Sub-frame Header Packet after MDDI\_Data0 is at logic-zero level for 40 MDDI\_Stb cycles.



driving MDDI\_Data0 to a logic one level.

# Preliminary

Rules for Entering the Hibernation State: Link shutdown packet Packet Packet CRC Period to allow processing in client to finish byte=69 (We need MDDI\_Stb toggling to make the recovered clock which will be used in the client) 16th 17th 2nd 48th Can be 49th~69th 1st Fall into Hibernation by disabling MDDI\_Data0 and MDDI\_Stb. MDDI Stb cvcle MDDI\_Stb can be toggling or logic zero level Client place its high-speed receivers for MDDI\_Data0 and MDDI\_Stb into a Host drive MDDL Date0 disable MDDI Date01 to a logic zero level low power state any time during this Client begins the link restart sequence as below enables its MDDI\_Data0 driver while enabling the offset of MDDI\_Stb receiver -→ enabling MDDI\_Stb receiver

MDDI\_Stb receiver and MDDI\_Data0 driver can be enabled simultaneously Within 1msec host recognizes the service request pulse host begins the link restart sequence by enabling MDDI\_Data0 and MDDI\_Stb driver outputs.

If the time to enable the offset and the standard MDDI Stb differential receiver is less than 200nsec.



Figure 69: Client-initiated link wake-up sequence

S6E63D6 supports 2-types of client-initiated link wake-up: VSYNC based Link Wake-up & GPIO based Link Wake-up. As client-initiated wake-up action is executed in hibernation state only, register setting for each wake-up have to be set before link shut-down.

#### **VSYNC Based Link Wake-up**

In display-ON state, when the IC finishes displaying all internal GRAM data, data request must be transferred to MDDI host for new video data. As MDDI link is usually in hibernation for reducing interface power consumption, MDDI link wake-up must be done before internal GRAM update. In that case, client initiated link wake-up can be used as data request.



When VSYNC based link wake-up register (50h: VWAKE\_EN) is set, client initiated wake-up is executed in synchronization with the vertical-sync signal which generated in S6E63D6.

Using VSYNC based link wake-up, tearing-less display can be accomplished if interface speed and wake-up time is well known.

The following figure shows detailed timing for VSYNC based link wake-up.



Figure 70: VSYNC based link wake-up procedure

The Detailed descriptions for labeled events are as follows:

A. MDDI host writes to the VSYNC based link wakeup register to enable a wake-up based on internal vertical-sync signal.

- B. link\_active goes low when the host puts in the link into hibernation after no more data needs to be sent to the S6E63D6.
- C. frame\_update, the internal vertical-sync signal goes high indicating that update pointer has wrapped around and is now reading from the beginning of the frame buffer. Link wake-up point can be set using WKF and WKL (51h) registers. WKF specifies the number of frame before wake-up; WKL specifies the number of lines before wake-up.
- D. client wakeup input to the MDDI client goes high to start the client initiated link wake-up.
- E. link active goes high after the host brings the link out of hibernation.
- F. After link wake-up, client\_wakeup signal and the VWAKE\_EN register are cleared automatically.

#### **GPIO Based Link Wake-up**

In VSYNC-based link wake-up, wake-up enable register setting prior to link shut-down. GPIO based Link wake-up is enabled by interrupt from outside of the IC. For GPIO based link wake-up, GPIO interrupt enable and GPIO PAD mode (to input mode) setting must be set. Once S6E63D6 receive interrupt, internal GPIO base link wake-up flag set to high, and the following procedure is similar to that of VSYNC based link wake-up. The following figure shows detailed timing for GPIO based link wake-up.





Figure71: GPIO based link wake-up procedure

The Detailed descriptions for labeled events are as follows:

- A. Host sets the GPIO interrupt enable register (69h: GPIO\_EN) for a particular GPIO through register access packet.
- B. Link goes into hibernation (and link\_active)goes low) when the host has no more data to send to the IC.
- C. GPIO input goes high, and the GPIO interrupt (GPIO INT) is latched.
- D. Frame\_update signal goes high indicating that the display has wrapped around. Link wake-up point can be set using WKF and WKL (51h) registers.
- E. Client wakeup input to the MDDI client goes high to start the client initiated link wake-up.
- F. Link\_active goes high after the host brings the link out of hibernation.
- G. After link wake-up, client\_wakeup signal is reset to low.
- H. MDDI host clears the interrupt by writing to the interrupt clear register with the bit set for that particular interrupt (GPCLR: 68h). Between point G and H the host will have read the GPIO\_INT values to see what interrupts are active.



### **GPIO CONTROL**

S6E63D6 offers 10(maximum) GPIO that can be used as input or output independently.

Some application or device on the upper clamshell needs several control signals which are supplied by base band modem or application processor directly. If number of application on the upper clamshell increases, also control signals increase, causing the interface more costly.

In S6E63D6, GPIO can be the solution for that problem. User may control the 10 GPIOs as input or output by use of simple register setting. So additional connection between base band modem / AP (application processor) and components on upper clamshell are not needed.

The following table shows several set of register for GPIO.

| Register | width    | Descrip | Reset value                                                       |                                                      |         |                                               |          |                                                                              |         |
|----------|----------|---------|-------------------------------------------------------------------|------------------------------------------------------|---------|-----------------------------------------------|----------|------------------------------------------------------------------------------|---------|
| GPIO     | [9:0]    | Write   | For GPIO output mode: output GPIO register(66h) value to GPIO PAD | 10'h000                                              |         |                                               |          |                                                                              |         |
| (66h)    | [0.0]    | Read    | GPIO PAD status                                                   |                                                      |         |                                               |          |                                                                              |         |
| GPIO_CON | [9:0]    | Write   | GPIO PAD input/output mode control : (0 : input / 1 : output)     | 10'h000                                              |         |                                               |          |                                                                              |         |
| (67h)    |          | Read    | GPIO_CON (67h) register value                                     | 10 11000                                             |         |                                               |          |                                                                              |         |
| GPCLR    | [9:0]    | [9:0]   | [9:0]                                                             | [9:0]                                                | [0.0]   | [0.0]                                         | Write    | For GPIO input mode: clear specified GPIO interrupt (set by GPIO PAD input). | 10'h000 |
| (68h)    |          |         |                                                                   |                                                      | Read    | GPIO interrupt state (set by GPIO PAD input). | 10 11000 |                                                                              |         |
| GPIO_EN  | 1 14.111 | [0.0]   | Write                                                             | For GPIO input mode: enable specified GPIO interrupt | 10'h000 |                                               |          |                                                                              |         |
| (69h)    |          | Read    | GPIO_EN (69h) register value.                                     | 1011000                                              |         |                                               |          |                                                                              |         |
| GPPOL    | 10.01    |         | For GPIO input mode: GPIO interrupt polarity setting              | 40% 055                                              |         |                                               |          |                                                                              |         |
| (6Ah)    | [9:0]    | Read    | GPPOL (6Ah) register value.                                       | 10'h3FF                                              |         |                                               |          |                                                                              |         |

In GPIO output mode, the IC output GPIO (66h) register value to the defined PAD. Set GPIO\_CON register as output mode before use GPIO output.

10 different GPIO output can be controlled simultaneously using 1-register access packet (66h register access) so that minimum access time for each GPIO output will be 1-register access time.

GPIO input mode can only be used as client-initiated link wake-up. For more information, refer to GPIO based link wake-up section.



#### 3) Host-initiated Wake-up from Hibernation with Connection from client

This is actually a host-initiated wake-up, but we have included the case where the client also wants to wake up the link with the latest possible request. The labeled events are :

- A. The host sends a Link Shutdown Packet to inform the client that the link will transition to the low-power hibernation state.
- B. Following the CRC of the Link Shutdown Packet the host toggles MDDI\_Stb for 64 cycles to allow processing in the client to finish before it stops MDDI\_Stb from toggling which stops the recovered clock in the client device. Also during this interval the host disables the MDDI\_Data0 output in the range of 16 to 48 MDDI\_Stb cycles(including output disable propagation delays) after the CRC. It may be desirable for the client to place its high-speed receivers for MDDI\_Data0 and MDDI\_Stb into a low power state any time after 48 MDDI\_Stb cycles after the CRC and before point C.
- C. The host enters the low-power hibernation state by disabling its MDDI\_Data0 and MDDI\_Stb driver outputs. It is also allowable for MDDI\_Stb to be driven to a logic-zero level or to continue toggling during hibernation. The client is also in the low-power hibernation state.
- D. After a while, the host begins the link restart sequence by enabling the MDDI\_Data0 and MDDI\_Stb driver outputs. The host drives MDDI\_Data0 to a logic-one level and MDDI\_Stb to a logic-zero level for at least the time it takes for the drivers to fully enable their outputs. The host shall wait at least 200 nsec after MDDI\_Data0 reaches a valid logic-one level and MDDI\_Stb reaches a valid logic-zero level before driving pulses on MDDI\_Stb. This gives the client sufficient time to prepare to receive high-speed pulses on MDDI\_Stb.
- E. The host drivers are fully enabled and MDDI\_Data0 is being driven to a logic-one level. The host begins to toggle MDDI\_Stb in a manner consistent with having a logic-zero level on MDDI\_Data0 for a duration of 150 MDDI\_Stb cycles.
- F. At up to 70 MDDI\_Stb cycles after point E the client has not yet recognized that the host is driving MDDI\_Data0 to a logic-one level so the client also drives MDDI\_Data0 to a logic-one level. This occurs because the client has a need to request service from the host and does not recognize that the host has already begun the link restart sequence.
- G. The client ceases to drive MDDI\_Data0, and places its driver into a high-impedance state by disabling its output. The host continues to drive MDDI\_Data0 to a logic-one level for 80 additional MDDI\_Stb cycles.
- H. The host drives MDDI\_Data0 to a logic-zero level for 50 MDDI\_Stb cycles. The client begins to look for the Sub-frame Header Packet after MDDI\_Data0 is at a logic-zero level for 40 MDDI\_Stb cycles.
- I. The host begins to transmit data on the forward link by sending a Sub-frame Header Packet. Beginning at point I the MDDI host generates MDDI\_Stb based on the logic level on MDDI\_Data0 so that proper data-strobe encoding commences from point I.





Figure 72: Host-initiated Wake-up process from Hibernation with Connection from client



### **MDDI PACKET**

MDDI transfer data by packet format. MDDI host can make many packets and transfer them.

In S6E63D6, several packets format is supported. Most packets are transferred from MDDI host to client (forward direction); but reverse encapsulation packet is transferred from MDDI client to host (reverse direction).

A number of packets, started by sub-frame header packet, construct 1 sub frame.



Figure 73: MDDI packet structure

Refer to MDDI packet structure, sub-frame header packet is placed in front of a sub-frame, and some sub-frame construct media-frame together.

The following table describes 9 types of packet which is supported in S6E63D6.

| PACKET                              | FUNCTION                        | DIRECTION       |
|-------------------------------------|---------------------------------|-----------------|
| Sub-frame header packet             | Header of each sub frame        | Forward         |
| Register access packet              | Register setting                | Forward         |
| Video stream packet                 | Video data transfer             | Forward         |
| Filler packet                       | Fill empty packet space         | Forward         |
| Reverse link encapsulation packet   | Reverse data packet             | Reverse         |
| Round-trip delay measurement packet | Host->client->host delay check  | Forward/Reverse |
| Client capability packet            | Capability of client check      | Reverse         |
| Clinet request and status packet    | Information about client status | Reverse         |
| Link shutdown packet                | End of frame                    | Forward         |

#### Sub-frame header packet



Figure 74: Sub-frame header packet structure



#### Register access packet



Figure 75: Register access packet structure

### Video Stream packet



Figure 76: Video stream packet structure



## Filler packet



Figure 77: Filler packet structure

## Link shutdown packet



Figure 78: Link shutdown packet structure

: fixed value

For More information about MDDI packet, please refer to VESA MDDI spec.



## MDDI OPERATING STATE

In MDDI, six operation modes are available. The following table describes six modes.

| STATE  | OSC | Step-up<br>Circuit | Internal Logic status                | MDDI I/O              | Wake-up by                                              |
|--------|-----|--------------------|--------------------------------------|-----------------------|---------------------------------------------------------|
| SLEEP  | ON  | Disabled           | Display OFF<br>MDDI Link hibernation | Hibernation driver ON | Host – Initiated                                        |
| WAIT   | ON  | Disabled           | Display OFF<br>MDDI Link in SYNC     | standard driver ON    | -                                                       |
| Normal | ON  | Enabled            | Display ON<br>MDDI Link in SYNC      | standard driver ON    | -                                                       |
| NAP    | ON  | Disabled           | Display OFF<br>MDDI Link in SYNC     | standard driver ON    | -                                                       |
| IDLE   | ON  | Enabled            | Display ON<br>MDDI Link hibernation  | Hibernation driver ON | Host - Initiated<br>Client - Initiated<br>(Vsync, GPIO) |
| ST0P   | 0FF | Disabled           | Display OFF<br>MDDI Link OFF         | Driver All OFF        | RESET                                                   |

SLEEP: Initial status when external power is connected to the IC.

In this state, internal oscillator is operating, and MDDI link is in hibernation state.

As no command or signal is applied to the IC except RESET input, internal logic or step-up circuit is OFF.

WAIT: After the wake-up sequence, the IC is in WAIT state. MDDI link is in SYNC, and internal logic or step-up is still OFF because no other register access or video stream packet is transferred to the IC.

NORMAL: MDDI link, step-up circuit, and internal logic circuit is ON. Register access or Video data transfer is available in NORMAL state.

IDLE: When no more video data update is needed, MDDI link is in hibernation so that interface power can be reduced. Internal step-up & logic circuits are still operating. MDDI link wakeup will be accomplished when vsync wakeup register is set before hibernation or GPIO interrupt is set.

NAP: This state is set by register access. Step-up and Internal logic is OFF, but MDDI link is ON.

MDDI link have to be in SYNC because the IC must receive commands for power save or normal operation

STOP: STOP state is set by register access (R10h). In this state, MDDI link, internal oscillator, step-up, and logic circuit are all OFF. To release STOP state, input reset signal. After reset, status is SLEEP state.





Figure 79: Operating state in MDDI mode



#### **TEARING-LESS DISPLAY**

In S6E63D6, the matching between data write timing and written data display timing is important. If timing is mismatched, tearing effect can occur.

To avoid display tearing effect, two possible ways are suggested.

First case is that data write is slower than speed of displaying written data. In this case, data write speed is not critical, but current consumption in interface will be increased because data transfer time is long. Data write time is selected widely (?) in this case.

Other case is that data write is faster than speed of displaying written data. In this case, data update speed is very high so that transfer time is short. So current consumption in interface can be minimized, but it requires fast data transfer. The most important thing is to avoid data scan conflicts with data update.

The following figures describe some examples to avoid display tearing phenomenon.

#### 1. Display speed is faster than data write.



Figure 80: Tearing-less display: display speed is faster than data write

## 2. Display speed is slower than data write.



Figure 81: Tearing-less display: data write speed is faster than display



## **SUB PANEL CONTROL**

S6E63D6 support sub panel control function which controls sub panel driver IC using 80-mode protocol (CSB, RS, WRB & DB). When MDDI host (Base band modem) sends several packets to S6E63D6, if the packet is for sub panel, the IC converts the packet to 80-mode protocol & sends them to sub panel driver IC. So separated line for sub panel control are not needed. After all, S6E63D6 enables the sub panel driver IC which doesn't support MDDI to be applied to the system. S6E63D6 supports only 80-mode 18/16 bit format for sub panel control.



Figure 82: Schematic diagram of sub panel control function



### MAIN / SUB PANEL SELECTION

Using 7Ah register (7Ah address can be changed using SUB\_SEL register), main / sub panel data path can be selected. When S6E63D6 receives register access packet (Initially 7Ah index) from MDDI host, it decodes the packet and checks the last bit of the register data field is '1' or '0'. If the last bit is '0', the following register access packet or video stream packet is transferred to the sub panel control signal generation block.

Sub panel selection address (Initially 7Ah) can be changed using SUB\_SEL register. Do not change the SUB\_SEL value to previously occupied address.



Figure83: Main / Sub panel selection procedure

When video data is transferred to the sub panel driver IC via S6E63D6, additional GRAM access command (normally 22h) is automatically generated in S6E63D6.



#### SUB PANEL CONTROL TIMING

#### 1. TFT type sub panel timing

### 1.1 Register data transfer timing

If sub panel is selected, and sub panel type is TFT, register setting is executed like below figure. Register data is transferred through S\_DB[17:10] & S\_DB[8:1] in 18/16 bit type. If 9/8 bit type is used, data is transferred thorough S\_DB[17:10]. Refer to sub panel control(15h index) section.



Figure84: 18/16 bit type register access data transfer

In 9/8 bit mode, S\_DB[17:10] is used. In this mode, data is transferred at two times. First transfer is MSB 8bit and second transfer is LSB 8bit.



Figure85: 9/8 bit type register access data transfer



This figure shows register setting in 18/16 bit & 68 mode. In 68 mode, S\_WRB must be connected to E\_RDB of sub panel module. RW\_WRB of sub panel module must be tied to VSS. Because S6E63D6 only writes data to sub panel module.



Figure86: 68 mode 18 bit register data transfer

### 1.2 Video data transfer timing

In TFT type sub panel, STN\_EN register in 15h index is "0", and if user wants to use 68-mode interface protocol, then MPU\_MODE is set to "1". 18/16/9/8 mode is selected as setting SUB\_IM register. Refer to 15h index description.

This figure shows 80 mode 18 bit Video data transfer.



Figure87: 80 mode 18 bit video data transfer



This fugure shows 68 mode 18 bit. In 68 mode, S\_WRB must be connected to E\_RDB of sub panel module. RW\_WRB of sub panel module must be tied to VSS. Because S6E63D6 only writes data to sub panel module.



Figure88: 68 mode 18 bit video data transfer

This figure shows 80-mode 16 bit Video data transfer.



Figure89: 80 mode 16 bit video data transfer



This figure shows 80-mode 9 bit Video data transfer.



Figure 90: 80 mode 9 bit video data transfer

This figure shows 80-mode 8 bit Video data transfer.



Figure91: 80 mode 8 bit video data transfer



#### 2. STN type sub panel timing

#### 2.1 Register data transfer timing

This figure shows conventional type STN mode register data setting. Conventional type does not include parameter. Instruction type is only 8bit. To use STN type, STN\_EN is set to "1". In STN type, S6E63D6 controls S\_RS pin using register address[0] in register access packet. Register address[0] is "0", then S\_RS is set to "0", and register address[0] is "1", S\_RS is set to "1". Refer to sub panel control(15h index) section.



Figure 92: 80 mode STN type convetional register instruction

This type is used to include parameter. When instruction is transferred, S\_RS is zero, and when parameter is transferred, S\_RS is "1". S\_RS is controlled using register address[0] of register access packet.



Figure 93: 80 mode STN type included parameter



## 2.2 Video data transfer timing

In STN mode, video data start register (like 22H is TFT mode) does not need generally. But some STN type needs video data start register. If those type STN DDI is used, user has to set the register index. This figure shows STN 16 bit mode video data transfer.



Figure 94: 80 mode STN type 16 bit video data transfer

This figure shows STN 8bit mode video data transfer. If STN video data is 16bit mode, data transfer is executed during 2 times. Fist transfer is MSB 8bits, and second is LSB 8bits.



Figure 95: 80 mode STN type video data transfer



### SUB PANEL CONTROL TIMING

#### 1. Index/parameter write for sub panel LDI



## 2. Image data write for sub panel LDI



#### 3. Change data path from sub panel to main panel



#### **AMOLED PANEL CONTROL INTERFACE**

S6E63D6 outputs some timing signals (FLM, SFTCLK, SFTCLKB, SCLK1, SCLK2, CLA, CLB, CLC, BICTL\_L, BICTL\_R, EX\_FLM, EX\_CLK, EX\_CLKB, ESR) for controlling an AMOLED panel with built-in gates. S6E63D6 has built-in level shifter for AMOLED panel. Output voltage level for high is VGH voltage, for low is VGL voltage.



Figure 96: An Exemplary Combination



#### **PANEL INTERFACE TIMING**



Figure 97: Timing Diagram of Panel Interface Signals (GTCON=00)



In Internal Clock Operation mode, the panel interface signals are generated based on internally generated oscillator clock. But in External Clock Operation mode, those are generated based on RGB I/F Signals. The Figure below shows the relation between them for External Clock Operation mode.



Figure 98: VSYNC and Panel Interface Signals in External Clock Operation mode



# R, G, B INDEPENDENT GAMMA ADJUSTMENT FUNCTION

S6E63D6 provides the gamma adjustment function to display 262,144 colors simultaneously.

The gamma adjustment is executed by the amplitude adjusting registers and curve adjusting registers. Since, those control registers incorporate independent adjustment of the gamma function for R, G, B independently, it is highly possible that user determine the best appropriate configuration according to the trait of the display panel.



Figure99: Grayscale Control



### STRUCTURE of GRAYSCALER

Grayscale level can be determined by registers that adjust both amplitude and curve. Also, the period of each level is split by the internal ladder resistor and generates level between V0 to V63.

Amplitude adjusting part determines upper (V0) and lower (V63) bound voltage and curve adjusting part determines each 4 point (V4, V10, V21, V42) voltages independently for flexible curve control.



Figure 100: Structure of gray scaler



# R, G, B INDEPENDENT GAMMA ADJUSTMENT REGISTERS

These are registers to set up the grayscale voltage in accordance with the gamma specification of the AMOLED panel. The registers can set up both amplitude and curve character of grayscale voltage respectively with corresponding bits as the function of grayscale number. Each configuration can be made for R, G, B independently. There shows the operation of each register below.



Figure 101: The Operation of Adjusting Register



#### **AMPLITUDE ADJUSTING REGISTERS**

These are the registers for adjusting the amplitude of grayscale voltage. The registers for adjusting amplitude consists of two parts, one of which is for top level voltage (V0) and the other of which is for bottom level voltage (V63). CR0[3:0], CG0[3:0] and CB0[3:0] registers control the top level voltage. CR5[6:0], CG5[6:0] and CB5[6:0] registers control the bottom level voltage. V0 and V63 are selected in divided voltage from ladder resistor strings between VGS and VREG1OUT. Separate registers are prepared for R, G, B respectively.

Table52: Amplitude adjusting register

| Register    | for R    | for G    | for B    | Content of configuration                             |  |
|-------------|----------|----------|----------|------------------------------------------------------|--|
| R40H ~ R41H | CR0[3:0] | CG0[3:0] | CB0[3:0] | Grayscale voltage adjusting for top level voltage    |  |
| 14011 14111 | CR5[6:0] | CG5[6:0] | CB5[6:0] | Grayscale voltage adjusting for bottom level voltage |  |

Table53: Relationship between amplitude adjusting register and V0

| rabless. Relationship between amplitude adjusting register and vo |                                   |  |  |  |
|-------------------------------------------------------------------|-----------------------------------|--|--|--|
| Register value CR0[3:0], CG0[3:], CB0[3:0]                        | Formula                           |  |  |  |
| 0 0 0 0                                                           | VREG1OUT – VREG1OUT x ( 0 /105)   |  |  |  |
| 0 0 0 1                                                           | VREG10UT – VREG10UT x ( 1 / 105)  |  |  |  |
| 0 0 1 0                                                           | VREG10UT – VREG10UT x ( 2 / 105)  |  |  |  |
| 0 0 1 1                                                           | VREG10UT – VREG10UT x ( 3 / 105)  |  |  |  |
| 0 1 0 0                                                           | VREG10UT – VREG10UT x ( 4 / 105)  |  |  |  |
| 0 1 0 1                                                           | VREG10UT – VREG10UT x ( 5 / 105)  |  |  |  |
| 0110                                                              | VREG10UT – VREG10UT x ( 6 / 105)  |  |  |  |
| 0111                                                              | VREG10UT – VREG10UT x ( 7 / 105)  |  |  |  |
| 1000                                                              | VREG10UT – VREG10UT x ( 8 / 105)  |  |  |  |
| 1 0 0 1                                                           | VREG10UT – VREG10UT x ( 9 / 105)  |  |  |  |
| 1010                                                              | VREG10UT – VREG10UT x ( 10 / 105) |  |  |  |
| 1011                                                              | VREG10UT – VREG10UT x ( 11 / 105) |  |  |  |
| 1 1 0 0                                                           | VREG10UT – VREG10UT x ( 12 / 105) |  |  |  |
| 1 1 0 1                                                           | VREG10UT – VREG10UT x ( 13 / 105) |  |  |  |
| 1110                                                              | VREG10UT – VREG10UT x ( 14 / 105) |  |  |  |
| 1111                                                              | VREG1OUT – VREG1OUT x ( 15 / 105) |  |  |  |



Table54: Relation between amplitude adjusting register and V63

| Register value<br>CR5[6:0] CG5[[6:0], CB5[6:0] | Formula                                                              |
|------------------------------------------------|----------------------------------------------------------------------|
| 000000                                         | VREG10UT – VREG10UT x ( 35 / 210)                                    |
| 0 0 0 0 0 0 1                                  | VREG10UT – VREG10UT x ( 36 / 210)                                    |
| 000010                                         | VREG1OUT – VREG1OUT x ( 37 / 210)                                    |
| 0000011                                        | VREG1OUT – VREG1OUT x ( 38 / 210)                                    |
| 0000100                                        | VREG1OUT – VREG1OUT x ( 39 / 210)                                    |
| 0000101                                        | VREG10UT – VREG10UT x ( 40 / 210)                                    |
| 0000110                                        | VREG10UT – VREG10UT x ( 41 / 210)                                    |
| 0000111                                        | VREG10UT – VREG10UT x ( 42 / 210)                                    |
| 0001000                                        | VREG10UT – VREG10UT x ( 43 / 210)                                    |
|                                                |                                                                      |
| •                                              | •                                                                    |
| 1110000                                        | VREG1OUT – VREG1OUT x (147 / 210)                                    |
| 1110000                                        | VREG100T = VREG100T x (147 / 210)  VREG10UT = VREG10UT x (148 / 210) |
| 1110010                                        | VREG100T = VREG100T x (149 / 210)                                    |
| 1110010                                        | VREG10UT – VREG10UT x (150 / 210)                                    |
| 1110100                                        | VREG10UT – VREG10UT x (151 / 210)                                    |
| 1 1 1 0 1 0 1                                  | VREG1OUT – VREG1OUT x (152 / 210)                                    |
| 1 1 1 0 1 1 0                                  | VREG1OUT – VREG1OUT x (153 / 210)                                    |
| 1110111                                        | VREG10UT – VREG10UT x (154 / 210)                                    |
| 1111000                                        | VREG10UT – VREG10UT x (155 / 210)                                    |
| 1111001                                        | VREG1OUT – VREG1OUT x (156 / 210)                                    |
| 1111010                                        | VREG10UT – VREG10UT x (157 / 210)                                    |
| 1111011                                        | VREG10UT – VREG10UT x (158 / 210)                                    |
| 1111100                                        | VREG1OUT – VREG1OUT x (159 / 210)                                    |
| 1111101                                        | VREG1OUT – VREG1OUT x (160 / 210)                                    |
| 1111110                                        | VREG1OUT – VREG1OUT x (161 / 210)                                    |
| 111111                                         | VREG1OUT – VREG1OUT x (162 / 210)                                    |



#### **CURVE ADJUSTING REGISTERS**

The curve adjusting registers are used for adjusting the characteristic curve of the grayscale voltage as the function of grayscale number. The registers also control R, G, B independently like the amplitude adjusting register. To accomplish the adjustment, these registers control the each 4 reference voltage by three 47 to 1 selector and a 64 to 1 selector. The 47 or 64 leveled reference voltage generated from the ladder resistor strings between V0 and V63. The registers for adjusting curve consist of 4 reference point – V4, V10, V21 and V42.

Table55: Gamma Curve Adjusting Register

|             |          |          |          | , , ,                               |
|-------------|----------|----------|----------|-------------------------------------|
| Register    | For R    | for G    | for B    | Content of configuration            |
|             | CR1[5:0] | CG1[5:0] | CB1[5:0] | Grayscale voltage adjusting for V4  |
| R43H ~ R46H | CR2[5:0] | CG2[5:0] | CB2[5:0] | Grayscale voltage adjusting for V10 |
| 14311 14011 | CR3[5:0] | CG3[5:0] | CB3[5:0] | Grayscale voltage adjusting for V21 |
|             | CR4[5:0] | CG4[5:0] | CB4[5:0] | Grayscale voltage adjusting for V42 |



Figure102: Gamma curve adjustment



## **CURVE ADJUSTING BLOCK**

Below appears the table indicating the relation between the value of these registers and voltage-dividing ratio.

Table56: Relationship between value of curve adjusting register and voltage-dividing ratio

| Register value                   | Voltage dividing resistor value | Register value                   | Voltage dividing resistor value |
|----------------------------------|---------------------------------|----------------------------------|---------------------------------|
| CR1[5:0]<br>CG1[5:0]<br>CB1[5:0] | V4 formula                      | CR2[5:0]<br>CG2[5:0]<br>CB2[5:0] | V10 formula                     |
| 000000                           | V0 - (V0 – V10) x 98/210        | 000000                           | V0 - (V0 – V21) x 193/300       |
| 000001                           | V0 - (V0 – V10) x 99/210        | 000001                           | V0 - (V0 – V21) x 194/300       |
| 000010                           | V0 - (V0 – V10) x 100/210       | 000010                           | V0 - (V0 – V21) x 195/300       |
| 000011                           | V0 - (V0 – V10) x 101/210       | 000011                           | V0 - (V0 – V21) x 196/300       |
| 000100                           | V0 - (V0 – V10) x 102/210       | 000100                           | V0 - (V0 – V21) x 197/300       |
|                                  |                                 |                                  |                                 |
| -                                |                                 | •                                |                                 |
|                                  |                                 | 101010                           |                                 |
| 111011                           | V0 - (V0 – V10) x 157/210       | 101010                           | V0 - (V0 – V21) x 235/300       |
| 111100                           | V0 - (V0 – V10) x 158/210       | 101011                           | V0 - (V0 – V21) x 236/300       |
| 111101                           | V0 - (V0 – V10) x 159/210       | 101100                           | V0 - (V0 – V21) x 237/300       |
| 111110                           | V0 - (V0 – V21) x 160/210       | 101101                           | V0 - (V0 – V21) x 238/300       |
| 111111                           | V0 - (V0 – V21) x 161/210       | 101110<br>~ 111111               | V0 - (V0 – V21) x 239/300       |
| CR3[5:0]<br>CG3[5:0]<br>CB3[5:0] | V21 formula                     | CR4[5:0]<br>CG4[5:0]<br>CB4[5:0] | V42 formula                     |
| 000000                           | V0 - (V0 – V42) x 85/150        | 000000                           | V0 - (V0 – V63) x 95/150        |
| 000001                           | V0 - (V0 – V42) x 86/150        | 000001                           | V0 - (V0 – V63) x 96/150        |
| 000010                           | V0 - (V0 – V42) x 87/150        | 000010                           | V0 - (V0 – V63) x 97/150        |
| 000011                           | V0 - (V0 – V42) x 88/150        | 000011                           | V0 - (V0 – V63) x 98/150        |
| 000100                           | V0 - (V0 – V42) x 89/150        | 000100                           | V0 - (V0 – V63) x 99/150        |
|                                  |                                 |                                  | •                               |
| •                                | •                               | •                                | •                               |
| 101010                           | V0 - (V0 – V42) x 127/150       | 101010                           | V0 - (V0 – V63) x 137/150       |
| 101011                           | V0 - (V0 – V42) x 128/150       | 101011                           | V0 - (V0 – V63) x 138/150       |
| 101100                           | V0 - (V0 – V42) x 129/150       | 101100                           | V0 - (V0 – V63) x 139/150       |
| 101101                           | V0 - (V0 – V42) x 130/150       | 101101                           | V0 - (V0 – V63) x 140/150       |
| 101110<br>~ 111111               | V0 - (V0 – V42) x 131/150       | 101110<br>~ 111111               | V0 - (V0 – V63) x 141/150       |



# **64 GRAY SCALE OUTPUT VOLTAGE**

Below appears the table indicating the relation between the GRAM data value and output voltage value.

**Table57: Grayscale Output Voltage Formula** 

| Gray date | Output value                | Gray data | Output value                |
|-----------|-----------------------------|-----------|-----------------------------|
| 0         | V0                          | 32        | V42 + ( V21 – V42 ) x 10/21 |
| 1         | V4 + ( V0 – V4 ) x 28/48    | 33        | V42 + ( V21 – V42 ) x 9/21  |
| 2         | V4 + ( V0 – V4 ) x 12/48    | 34        | V42 + ( V21 – V42 ) x 8/21  |
| 3         | V4 + ( V0 – V4 ) x 6/48     | 35        | V42 + ( V21 – V42 ) x 7/21  |
| 4         | V4                          | 36        | V42 + ( V21 – V42 ) x 6/21  |
| 5         | V10 + ( V4 – V10 ) x 20/25  | 37        | V42 + ( V21 – V42 ) x 5/21  |
| 6         | V10 + ( V4 – V10 ) x 15/25  | 38        | V42 + ( V21 – V42 ) x 4/21  |
| 7         | V10 + ( V4 – V10 ) x 10/25  | 39        | V42 + ( V21 – V42 ) x 3/21  |
| 8         | V10 + ( V4 – V10 ) x 7/25   | 40        | V42 + ( V21 – V42 ) x 2/21  |
| 9         | V10 + ( V4 – V10 ) x 3/25   | 41        | V42 + ( V21 – V42 ) x 1/21  |
| 10        | V10                         | 42        | V42                         |
| 11        | V21 + ( V10 – V21 ) x 21/24 | 43        | V63 + ( V42 – V63) x 20/21  |
| 12        | V21 + ( V10 – V21 ) x 19/24 | 44        | V63 + ( V42 – V63) x 19/21  |
| 13        | V21 + ( V10 – V21 ) x 17/24 | 45        | V63 + ( V42 – V63) x 18/21  |
| 14        | V21 + ( V10 – V21 ) x 14/24 | 46        | V63 + ( V42 – V63) x 17/21  |
| 15        | V21 + ( V10 – V21 ) x 12/24 | 47        | V63 + ( V42 – V63) x 16/21  |
| 16        | V21 + ( V10 – V21 ) x 10/24 | 48        | V63 + ( V42 – V63) x 15/21  |
| 17        | V21 + ( V10 – V21 ) x 8/24  | 49        | V63 + ( V42 – V63) x 14/21  |
| 18        | V21 + ( V10 – V21 ) x 6/24  | 50        | V63 + ( V42 – V63) x 13/21  |
| 19        | V21 + ( V10 – V21 ) x 4/24  | 51        | V63 + ( V42 – V63) x 12/21  |
| 20        | V21 + ( V10 – V21 ) x 2/24  | 52        | V63 + ( V42 – V63) x 11/21  |
| 21        | V21                         | 53        | V63 + ( V42 – V63) x 10/21  |
| 22        | V42 + ( V21 – V42 ) x 20/21 | 54        | V63 + ( V42 – V63) x 9/21   |
| 23        | V42 + ( V21 – V42 ) x 19/21 | 55        | V63 + ( V42 – V63) x 8/21   |
| 24        | V42 + ( V21 – V42 ) x 18/21 | 56        | V63 + ( V42 – V63) x 7/21   |
| 25        | V42 + ( V21 – V42 ) x 17/21 | 57        | V63 + ( V42 – V63) x 6/21   |
| 26        | V42 + ( V21 – V42 ) x 16/21 | 58        | V63 + ( V42 – V63) x 5/21   |
| 27        | V42 + ( V21 – V42 ) x 15/21 | 59        | V63 + ( V42 – V63) x 4/21   |
| 28        | V42 + ( V21 – V42 ) x 14/21 | 60        | V63 + ( V42 – V63) x 3/21   |
| 29        | V42 + ( V21 – V42 ) x 13/21 | 61        | V63 + ( V42 – V63) x 2/21   |
| 30        | V42 + ( V21 – V42 ) x 12/21 | 62        | V63 + ( V42 – V63) x 1/21   |
| 31        | V42 + ( V21 – V42 ) x 11/21 | 63        | V63                         |



# **OUTPUT LEVEL AS THE FUNCTION OF GRAM DATA**

Output level could be described as the function of GRAM DATA like below.



Figure 103: Relationship between RAM Data and Output Voltage



Table58: GRAM Data and Grayscale Level

| GRAM data | Gray  | scale |
|-----------|-------|-------|-----------|-------|-------|-----------|-------|-------|-----------|-------|-------|
| RGB       | REV=0 | REV=1 |
| 000000    | V0    | V63   | 010000    | V16   | V47   | 100000    | V32   | V31   | 110000    | V48   | V15   |
| 000001    | V1    | V62   | 010001    | V17   | V46   | 100001    | V33   | V30   | 110001    | V49   | V14   |
| 000010    | V2    | V61   | 010010    | V18   | V45   | 100010    | V34   | V29   | 110010    | V50   | V13   |
| 000011    | V3    | V60   | 010011    | V19   | V44   | 100011    | V35   | V28   | 110011    | V51   | V12   |
| 000100    | V4    | V59   | 010100    | V20   | V43   | 100100    | V36   | V27   | 110100    | V52   | V11   |
| 000101    | V5    | V58   | 010101    | V21   | V42   | 100101    | V37   | V26   | 110101    | V53   | V10   |
| 000110    | V6    | V57   | 010110    | V22   | V41   | 100110    | V38   | V25   | 110110    | V54   | V9    |
| 000111    | V7    | V56   | 010111    | V23   | V40   | 100111    | V39   | V24   | 110111    | V55   | V8    |
| 001000    | V8    | V55   | 011000    | V24   | V39   | 101000    | V40   | V23   | 111000    | V56   | V7    |
| 001001    | V9    | V54   | 011001    | V25   | V38   | 101001    | V41   | V22   | 111001    | V57   | V6    |
| 001010    | V10   | V53   | 011010    | V26   | V37   | 101010    | V42   | V21   | 111010    | V58   | V5    |
| 001011    | V11   | V52   | 011011    | V27   | V36   | 101011    | V43   | V20   | 111011    | V59   | V4    |
| 001100    | V12   | V51   | 011100    | V28   | V35   | 101100    | V44   | V19   | 111100    | V60   | V3    |
| 001101    | V13   | V50   | 011101    | V29   | V34   | 101101    | V45   | V18   | 111101    | V61   | V2    |
| 001110    | V14   | V49   | 011110    | V30   | V33   | 101110    | V46   | V17   | 111110    | V62   | V1    |
| 001111    | V15   | V48   | 011111    | V31   | V32   | 101111    | V47   | V16   | 111111    | V63   | V0    |



#### THE 8-COLOR DISPLAY MODE

The S6E63D6 incorporates 8-color display mode. The voltage levels to be used are VREG1OUT and V63 and all the other grayscale levels V0~V62are halt. So that it attempts to lower power consumption.

During the 8-color mode, the Gamma micro adjustment register, C1R~C4R, C1G~C4G and C1B~C4B are invalid. The level power supply (V0-V62) is in OFF condition during the 8-color mode in order to select VREG1OUT/V63.



Figure104: 8-color display control



# **SET UP FLOW OF STANDBY**



Figure 105: Setup flow of STNADBY



## **OSCILLATION CIRCUIT**

The S6E63D6 can provide R-C oscillation. S6E63D6 internal oscillator does not need to attach the external resistor. The appropriate oscillation frequency for operating voltage, display size, and frame frequency can be obtained by adjusting the oscillator frequency control register setting. Since R-C oscillation stops during the standby mode, power consumption can be reduced.

### FRAME FREQUENCY CALCULATION

The relation between the AMOLED driver duty and the frame frequency can be found by the following expression.



Figure 106: Formula for the Frame Frequency

### **EXAMPLE CALCULATION**

| Parameters      | Description  |
|-----------------|--------------|
| Line Number     | 320          |
| Frame Frequency | 60           |
| BP              | 8            |
| FP              | 8            |
| fosc            | 1,290,240 Hz |

## ■ Display Clock Frequency

Table59: DISPLAY CLOCK FREQUENCY

|                          | 1 HCLK                                         | 1 Horizontal Period |
|--------------------------|------------------------------------------------|---------------------|
| Internal Clock Operation | Fosc / 2                                       | 32 HCLKs            |
| External Clock Operation | Fdotclk / 8(RIM=00,01)<br>Fdotclk/24(RIM = 10) | 32 HCLKs            |



# **APPLICATION CIRCUIT**

The following figure indicates a typical application circuit for S6E63D6.



Figure 107: S6E63D6 Application (80 System CPU Parallel Interface)



# **SPECIFICATIONS**

## **ABSOLUTE MAXIMUM RATINGS**

## **Table60: Absolute Maximum Rating**

(VSS = 0V)

| Item                               | Symbol        | Rating            | Unit |
|------------------------------------|---------------|-------------------|------|
| Supply voltage                     | VDD3          | -0.3 ~ 5.0        | V    |
| Supply voltage for step-up circuit | VCI           | -0.3 ~ 5.0        | V    |
| Supply Voltage range               | VLIN2 – VLIN3 | 20                | V    |
| Input Voltage range                | Vin           | -0.3 to VDD + 0.5 | V    |

#### Notes:

- 1. Absolute maximum rating is the limit value. When the IC is exposed operating environment beyond this range, the IC do not assure operations and may be damaged permanently, not be able to be recovered.
- 2. Absolute maximum rating is guaranteed only when our company's package used.



## **DC CHARACTERISTICS**

**Table61: DC Characteristics** 

(VSS = 0V)

| Characteristic                                       | Symbol | CONDITION                                         | MIN    | TYP    | MAX    | Unit | Note |
|------------------------------------------------------|--------|---------------------------------------------------|--------|--------|--------|------|------|
|                                                      | VGH    |                                                   | 4.6    | -      | 6.6    | V    |      |
| Driving voltage                                      | VGL    | -                                                 | -7.8   | -      | -5.0   | V    |      |
|                                                      | VINT   | -                                                 | -4.0   | -      | -1.0   | V    |      |
| Photo Sensor Power                                   | VSP    | -                                                 | 2.9    | 3.0    | 3.1    | V    |      |
| Logic Operating Voltage                              | RVDD   | -                                                 | 1.45   | 1.5    | 1.55   | V    |      |
| Operating frequency                                  | fosc   | Frame frequency = 60Hz<br>Display line = 320 line | 1192.3 | 1324.8 | 1457.2 | kHz  |      |
| 1 <sup>st</sup> step-up input voltage                | VCI1   | -                                                 | 2.1    | -      | 2.75   | V    |      |
| 1 <sup>st</sup> step-up output voltage               | VLOUT1 | Without load                                      | +4.2   | -      | +5.5   | V    |      |
| 1 <sup>st</sup> step-up output<br>efficiency         | VLOUT1 | I_VLOUT1_LOAD = 2.3mA                             | 90     | 95     | -      | %    |      |
| 2 <sup>nd</sup> step-up output voltage               | VLOUT2 | Without load                                      | +6.3   | -      | +11.0  | V    |      |
| 2 <sup>nd</sup> step-up output<br>efficiency         | VLOUT2 | I_ <sub>VLOUT2_LOAD</sub> = 0.1mA                 | 90     | 93     | -      | %    |      |
| 3 <sup>rd</sup> step-up output voltage               | VLOUT3 | Without load                                      | -11.0  | -      | -6.3   | ٧    |      |
| 3 <sup>rd</sup> step-up output<br>efficiency         | VLOUT3 | I_VLOUT3_LOAD = 0.1mA                             | 90     | 93     | -      | %    |      |
| Source Output voltage deviation (channel to channel) | -      | -                                                 | -      | ±TBD   | -      | mV   |      |
| Output voltage deviation (Chip to Chip)              | -      | -                                                 | -      | ±TBD   | -      | mV   |      |
| Source driver output voltage range                   | Vso    | -                                                 | 0.96   | -      | 4.2    | ٧    |      |
| LTPS driver output voltage deviation                 | -      | -                                                 | -      | -      | TBD    | ٧    |      |
| Driving voltage                                      | dVGH   | voltage deviation                                 | -      | -      | TBD    | V    |      |
|                                                      | dVGL   |                                                   | -      | -      | TBD    | ٧    |      |
| Current consumption                                  | IVDD3  | No load,<br>Ta = 25 °C                            | -      | -      | TBD    | uA   | -    |
| during normal operation                              | Ivcı   | VCI=2.8V<br>Frame(f)=60Hz                         | -      | -      | TBD    | mA   | -    |



| Characteristic                   | Symbol              | CONDITION               | MIN      | TYP | MAX      | Unit | Note |
|----------------------------------|---------------------|-------------------------|----------|-----|----------|------|------|
| Power Supply Voltage             | VCI                 | Operating Voltage       | 2.5      | 2.8 | 3.3      | V    |      |
| Power Supply Voltage             | VDD3                | I/O supply Voltage      | 1.65     | 1.8 | 3.3      | >    |      |
| Logic High level input voltage   | V <sub>IH</sub>     |                         | 0.7*VDD3 |     | VDD3     | ٧    |      |
| Logic Low level input voltage    | V <sub>IL</sub>     |                         | 0.0      |     | 0.3*VDD3 | ٧    |      |
| Logic High level output voltage  | V <sub>OH</sub>     | I <sub>OUT</sub> = -1mA | 0.8*VDD3 |     | VDD3     | ٧    |      |
| Logic Low level output voltage   | V <sub>OL</sub>     | I <sub>OUT</sub> = +1mA | 0.0      |     | 0.2*VDD3 | ٧    |      |
| Analog High level output voltage | EL_ON <sub>OH</sub> | 8uA                     | 1.6      |     |          | V    |      |
| Analog Low level output voltage  | EL_ON <sub>OL</sub> | 8uA                     | 0        |     | 0.4      | ٧    |      |

(VDD3 = 1.65~3.3V, VCI = 2.5~3.3V, Ta = 25 $^{\circ}$ C)

| Characteristic | Symbol | CONDITION | MIN   | TYP | MAX   | Unit | Note |
|----------------|--------|-----------|-------|-----|-------|------|------|
| VREG10UT       |        |           | 4.185 | 4.2 | 4.215 | V    |      |



### **PANEL INTERFACE**

### **GATE IC LESS LEVEL SHIFTER OUTPUT CHARACTERISTICS**



Figure 108: AC Characteristics of Level Shifter Output



Figure109: LTPS Signal Load Test Point



**Table62: AC Parameters of Level Shifter Outputs** 

|                    | Total  | Load  |               | Level Shifter Output |              |        |     |     |      |      |
|--------------------|--------|-------|---------------|----------------------|--------------|--------|-----|-----|------|------|
|                    | R(ohm) | C(pF) | High<br>Level | Low<br>Level         | Item         | Symbol | Min | Тур | Max  | Unit |
| BICTL              | 1320   | 78    | VGH           | VGL                  | Rising Time  | tr     | ı   | -   | 2000 | ns   |
| BIOTE              | 1020   | 7     | VOIT          | J                    | Falling Time | tf     | i   | -   | 2000 | ns   |
| CLA,               |        |       |               |                      | Rising Time  | tr     | ı   | -   | 500  | ns   |
| CLB,<br>CLC        | 3500   | 39    | VGH           | VGL                  | Falling Time | tf     | -   | -   | 500  | ns   |
| FLM                | 900    | 42    | VGH           | VGL                  | Rising Time  | tr     | ı   | -   | 1000 | ns   |
| FLIVI              | 900    | 42    | νGп           | VGL                  | Falling Time | tf     | i   | -   | 1000 | ns   |
| CETCLIA            |        |       |               |                      | Rising Time  | tr     | ı   | -   | 300  | ns   |
| SFTCLK,<br>SFTCLKB | 895    | 61    | VGH           | VGL                  | Falling Time | tf     | i   | -   | 300  | ns   |
| SFICEND            |        |       |               |                      | Cross Point  | rCross | 40  | 50  | 60   | %    |
| SCLK1,             | 895    | 61    | VGH           | VGL                  | Rising Time  | tr     | ı   | -   | 300  | ns   |
| SCLK2              | 090    | 01    | νGп           | VGL                  | Falling Time | tf     | i   | -   | 300  | ns   |
|                    | 910    | 42    | VGH           | VGL                  | Rising Time  | tr     | ı   | -   | 1000 | ns   |
| EX_FLM             | 910    | 42    | νоп           | VGL                  | Falling Time | tf     | i   | -   | 1000 | ns   |
| EV CLK             |        |       |               |                      | Rising Time  | tr     | i   | -   | 350  | ns   |
| EX_CLK,<br>EX CLKB | 910    | 68    | VGH           | VGL                  | Falling Time | tf     | ı   | -   | 350  | ns   |
| EV_CLUB            |        |       |               |                      | Cross Point  | rCross | 40  | 50  | 60   | %    |
| ESR                | 1320   | 60    | VGH           | VGL                  | Rising Time  | tr     | ı   | -   | 2000 | ns   |
| ESK                | 1320   | 00    | νоп           | VGL                  | Falling Time | tf     | ı   | -   | 2000 | ns   |

### **SOURCE OUTPUT**



Figure110: AC Characteristics of Source Driver Output

**Table63: AC Parameters of Source Driver Output** 

| Symbol | Test Condition                                                                                                                     | Value                            |
|--------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| tDD    | VCI1 = 2.75 V Fosc = 1324.8 kHz Grayscale to be reached = ±10mV Load Resistance R = 32 Kohm Load Capacitance C = 20pF SAP[2:0]=101 | 9 usec / 4V max.<br>(with demux) |



### **VINT Source**

- Functions and conditions of VINT output
- During 1H(=51.2us, 1 horizontal line) time, turn on Tr to reset Cst for about 10us
- Peak current = 3.15mA
- VINT ripple(at saturation position) < 100mV
- VINT Saturation time < 7us



Figure111: Current Wave of VINT



**TBD** 

**TBD** 

TBD

TBD

# **Preliminary**

### **AC CHARACTERISTICS**

Write data hold time

Read data delay time

Read data hold time

Table64: Parallel Write Interface Characteristics (68 Mode) (VDD = 1.5V, VDD3 = 1.65 to 3.3V,  $T_A = -40$  to  $+85^{\circ}$ C)

| Characteristic            |         | Compleal | Specific | l lmit |      |
|---------------------------|---------|----------|----------|--------|------|
|                           |         | Symbol   | Min.     | Max.   | Unit |
| Cyala tima                | Write   | tcycw68  | TBD      | -      |      |
| Cycle time                | Read    | tCYCR68  | TBD      | -      |      |
| Pulse rise / fall time    |         | tr, tr   | -        | TBD    |      |
| Pulse width low           | Write   | twHw68   | TBD      | -      |      |
| Pulse width low           | Read    | tWHR68   | TBD      | -      |      |
| Pulse width high          | Write   | twLw68   | TBD      | -      |      |
| Pulse width high          | Read    | tWLR68   | TBD      | -      |      |
| RS,RW to CSB, E set       | up time | tAS68    | TBD      | -      | 20   |
| RS,RW to CSB, E hold time |         | tah68    | TBD      | -      | ns   |
| CSB to E time             |         | tCW68    | TBD      | -      |      |
| Write data setup time     |         | twds68   | TBD      | -      |      |

tWDH68

tRDD68

tRDH68



Figure112: AC Characteristics (68 Mode)



Table65: Parallel Write Interface Characteristics (80 Mode)

| $(VDD = 1.5V, VDD3 = 1.65 \text{ to } 3.3V, T_A = -40 \text{ to } +85^{\circ}$ |            |           |        |         |        |  |  |
|--------------------------------------------------------------------------------|------------|-----------|--------|---------|--------|--|--|
| Characteristic                                                                 |            | Comple al | Specif | ication | l lmit |  |  |
|                                                                                |            | Symbol    | Min.   | Max.    | Unit   |  |  |
| Cycle time                                                                     | Write      | tcycw80   | TBD    | -       |        |  |  |
| Cycle time                                                                     | Read       | tCYCR80   | TBD    | -       |        |  |  |
| Pulse rise / fall time                                                         |            | tr, tr    | -      | TBD     |        |  |  |
| Pulse width low                                                                | Write      | twLw80    | TBD    | -       |        |  |  |
| Pulse width low                                                                | Read       | twlR80    | TBD    | -       |        |  |  |
| Pulse width high                                                               | Write      | twHw80    | TBD    | -       |        |  |  |
| Fuise width high                                                               | Read       | twhr80    | TBD    | -       |        |  |  |
| RS to CSB, WRB(RDB)                                                            | setup time | tas80     | TBD    | -       | ns     |  |  |
| RS to CSB, WRB(RDB)                                                            | hold time  | tah80     | TBD    | -       |        |  |  |
| CSB to WRB(RDB) time                                                           |            | tcw80     | TBD    | -       |        |  |  |
| Write data setup time                                                          |            | twds80    | TBD    | -       |        |  |  |
| Write data hold time                                                           |            | twdH80    | TBD    | -       |        |  |  |
| Read data delay time                                                           |            | tRDD80    | -      | TBD     |        |  |  |
| Read data hold time                                                            |            | tRDH80    | TBD    | TBD     |        |  |  |



Figure113: AC Characteristics (80 Mode)



**TBD** 

**TBD** 

ns

ns

Serial output data delay time

Serial output data hold time

# Preliminary

Table66: Clock Synchronized Serial Write Mode Characteristics (VDD = 1.5V, VDD3 = 1.65 to 3.3V,  $T_A$  = -40 to +85°C)

| Chavastaviatia                | Comb al | specif | specification |      |  |
|-------------------------------|---------|--------|---------------|------|--|
| Characteristic                | Symbol  | Min.   | Max.          | Unit |  |
| Serial clock write cycle time | tscyc   | TBD    | -             | ns   |  |
| Serial clock read cycle time  | tscyc   | TBD    | -             | ns   |  |
| Serial clock rise / fall time | tr, tr  | -      | TBD           | ns   |  |
| Pulse width high for write    | tschw   | TBD    | -             | ns   |  |
| Pulse width high for read     | tschr   | TBD    | -             | ns   |  |
| Pulse width low for write     | tsclw   | TBD    | -             | ns   |  |
| Pulse width low for read      | tsclr   | TBD    | -             | ns   |  |
| Chip Select setup time        | tcss    | TBD    | -             | ns   |  |
| Chip Select hold time         | tсsн    | TBD    | -             | ns   |  |
| Serial input data setup time  | tsids   | TBD    | -             | ns   |  |
| Serial input data hold time   | tsidh   | TBD    | -             | ns   |  |

tsodd

**t**SODH



Figure114: AC Characteristics (SPI Mode)



**Table67: RGB Data Interface Characteristics** 

 $(VDD = 1.5V, VDD3 = 1.65 \text{ to } 3.3V, T_A = -40 \text{ to } +85^{\circ}C)$ 

|                            |           | ( • -      | 1.01, 101    | 30 1.00 10 0 | · · · · · · · · · · · · · · · · · · · | 10 100 0 |
|----------------------------|-----------|------------|--------------|--------------|---------------------------------------|----------|
| Characteristic             | Comple of | 18/16bit R | GB interface | 6bit RGE     | 3 interface                           | Unit     |
| Characteristic             | Symbol    | Min.       | Max.         | Min.         | Max.                                  | Ţ        |
| DOTCLK cycle time          | tDCYC     | TBD        | -            | TBD          | -                                     |          |
| DOTCLK rise / fall time    | tr, tr    | -          | TBD          | -            | TBD                                   |          |
| DOTCLK Pulse width high    | tDCHW     | TBD        | -            | TBD          | -                                     | 1        |
| DOTCLK Pulse width low     | toclw     | TBD        | -            | TBD          | -                                     |          |
| Vertical Sync Setup Time   | tvsys     | TBD        | -            | TBD          | -                                     |          |
| Vertical Sync Hold Time    | tvsyh     | TBD        | -            | TBD          | -                                     | ns       |
| Horizontal Sync Setup Time | thsys     | TBD        |              | TBD          |                                       | =        |
| Horizontal Sync Hold Time  | thsyh     | TBD        |              | TBD          |                                       | 1        |
| ENABLE setup time          | tens      | TBD        | -            | TBD          | -                                     |          |
| ENABLE hold time           | tenh      | TBD        | -            | TBD          | -                                     |          |
| PD data setup time         | tpds      | TBD        | -            | TBD          | -                                     |          |
| PD data hold time          | tррн      | TBD        | -            | TBD          | -                                     |          |
| HSYNC-ENABLE Time          | tHE       | TBD        | HBP          | TBD          | HBP                                   | 4D0)(0   |
| VSYNC-HSYNC Time           | thv       | TBD        | TBD          | TBD          | TBD                                   | tDCYC    |

Note: HBP is Horizontal Back-porch.



(When VSPL=0, HSPL=0, DPL=0, EPL=1)

Figure115: AC Characteristics (RGB Interface Mode)



## **RESET TIMING**



**Note**: Reset low pulse width shorter than 10us do not make reset. It means undesired short pulse such as glitch, bouncing noise or electrostatic discharge do not cause irregular system reset. Please refer to the table below.

Figure116: AC characteristics (RESET timing)

| Parameter | Description           | Min | Max | Unit |
|-----------|-----------------------|-----|-----|------|
| tRES      | Reset low pulse width | 10  | -   | us   |

Table68: Reset Operation regarding tRES Pulse Width

| tRES Pulse             | Action         |  |  |
|------------------------|----------------|--|--|
| Shorter than 5 us      | No reset       |  |  |
| Longer than 10 us      | Reset          |  |  |
| Between 5 us and 10 us | Not determined |  |  |

- 1. User may or may not use RESETB pin. In order to use it, user should satisfy the conditions described in the above tables. But when not wants to use RESETB, user may fix this pin to VDD3 level because internally generated POR (Power-On-Reset) is used.
- 2. Spike Rejection also applies during a valid reset pulse as shown below:





## **EXTERNAL POWER ON / OFF SEQUENCE**

VDD3 must be applied earlier than VCI or at least applied simultaneously with VCI. When regulator cap is  $1\mu F$ , RESETB must be applied after VCI have been applied. The applied time gap between VCI and RESETB is minimum 1ms. As regulator cap becomes larger, this time gap must be increased. Otherwise function is not guaranteed.



Figure117: External power on sequence

#### b) EXTERNAL POWER OFF SEQUENCE

VDD3 must be powered down later than VCI or at least powered down simultaneously with VCI. VCI must be powered down after RESETB have been powered down. The time gap of powered down between RESETB and VCI is minimum 1ms. Otherwise function is not guaranteed.



Figure 118: External Power Off sequence



## **NOTICE**

### **Precautions for Light**

Light has characteristics to move electrons in the integrated circuitry of semiconductors, therefore may change the characteristics of semiconductor devices when irradiated with light. Consequently, the users of the packages which may expose chips to external light such as COB, COG, TCP and COF must consider effective methods to block out light from reaching the IC on all parts of the surface area, the top, bottom and the sides of the chip. Follow the precautions below when using the products.

- 1. Consider and verify the protection of penetrating light to the IC at substrate (board or glass) or product design stage.
- 2. Always test and inspect products under the environment with no penetration of light.

