## Milestone 2 Extra — Computer Architecture

# Single Cycle RV32I ISA Tests

Hai Cao

rev 1.0.1

#### **Contents**

| 1 | Introduction                      | 1 |
|---|-----------------------------------|---|
| 2 | Environment Setup                 | 1 |
|   | 2.1 Project Directory Hierarchy   | 2 |
|   | 2.2 Memory Configuration          | 2 |
|   | 2.3 File Setup for Verilator      | 3 |
|   | 2.4 File Setup for Xcelium        | 3 |
| 3 | Simulation                        | 3 |
| 4 | Simulation Results                | 3 |
|   | 4.1 Expected Behavior             | 3 |
|   | 4.2 Troubleshooting Common Issues | 5 |
|   | Abstract                          |   |
|   |                                   |   |

If you come across any errors or have suggestions for improving this document, please email the TA: cxhai.sdh221@hcmut.edu.vn with the subject "[CA203 MS2 TEST FEED-BACK]"

#### 1 Introduction

This document serves as a comprehensive guide for conducting functional verification of the RV32I instruction set, as outlined in the requirements for Milestone 2. The objective is to ensure that the implemented design meets the expected functional behavior, leveraging a systematic testing environment. The verification environment provided is a straightforward functional testbench, where students' designs act as DUT (Device Under Test). Modules for driving stimuli and collecting results, including driver and scoreboard components, are provided. Students are expected to organize their source code correctly, navigate to the simulation directory, and execute the provided scripted makefile for automated simulation.

The following are key aspects to understand before proceeding with the simulation:

- 1. The test environment monitors o\_pc\_debug and o\_io\_ledr signals to determine test outcomes, indicating either a "pass" or "error" condition.
- 2. Due to the flexible memory mapping requirements, your design must support 32-bit load/store operations to the LEDR register, mapped to address 0x1000\_0000.

### 2 Environment Setup

Prior to commencing the test, students must copy the singlecycle test from the common directory to their home directory and navigate to it.

```
cd ~
cd ~
cp -rf ~/common/sc-test .
cd sc-test
```

#### 2.1 Project Directory Hierarchy

The project structure adheres to a hierarchical organization to facilitate efficient simulation and verification. Directories are structured as follows:

```
milestone2
```

```
|-- 00_src
               # Verilog source files
|-- driver.sv
   |-- scoreboard.sv
   |-- tbench.sv
   `-- tlib.svh
          # Testing files
|-- 02_test
   `-- isa.mem # Hex file
|-- 10_sim
              # Verilator
   |-- flist
   `-- Makefile
         # Xcelium
`-- 11_xm
   |-- flist
   `-- Makefile
```

- **00\_src** Place all SystemVerilog source files here.
- **01\_bench** This directory provides insight into the testbench setup. Study its contents to understand the simulation environment.
- 02\_test Contains the file isa.mem, a hexadecimal file representing the instruction set test.
  - 10\_sim This directory includes scripts for simulation using Verilator.

11\_xm This directory contains scripts for simulation using Cadence Xcelium.

#### 2.2 Memory Configuration

To ensure compatibility with the testbench, make the following modifications to your memory models:

- Since the testbench requires more than 4 KiB, your design must use an address width of at least 16 bits (supporting a memory size of 16 KiB). Hence, the top address for simulation should be at least 0x0000\_7FFF.
- The memory must be preloaded with the contents of 02\_test/isa.mem to provide test instructions.

#### 2.3 File Setup for Verilator

To run simulations using Verilator, change into 10\_sim directory and edit flist file to include all relevant design files. For example, if your top-level module is named singlecycle.sv, include the entry:

```
./../00_src/singlecycle.sv
```

#### 2.4 File Setup for Xcelium

To execute simulations using Cadence Xcelium, change into 10\_sim directory and edit flist file to include all relevant design files. For example, if your top-level module is named singlecycle.sv, include the entry:

```
./../00_src/singlecycle.sv
```

#### 3 Simulation

With all setup completed, you must first access computing resource and run Makefile script.

1. Run the command below to access a computing node. Without "--x11", you cannot use GUI.

- 2. If you use Verilator, navigate to 10\_sim and run "make". If you want to observe waveforms, you can use "make wave" to open GTKWave.
- 3. In case you use Xcelium, navigate to 11\_xm and run "make". If you want to observe waveforms, you can use "make gui" to open SimVision.

# 4 Simulation Results

# 4.1 Expected Behavior

A correctly functioning design should produce the expected output as below:

| 1  | SINGLE CYCLE TESTS |
|----|--------------------|
| 2  |                    |
| 3  | addPASS            |
| 4  | addiPASS           |
| 5  | subPASS            |
| 6  | andPASS            |
| 7  | andiPASS           |
| 8  | orPASS             |
| 9  | oriPASS            |
| 10 | xorPASS            |
| 11 | xoriPASS           |
| 12 | sltPASS            |
| 13 | sltiPASS           |
| 14 | sltuPASS           |
| 15 | sltiuPASS          |
| 16 | sllPASS            |
| 17 | slliPASS           |
| 18 | srlPASS            |
| 19 | srliPASS           |
| 20 | sraPASS            |
| 21 | sraiPASS           |
| 22 | lwPASS             |
| 23 | lhPASS             |
| 24 | lhuPASS            |
| 25 | lbPASS             |
| 26 | swPASS             |
| 27 | shPASS             |
| 28 | sbPASS             |
| 29 | auipcPASS          |
| 30 | luiPASS            |
| 31 | beqPASS            |
| 32 | bnePASS            |
| 33 | bltPASS            |
| 34 | bltuPASS           |
| 35 | bgePASS            |
| 36 | bgeuPASS           |

```
37  jal.....PASS
38  jalr....PASS
39  malgn...ERROR
40  iosw....PASS
41
42  END
```

Note that handling of misaligned memory addresses is not mandatory, and such scenarios may result in an error status.

### 4.2 Troubleshooting Common Issues

While the test is termed an "ISA Test," it is designed to validate functional correctness by integrating multiple instructions in each stage. This approach ensures robust verification rather than isolated instruction testing.

*Hint:* Ensure that the "trinity" of instructions — beq, jal, and addi — is correctly implemented, as errors in these instructions can cascade and cause other tests to fail.