Even when the gate voltage is low, the transistor is not completely OFF. Subthreshold current through the channel drops off exponentially for  $V_{gs} < V_{\ell}$ , but is nonnegligible for transistors with low thresholds. Junction leakage currents flow through the reverse-biased p-n junctions. Tunneling current flows through the insulating gate when the oxide becomes thin enough.

We can derive the DC transfer characteristics and noise margins of logic gates using either analytical expressions or a graphical load line analysis or simulation. Static CMOS gates have excellent noise margins.

Unlike ideal switches, MOS transistors pass some voltage levels better than others. An nMOS transistor passes 0s well, but only pulls up to  $V_{DD} - V_{tn}$  when passing 1s. The pMOS passes 1s well, but only pulls down to  $|V_{tp}|$  when passing 0s. This threshold drop is exacerbated by the body effect, which increases the threshold voltage when the source is at a different potential than the body.

There are too many parameters in a modern BSIM model for a designer to deal with intuitively. Instead, CMOS transistors are usually characterized by the following basic figures of merit:

- $\bullet$   $V_{DD}$  Target supply voltage
- L<sub>gate</sub> / L<sub>poly</sub> Effective channel length (< feature size)
- $t_{ox}$  Effective oxide thickness (a.k.a. EOT)
- $I_{dsat}$   $I_{ds}$  @  $V_{gs} = V_{ds} = V_{DD}$
- $\bullet \quad I_{off} \qquad \qquad I_{ds} @ \ V_{gs} = 0, \ V_{ds} = V_{DD}$
- ullet  $I_g$  Gate leakage @  $V_{gs} = V_{DD}$

[Muller03] and [Tsividis99] offer comprehensive treatments of device physics at a more advanced level. [Gray01] describes MOSFET models in more detail from the analog designer's point of view.

## **Exercises**

- 2.1 Consider an nMOS transistor in a 0.6  $\mu$ m process with  $W/L = 4/2 \lambda$  (i.e., 1.2/0.6  $\mu$ m). In this process, the gate oxide thickness is 100 Å and the mobility of electrons is 350 cm<sup>2</sup>/V·s. The threshold voltage is 0.7 V. Plot  $I_{ds}$  vs.  $V_{ds}$  for  $V_{gs} = 0$ , 1, 2, 3, 4, and 5 V.
- 2.2 Show that the current through two transistors in series is equal to the current through a single transistor of twice the length if the transistors are well described by the Shock
  - ley model. Specifically, show that  $I_{DS1} = I_{DS2}$  in Figure 2.32 when the transistors are in their linear region:  $V_{DS} < V_{DD} V_t$ ,  $V_{DD} > V_t$  (this is also true in saturation). *Hint*: Express the currents of the series transistors in terms of  $V_1$  and solve for  $V_1$ .
- 2.3 In Exercise 2.2, the body effect was ignored. If the body effect is considered, will  $I_{DS2}$  be equal to, greater than, or less than  $I_{DS1}$ ? Explain.





FIGURE 2.32 Current in series transistors

- 2.4 A 90 nm long transistor has a gate oxide thickness of 16 Å. What is its gate capacitance per micron of width?
- 2.5 Calculate the diffusion parasitic  $C_{db}$  of the drain of a unit-sized contacted nMOS transistor in a 0.6  $\mu$ m process when the drain is at 0 and at  $V_{DD} = 5$  V. Assume the substrate is grounded. The transistor characteristics are CJ = 0.42 fF/ $\mu$ m<sup>2</sup>, MJ = 0.44, CJSW = 0.33 fF/ $\mu$ m, MJSW = 0.12, and  $\psi_0 = 0.98$  V at room temperature.
- 2.6 Prove EQ (2.27).
- 2.7 Consider the nMOS transistor in a 0.6  $\mu$ m process with gate oxide thickness of 100 Å. The doping level is  $N_{\rm A} = 2 \times 10^{17}$  cm<sup>-3</sup> and the nominal threshold voltage is 0.7 V. The body is tied to ground with a substrate contact. How much does the threshold change at room temperature if the source is at 4 V instead of 0?
- 2.8 Does the body effect of a process limit the number of transistors that can be placed in series in a CMOS gate at low frequencies?
- 2.9 Sometimes the substrate is connected to a voltage called the substrate bias to alter the threshold of the nMOS transistors. If the threshold of an nMOS transistor is to be raised, should a positive or negative substrate bias be used?
- 2.10 An nMOS transistor has a threshold voltage of 0.4 V and a supply voltage of  $V_{DD}$  = 1.2 V. A circuit designer is evaluating a proposal to reduce  $V_t$  by 100 mV to obtain faster transistors.
  - a) By what factor would the saturation current increase (at  $V_{gs} = V_{ds} = V_{DD}$ ) if the transistor were ideal?
  - b) By what factor would the subthreshold leakage current increase at room temperature at  $V_{gs} = 0$ ? Assume n = 1.4.
  - c) By what factor would the subthreshold leakage current increase at 120 °C? Assume the threshold voltage is independent of temperature.
- 2.11 Find the subthreshold leakage current of an inverter at room temperature if the input A = 0. Let  $\beta_n = 2\beta_p = 1$  mA/V<sup>2</sup>, n = 1.0, and  $|V_t| = 0.4$  V. Assume the body effect and DIBL coefficients are  $\gamma = \eta = 0$ .
- 2.12 Repeat Exercise 2.11 for a NAND gate built from unit transistors with inputs A = B = 0. Show that the subthreshold leakage current through the series transistors is half that of the inverter if n = 1.
- 2.13 Repeat Exercises 2.11 and 2.12 when  $\eta = 0.04$  and  $V_{DD} = 1.8$  V, as in the case of a more realistic transistor.  $\gamma$  has a secondary effect, so assume that it is 0. Did the leakage currents go up or down in each case? Is the leakage through the series transistors more than half, exactly half, or less than half of that through the inverter?
- 2.14 Peter Pitfall is offering to license to you his patented noninverting buffer circuit shown in Figure 2.33. Graphically derive the transfer characteristics for this buffer. Assume  $\beta_n = \beta_p = \beta$  and  $V_{tn} = |V_{tp}| = V_t$ . Why is it a bad circuit idea?



FIGURE 2.33 Noninverting buffer