# LAB4 - 2 digit counter using 2 seven-seg-displays

## Group A:

- Jihun Choi(Bronco ID#: 011841206)
- Jacky Li(Bronco ID#:014181245)

## **Prof.Aly**

## ECE3300L.02 - Summer 2022

This lab4 is about designing a 2 digit counter (0~99) using 2 seven-seg-displays by instantiation using vivado software and test the results with FPGA board.

reference: <a href="https://www.youtube.com/watch?v=s4lPOQ1VAkU&t=362s">https://www.youtube.com/watch?v=s4lPOQ1VAkU&t=362s</a>



- we create clock\_divider module to divide clock for seven segment display (input clk, output divided\_clk)
- 2) we create refreshcounter module to have separate counter to be used in anode controller and digit controller

(input refresh clock, output refreshcounter)

3) we create anode\_controller module to control which 7 sevenment to be turned on by using refreshcounter

(input refreshcounter, output [7:0] AN since there are 8 seven seg available, but we are only using 2)

4) we create digit\_controller module to control which locations of digit(one's or ten's) to show by using refrescounter

(input refreshcounter, [3:0] ones, [3:0] tens, output [3:0] digit )

5) we create binary\_to\_bcd\_converter module to convert binary number to bcd format using idea of shift

(input [7:0] number, output [3:0] ones, output [3:0] tens)

#### refrence:

https://www.google.com/search?q=binary+to+bcd+shift+add+3&rlz=1C1CHZN\_koKR 958KR958&oq=&aqs=chrome.3.69i59i450l8.43413477j0j15&sourceid=chrome&ie=U TF-8#kpvalbx= MATAYp-fNKDVkPIPiLybOA16 6) we create bcd\_to\_cathode module to connect bcd number (0~9) to corresponding cathode for seven segment display

(input [3:0] digit, output reg [6:0] cathode)

7) we create two\_digit\_counter module to write function of the main idea (reset and enable to pause)

(input clk, enable, reset, output [7:0] counter)

8) we create seven\_seg\_controller to connect refresh counter module to anode\_controller and digit\_controller.

Then, connect digit\_controller with bcd\_to\_cathode

(input refresh clock, input [3:0] ones, tens, output [7:0] AN, output [6:0] cathode)

- 9) we create top module to connect two\_digit\_counter to be connected with other modules
- 10) we create a top.xdc file and connect the correct ports.

11) we performed the simulation,

```
module top_tb();
reg clk = 0;
reg enable =0;
reg reset = 0;
wire [7:0] AN;
wire [6:0] cathode;
wire DP=1;
top top1(
               .clk(clk),
               .enable(enable),
               .reset(reset),
               .AN(AN),
               .cathode(cathode),
               .DP(DP)
       );
always #5 clk = ~clk;
initial
  begin
      #500
           enable =1;
  end
```



Simulation video was not included in the demo video, since the laptop that was testing the simulation was not able to handle for running it for 1 seconds. So, only a screen shot was provided.

Video link:

https://youtu.be/2OLKznhubEw

or

https://drive.google.com/file/d/1CL9M76JCyxCSSrKhnL69roycP3X1VjHo/view?usp=sharing

### Elaborated Design:



#### **Utilization:**



#### Power report:

