# Testing CSR instructions - test\_01

Note that the risc-v code is really long since it consists of the initial fibonacci series and 4 instructions added inside, I found it more convenient to refer to it in the test 01.s file

- Refer to the files in test\_01 for further details
- I also added the ghw file for the below wave entitleed waveCSR0.ghw



We can see in the image above that the 4 instructions get executed towards the end. We can check the correctness of the implementation through the following:

- The control signal that flags the CSR instructions got set to '1' for all 4 instructions
- The control signal controling the write back to the CSRfile got set to '1' for the first 2
  instructions only
- Register rs1=5 during both instructions
- We can read the instruction machine code in the instr word signal
- regA which is the value stored in rs1 and the mask that will be used is 1011 (which is 11 i decimal)
- For the CSRRC we can notice that the last 4 bits are 1011, but on the falling edge the correct bits got cleared and the last 4 bits became 0000
- For the CSRRS we can notice that the last 4 bits were 1100, but on the falling edge of the clock the correct bits got set and the last 4 bits became 1111
- We can also check that rd =31 and that the value being sent back to get stored in rd through datain is the correct, modified one for all 4 instructions

# Testing the Multiply Instructions - test\_02



- We note that datain is the value being written back to the register file, ie the value being stored in rd
- We can test the correctness of the code by comparing it to the values obtained in venus simulator.



- We multiplied an unsigned number (stored in x6) by a negative signed number (stored in x5) and obtained a negative signed value (stored in x7) to test the mulhsu
- We multiplied an unsigned number (stored in x5) by a negative signed number (stored in x9) and obtained a negative signed value (stored in x10) to test the mulhsu with a negative number taken as an unsigned

### Testing the Divide and Remainder Instructions - test 03

→ In the code we first initialize registers x5,x6,x7 to 100,5 and -7 respectively. Next we implement basic divisions and remainder operations using those registers. Finally we implement divisions by 0 and observe the quotient and remainder.



- We note that datain is the value being written back to the register file, ie the value being stored in rd
- We can test the correctness of the code by comparing it to the values obtained in venus simulator.



• We can mainly observe that the case were we are dividing by zero behaves as it should. Dividing by zero returns FFFFFFF and the remainder is the value stored in rs1 which is X'64" or d"100".

# Testing the multiply pipelined - test\_04

#### The RISC-V code:

```
06428293 addi x5 x5 100

00520313 addi x6 x4 5

00900513 addi x10 x0 9

00000013 nop

02530433 mul x8 x6 x5

02a284b3 mul x9 x5 x10

06420393 addi x7 x4 100

00b30313 addi x6 x6 11

00a30493 addi x9 x6 10
```

Please take the red line in the picture below as the cursor reference for the explanation below



- We can first observe in the EX stage that the first multiply instuction enters but does not stall anything as the second multiply enters right after it
- After the second multiply we can observe everything being stalled for 5 cc.
- The addi that is after the second mult gets stalled in the ID and the addi that is after it gets stalled in the IF

- After the NOP passes through the mem stage, everything after it is just empty instructions (zeros) until the first multiply finishes executing, then it gets sent to mem and everyting continues normally
- Finally we can observe through rd and datain (these are the signals being sent to rf) that all
  instructions are being executed correctly, and all values are being written in the register file
  correctly

# Testing the divide pipelined - test\_05

#### The RISC-V code:

```
06428293 addi x5 x5 100
00520313 addi x6 x4 5
00900513 addi x10 x0 9
00000013 nop
0262c433 div x8 x5 x6
02a2c4b3 div x9 x5 x10
025305b3 mul x11 x6 x5
02550633 mul x12 x10 x5
06420393 addi x7 x4 100
00b30313 addi x6 x6 11
00a30493 addi x9 x6 10
```



- The clearest way to observe that it works is through rd and datain
- Other than that, reading on the ex instruction we can observe that the first and second divide stay for five cc each, and then the first multiply enters and directly after it the second multiply enters.
- The instructions also come out to the wb stage correctly, with full zeros whenever there is a stall in the ex

# Testing data forwarding for branch instructions - test\_08

#### The RISC-V code:

```
06428293 addi x5 x5 100
loop:
00A30313 addi x6 x6 10
```

FE629EE3 bne x5 x6 loop 00A38393 addi x7 x7 10



• In the above picture we can observe first how the instruction after the branch got fetched, but as soon the branch got resolved as taken, the fetched instruction got flushed and did not make it to the ID stage (right side of the cursor)



- We can first note that the instructions are being executed in a loop meaning the ranch is taken correctly
- Then we can notice that as soon as x6 becomes 100 no more instructions are taken meaning the branch got taken at the correct time
- And after it the last addit hat comes right after the branch instruction got taken

# Testing data forwarding with mult and div - test\_07

The RISC-V code:

```
06428293 addi x5 x5 100

00520313 addi x6 x4 5

02530433 mul x8 x6 x5

00900513 addi x10 x0 9

02A284B3 mul x9 x5 x10

02A306B3 mul x13 x6 x10

02A4C5B3 div x11 x9 x10

00A58613 addi x12 x11 10
```



- We can observe all the values being stored correctly in the correct registers.
- Refer to the below explanation for further detail



- 1. We can observe for the second addithat even though rs2 appears to be 5 and rd\_mem is 5, it does not cause conflict because of the opcode condition stated, which takes into consideration that not all instructions have an rs2, some have immediate instead, even some instructions don't have rs1.
- 2. The first mul depends on both instructions before it. It takes regA from memory and regB from wb
- Then we have 2 mul pipelined, they each successfully take values from wb and mem stages
- 4. We have the div whichwas stalled in the ID stage waiting for the mul to finish in the ex stage, then successfully took its regA value from the wb stage



# Testing data forwarding with load - test\_06

#### The RISC-V code:

```
06428293 addi x5, x5, 100

00502423 sw x5, 8(x0)

00A00313 addi x6, x0, 10

00802383 lw x7, 8(x0)

00A38413 addi x8, x7, 10
```



- 1. We can see that the correct value was stored in ram at location 8 during the phase where sw instruction was in mem stage, so normal data forwarding works correctly
- 2. We can see how the value was fetched from memory and loaded into x7
- 3. We can see how the last addi was stalled in EX to wait for the load to arrive to the MEM stage and fetch the value
- 4. We can see that the correct value was calculated and stored in x8 for the last addi