

### **CPLATE CAPACITOR MODEL**

CROLLES2 ALLIANCE
CMOS65nm TECHNOLOGY

DEVICE MODELLING TEAM (SALIM EL GHOULI)

# **CONTENTS**

| Figures Index p.3                       |  |  |  |  |
|-----------------------------------------|--|--|--|--|
| Overview p.4                            |  |  |  |  |
| Device Instantiation parameters p.6     |  |  |  |  |
| Pcell & Layout p.7                      |  |  |  |  |
| Equivalent Circuit Schematics p.9       |  |  |  |  |
| Modeled effects                         |  |  |  |  |
| <ul><li>Geometry Scaling p.11</li></ul> |  |  |  |  |
| O Mismatch Model p.13                   |  |  |  |  |
| Post Layout Simulation p.15             |  |  |  |  |
| Corners Construction p.16               |  |  |  |  |
| Model Parameter List p.17               |  |  |  |  |

### FIGURES INDEX

□ Side view of cplate Pcell p.5
 □ Top view of the cplate Pcell (Layout) p.6
 □ Circuit diagram of cplate device p.7
 □ Capacitance value versus Area p.10
 □ Specific capacitance versus Area p.11
 □ Number of capacitors out of 5000 versus capacitance value p.13

### **OVERVIEW**

The Cplate device model is a physical model. The results of Quickcap<sup>1</sup> simulations (or measurements) are used to calculate specific and fringe capacitance. The capacitance value is calculated using the expression:

$$C = ca \times Area + cf0 \times Perimeter$$
 (1)

where

ca : specific capacitance (F/m2)

cf0 : perimeter (fringe) capacitance coefficient (F/m)

### □ Pins

Cplate capacitor is a 2 pins device: first and second terminal for main capacitance.

This elementary parallel metal plate capacitor consists of two plates (with an overlap: Area of top plate < Area of bottom plate) in two consecutive metal layer, which, from the layout point of view, must obey several marker layer design rules.

This elementary device thus represents a vertical capacitor, between two plates in two consecutive metal layers:

- front end simulation model is provided
- post layout simulation must accurately process such devices inside their actual context.

#### □ Model nomenclature

At the moment, Cplate capacitor model is available only for metal types: 1, X and Z.

Cplate 2 pin capacitor model names are: cm1mx, cmxmx, cmxmz and cmzmz.

The name includes the right configuration of metals used to perform the capacitor: metal 1, metal X and metal Z.

<sup>1.</sup> QuickCap is a parasitic capacitance extraction tool. It is used in applications that demand high 3D-extraction accuracy, such as process analysis, library cell characterization, parameter extraction and modeling, correlation studies, critical block design, and critical net analysis. QuickCap provides the high accuracy parasitic data required for accurate delay and signal integrity analysis, verification, and post-layout simulation.

NOTE: It is important that the name contains information on the metal type. Capacitance value depends on it.

| cm1mx | plate capacitor between metal1 and metal2 (X) |  |  |
|-------|-----------------------------------------------|--|--|
| cmxmx | plate capacitor between two metal X           |  |  |
| cmxmz | plate capacitor between metal X and metal Z   |  |  |
| cmzmz | plate capacitor between two metal Z           |  |  |

### DEVICE INSTANTIATION PARAMETERS

### ■ Model CALL for the elementary plate capacitor:

Xname Plus\_Pin Minus\_Pin ModelName carea=capacitor\_area cperi=capacitor\_perimeter mismatch=mismatch\_flag mult=MULT\_value lpe=LPE\_Value tometer=microns\_to\_meter c=capacitance\_value<sup>1</sup>

| Plus_Pin  | is the first capacitor terminal                                                           |
|-----------|-------------------------------------------------------------------------------------------|
| Minus_Pin | is the second capacitor terminal                                                          |
| ModelName | cm1mx, cmxmx, cmxmz or cmzmz (string)                                                     |
| carea     | is the desired area of the capacitor (float)                                              |
| cperi     | is the desired perimeter of the capacitor (float)                                         |
| mismatch  | flag: to activate the mismatch effect for the device (0=disable, 1=enable)                |
| mult      | is the multiplication factor (parallel devices)                                           |
| lpe       | flag: is a user option to take into account the post-layout extraction mode (0,1, 2 or 3) |
| tometer   | parameter used to transform distances in microns to meters unit (1 or 10e-6)              |
| С         | capacitance value (not used in the model)                                                 |

<sup>1.</sup> The value specified here is not used in the model.

### PCELL & LAYOUT

Three metal types are used to build the core of cplate capacitor. The metal level is 1, x or z type, that's why the Cplate family is composed of four different models depending on used metals. The models are named: cm1mx, cmxmx, cmxmz and cmzmz.



Figure 1 - Side view of cplate Pcell (A-A': next figure)

The main capacitance (1) is between the two terminals (Plus and Minus).



Figure 2 - Top view of the cplate Pcell (Layout)

## **EQUIVALENT CIRCUIT SCHEMATICS**

Cplate capacitor model calculates the main capacitance which is accounted between the Plus/Minus terminals. No parasitics are evaluated in this model (Figure 1 and 3):



Figure 3 - Circuit diagram of cplate device

• c : the intrinsic (main) capacitor between the Plus/Minus terminals.

NOTE: This model is a simplified one.

# Modeled effects

## GEOMETRY SCALING

The capacitance value of the device is calculated using the expression:

$$C = ca \times Area + cf0 \times Perimeter$$
 (1)

where

ca: specific capacitance (F/m2)

cf0: perimeter (fringe) capacitance coefficient (F/m)



Figure 4 - Capacitance value versus Area (square cplate capacitor)

Variation of specific capacitance is shown in figure below:



Figure 5 - Specific capacitance versus Area (square cplate capacitor)

### MISMATCH MODEL

A normal distribution is used to estimate the expected main capacitance value:

$$capaci tan ce = c0 \times (1 + \varepsilon)$$

where

- c0 : is the mean capacitance value given by the equation (1)
- $\varepsilon$  : is a normal distribution with a standard deviation given by:

$$\sigma = \frac{c_A}{\sqrt{2 \times c0}}$$

where

c\_A : is the mismatch coefficient given by measurement values.

When c\_A parameter is not specified no distribution is used and capacitance value is equal to c0.

The normal distribution is provided using the Eldo function: gauss

$$\varepsilon = 0$$
  $dev/gauss = 'fudge \times c_A/(\sqrt{2 \times c0})'$ 

where

fudge is a security parameter. It is used to be sure that the capacitance range covers measurements.



Figure 6 - Number of capacitors out of 5000 versus capacitance value

Example above is done for one cm1mx cplate capacitor (W =  $10\mu m$ ); L =  $10\mu m$ ) simulation gives roughly: 20.417fF as capacitance value.

Realative<sup>1</sup> Standard Deviation specified: 15.59M

Realative Standard Deviation simulated (5000 random selection using a Monte Carlo Analysis): 15.73M

<sup>1.</sup> Standard deviation = Relative Standard deviation \* Capacitance value.

## POST LAYOUT SIMULATION

Each model (cm1mx, cmxmx, cmxmz and cmzmz) is managed by the LPE flag option, which permits to select the Capacitor access modeling mode. See the following table depicting the proposed options:

| LPE | Body | Access_R <sup>a</sup> | Access_C | Extraction_mode |
|-----|------|-----------------------|----------|-----------------|
| 0   | yes  | yes                   | yes      |                 |
| 1   | yes  | yes                   | no       | С               |
| 2   | yes  | no                    | yes      | R               |
| 3   | yes  | no                    | no       | RC              |

a. at the moment no parasitic resistors are implemented.

### The Front-End Models (F-E):

**name**, a simple model which contains intrinsic capacitance (between the Plus and Minus terminals)

### The Back-End Models (B-E):

The **name** B-E model is identical to the **name** F-E model concerning the main capacitance.

## **CORNERS CONSTRUCTION**

### □ Simulation parameters

Model coefficients ca and cf0 are extracted using Quickcap simulations and the expressions below:

 $C_TYP = ca_TYP \times Area + cf0_TYP \times Perimeter$ 

 $C_MAX = ca_MAX \times Area + cf0_MAX \times Perimeter$ 

 $C_MIN = ca_MIN \times Area + cfO_MIN \times Perimeter$ 



Figure 7 - Example of capacitance corners simulation (MAX and MIN)

# Model Parameter List

| (m2) Minimal area of the capacitor        |  |  |  |
|-------------------------------------------|--|--|--|
| (m2) Maximal area of the capacitor        |  |  |  |
| (m2) Area by default of the capacitor     |  |  |  |
| (m) Minimal perimeter of the capacitor    |  |  |  |
| (m) Maximal perimeter of the capacitor    |  |  |  |
| (m) Perimeter by default of the capacitor |  |  |  |
| (m) Minimal Width = sqrt(careamin)        |  |  |  |
| (m) Maximal Width                         |  |  |  |
| (m) Width by default                      |  |  |  |
| (m) Minimal Length = sqrt(careamin)       |  |  |  |
| (m) Maximal Length                        |  |  |  |
| (m) Length by default                     |  |  |  |
| (sqrt(F)) for capacitor mismatch effect   |  |  |  |
| () security margin to cover measurements  |  |  |  |
| (F/m2) specific capacitance               |  |  |  |
| (F/m) fringe capacitance                  |  |  |  |
|                                           |  |  |  |

a. In blue: parameters with specified MIN and MAX corners (see paragraph before)