

# Cadence<sup>®</sup> Verilog<sup>®</sup>-AMS Language Reference

Product Version 5.5 June 2005

© 2000-2005 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc., 555 River Oaks Parkway, San Jose, CA 95134, USA

**Trademarks:** Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

All other trademarks are the property of their respective holders.

**Restricted Print Permission:** This publication is protected by copyright and any unauthorized use of this publication may violate copyright, trademark, and other laws. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. This statement grants you permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used solely for personal, informational, and noncommercial purposes;
- 2. The publication may not be modified in any way;
- 3. Any copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement; and
- 4. Cadence reserves the right to revoke this authorization at any time, and any such use shall be discontinued immediately upon written notice from Cadence.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. The information contained herein is the proprietary and confidential information of Cadence or its licensors, and is supplied subject to, and may be used only by Cadence's customer in accordance with, a written agreement between Cadence and its customer. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

# **Contents**

|                                                                                              | _  |
|----------------------------------------------------------------------------------------------|----|
| <u> Preface</u> 1                                                                            | 17 |
| Related Documents                                                                            |    |
|                                                                                              |    |
| nternet Mail Address                                                                         |    |
| Typographic and Syntax Conventions                                                           | 19 |
|                                                                                              |    |
| <u>1</u>                                                                                     |    |
| Modeling Concepts 2                                                                          | 21 |
| Verilog-A Language Overview                                                                  |    |
| Describing a System                                                                          |    |
| Analog Systems                                                                               |    |
| Nodes                                                                                        |    |
| Conservative Systems                                                                         |    |
| Signal-Flow Systems                                                                          |    |
| · · · · · · · · · · · · · · · · · · ·                                                        |    |
| Mixed Conservative and Signal-Flow Systems                                                   |    |
| Simulator Flow for Analog Systems                                                            | 20 |
|                                                                                              |    |
| <u>∠</u>                                                                                     |    |
| Creating Modules2                                                                            | 27 |
| <u> Overview</u>                                                                             | 28 |
| Declaring Modules                                                                            |    |
| Declaring the Module Interface                                                               |    |
| Module Name                                                                                  |    |
| Ports                                                                                        |    |
| Parameters                                                                                   |    |
| <u>Defining Module Analog Behavior</u>                                                       |    |
| Defining Analog Behavior with Control Flow                                                   |    |
| Using Integration and Differentiation with Analog Signals                                    |    |
| Using Internal Nodes in Modules                                                              |    |
| · ·                                                                                          |    |
| Using Internal Nodes in Behavioral Definitions  Using Internal Nodes in Higher Order Systems |    |
| USING INTERNAL NOGES IN FIGURE OFGER SYSTEMS                                                 | ŧU |

| <u>3</u>                                             |
|------------------------------------------------------|
| Lexical Conventions43                                |
| <u>White Space</u>                                   |
| <u>Comments</u>                                      |
| <u>Identifiers</u> 44                                |
| Ordinary Identifiers45                               |
| Escaped Names45                                      |
| Scope Rules                                          |
| <u>Numbers</u> 46                                    |
| Integer Numbers                                      |
| Real Numbers                                         |
| <u>Strings</u> 47                                    |
|                                                      |
| <u>4</u>                                             |
| Data Types and Objects49                             |
| Integer Numbers                                      |
| Real Numbers                                         |
| Converting Real Numbers to Integer Numbers5          |
| Parameters                                           |
| Specifying a Parameter Type52                        |
| Specifying Permissible Values                        |
| <u>Natures</u>                                       |
| Declaring a Base Nature                              |
| <u>Disciplines</u>                                   |
| Binding Natures with Potential and Flow              |
| Binding Domains with Disciplines59                   |
| Disciplines and Domains of Wires and Undeclared Nets |
| Discipline Precedence                                |
| Compatibility of Disciplines                         |
| Net Disciplines                                      |
| Ground Nodes                                         |
| Real Nets                                            |
| Named Branches                                       |
| Implicit Branches                                    |

| <u>5</u>                                             |    |
|------------------------------------------------------|----|
| Statements for the Analog Block                      | 69 |
| Assignment Statements                                | 69 |
| Procedural Assignment Statements in the Analog Block |    |
| Branch Contribution Statement                        | 70 |
| Indirect Branch Assignment Statement                 | 72 |
| Sequential Block Statement                           |    |
| Conditional Statement                                |    |
| Case Statement                                       | 74 |
| Repeat Statement                                     | 75 |
| While Statement                                      | 76 |
| For Statement                                        | 76 |
| Generate Statement                                   | 77 |
| 6 Operators for Analog Blocks                        | 81 |
| Overview of Operators                                | 82 |
| Unary Operators                                      | 83 |
| Unary Reduction Operators                            | 83 |
| Binary Operators                                     | 85 |
| Bitwise Operators                                    | 88 |
| Ternary Operator                                     | 89 |
| Operator Precedence                                  | 90 |
| Expression Short-Circuiting                          | 90 |
| <u>7</u>                                             |    |
| Built-In Mathematical Functions                      |    |
| Standard Mathematical Functions                      |    |
| Trigonometric and Hyperbolic Functions               |    |
| Controlling How Math Domain Errors Are Handled       | 93 |

| 8 Detecting and Using Events                                                                                         | 95                   |
|----------------------------------------------------------------------------------------------------------------------|----------------------|
| Detecting and Using Events Initial step Event Final step Event Cross Event Above Event Timer Event                   | 96<br>97<br>98<br>99 |
| <u>9</u><br>Simulator Functions                                                                                      | . 103                |
| Announcing Discontinuity  Bounding the Time Step  Finding When a Signal Is Zero                                      | . 105<br>. 107       |
| Querying the Simulation Environment  Obtaining the Current Simulation Time Obtaining the Current Ambient Temperature | . 108                |
| Obtaining the Thermal Voltage Obtaining and Setting Signal Values Obtaining Currents Using Out-of-Module References  | . 110                |
| Accessing Attributes  Examining Drivers  Counting the Number of Drivers                                              | . 113<br>. 114       |
| Determining the Value Contribution of a Driver  Determining the Strength of a Driver  Detecting Updates to Drivers   | . 115                |
| Analysis-Dependent Functions  Determining the Current Analysis Type                                                  | . 116<br>. 116       |
| Implementing Small-Signal AC Sources                                                                                 | . 118                |
| Generating Random Numbers in Specified Distributions Uniform Distribution                                            | . 121<br>. 121       |
| Normal (Gaussian) Distribution                                                                                       | . 122                |

| Exponential Distribution                            |
|-----------------------------------------------------|
| Poisson Distribution                                |
| Chi-Square Distribution                             |
| Student's T Distribution                            |
| Erlang Distribution                                 |
| Determining Whether a Parameter Value is Overridden |
| Interpolating with Table Models                     |
| Table Model File Format                             |
| Example                                             |
| Analog Operators                                    |
| Restrictions on Using Analog Operators              |
| Limited Exponential Function                        |
| Time Derivative Operator                            |
| Time Integral Operator                              |
| <u>Circular Integrator Operator</u>                 |
| Delay Operator                                      |
| Transition Filter                                   |
| <u>Slew Filter</u>                                  |
| Implementing Laplace Transform S-Domain Filters     |
| Implementing Z-Transform Filters                    |
| Displaying Results                                  |
| \$strobe                                            |
| \$display                                           |
| <u>\$write</u>                                      |
| \$monitor                                           |
| Specifying Power Consumption                        |
| <u>Working with Files</u>                           |
| <u>Opening a File</u>                               |
| Reading from a File                                 |
| Writing to a File                                   |
| Closing a File                                      |
| Exiting to the Operating System                     |
| Entering Interactive Tcl Mode                       |
| User-Defined Functions                              |
| Declaring an Analog User-Defined Function           |
| Calling a User-Defined Analog Function              |
| Caming a Coor Dominou / Maioug / Antonom            |

| 10                                                               |
|------------------------------------------------------------------|
| Instantiating Modules and Primitives 167                         |
| Instantiating Verilog-A Modules                                  |
| Creating and Naming Instances                                    |
| Creating Arrays of Instances                                     |
| Mapping Instance Ports to Module Ports                           |
| Connecting the Ports of Module Instances                         |
| Port Connection Rules                                            |
| Overriding Parameter Values in Instances                         |
| Overriding Parameter Values from the Instantiation Statement     |
| Overriding Parameter Values Using defparam                       |
| Precedence Rules for Overriding Parameter Values                 |
| Instantiating Analog Primitives                                  |
| Instantiating Analog Primitives that Use Array Valued Parameters |
| Instantiating Modules that Use Unsupported Parameter Types       |
| Using an m-factor (Multiplicity Factor)177                       |
| Passing an m-factor Down the Hierarchy178                        |
| Accessing an Inherited m-factor178                               |
| Example: Using an m-factor                                       |
| Including Verilog-A Modules in Spectre Subcircuits               |
| 11 Mixed-Signal Aspects of Verilog-AMS181                        |
| Fundamental Mixed-Signal Concepts181                             |
| <u>Domains</u>                                                   |
| <u>Contexts</u>                                                  |
| Nets, Nodes, Ports, and Signals                                  |
| Mixed-signal and Net Disciplines182                              |
| Behavioral Interaction                                           |
| Accessing Discrete Nets and Variables from a Continuous Context  |
| Accessing Continuous Nets and Variables from a Discrete Context  |
| Detecting Discrete Events from a Continuous Context              |
| Detecting Continuous Events from a Discrete Context              |
| Connect Modules                                                  |

| Coding Connect Modules  Using Automatically-Inserted Connect Modules  Understanding the Factors Affecting Connect Module Placement  Understanding How Connect Modules Operate | . 191<br>. 196 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| <u>12</u>                                                                                                                                                                     |                |
| Controlling the Compiler                                                                                                                                                      | . 209          |
| Using Compiler Directives                                                                                                                                                     | . 210          |
| Implementing Text Macros                                                                                                                                                      |                |
| <u>`define Compiler Directive</u>                                                                                                                                             |                |
| <u>`undef Compiler Directive</u>                                                                                                                                              |                |
| Compiling Code Conditionally                                                                                                                                                  |                |
| Including Files at Compilation Time                                                                                                                                           |                |
| Adjusting the Time Scale                                                                                                                                                      |                |
| Setting Default Rise and Fall Times                                                                                                                                           |                |
| Resetting Directives to Default Values                                                                                                                                        |                |
| Setting a Default Discrete Discipline for Signals  Checking the Simulator Version                                                                                             |                |
| Checking the Simulator version                                                                                                                                                | . 210          |
| <u>A</u>                                                                                                                                                                      |                |
| Nodal Analysis                                                                                                                                                                | 047            |
| •                                                                                                                                                                             |                |
| Kirchhoff's Laws                                                                                                                                                              |                |
| Simulating an Analog System                                                                                                                                                   |                |
| Transient Analysis                                                                                                                                                            |                |
| <u>Convergence</u>                                                                                                                                                            | . 219          |
| D                                                                                                                                                                             |                |
| <u>B</u>                                                                                                                                                                      |                |
| Analog Probes and Sources                                                                                                                                                     | . 221          |
| Overview of Probes and Sources                                                                                                                                                | . 222          |
| Probes                                                                                                                                                                        |                |
| Port Branches                                                                                                                                                                 |                |
| Sources                                                                                                                                                                       |                |
| <u>Unassigned Sources</u>                                                                                                                                                     |                |
| Switch Branches                                                                                                                                                               | . 225          |

| Examples of Sources and Probes  Linear Conductor  Linear Resistor  RLC Circuit | 227<br>227 |
|--------------------------------------------------------------------------------|------------|
| Simple Implicit Diode                                                          |            |
| <u>C</u>                                                                       |            |
|                                                                                | 229        |
| disciplines.vams File                                                          |            |
| constants.vams File                                                            |            |
| <del>50.15161.161.161.16</del>                                                 | _0.        |
| D                                                                              |            |
|                                                                                |            |
| Sample Model Library                                                           |            |
| Analog Components                                                              |            |
| Analog Multiplexer                                                             |            |
| Current Deadband Amplifier                                                     | 238        |
| Hard Current Clamp                                                             | 239        |
| Hard Voltage Clamp                                                             | 240        |
| Open Circuit Fault                                                             | 241        |
| Operational Amplifier                                                          | 242        |
| Constant Power Sink                                                            | 243        |
| Short Circuit Fault                                                            | 244        |
| Soft Current Clamp                                                             | 245        |
| Soft Voltage Clamp                                                             | 246        |
| Self-Tuning Resistor                                                           | 247        |
| Untrimmed Capacitor                                                            | 249        |
| Untrimmed Inductor                                                             | 250        |
| Untrimmed Resistor                                                             | 251        |
| Voltage Deadband Amplifier                                                     | 252        |
| Voltage-Controlled Variable-Gain Amplifier                                     | 253        |
| Basic Components                                                               |            |
| Resistor                                                                       |            |
| Capacitor                                                                      |            |
| Inductor                                                                       |            |
| Voltage-Controlled Voltage Source                                              | 257        |

| Current-Controlled Voltage Source           | 258 |
|---------------------------------------------|-----|
| Voltage-Controlled Current Source           |     |
| Current-Controlled Current Source           | 260 |
| Switch                                      | 261 |
| Control Components                          | 262 |
| Error Calculation Block                     | 262 |
| Lag Compensator                             | 263 |
| Lead Compensator                            | 264 |
| Lead-Lag Compensator                        | 265 |
| Proportional Controller                     | 266 |
| Proportional Derivative Controller          | 267 |
| Proportional Integral Controller            |     |
| Proportional Integral Derivative Controller | 269 |
| Logic Components                            |     |
| AND Gate                                    | 270 |
| NAND Gate                                   | 271 |
| OR Gate                                     | 272 |
| NOT Gate                                    | 273 |
| NOR Gate                                    |     |
| XOR Gate                                    |     |
| XNOR Gate                                   |     |
| D-Type Flip-Flop                            |     |
| Clocked JK Flip-Flop                        |     |
| JK-Type Flip-Flop                           |     |
| Level Shifter                               |     |
| RS-Type Flip-Flop                           |     |
| Trigger-Type (Toggle-Type) Flip-Flop        |     |
| Half Adder                                  |     |
| Full Adder                                  |     |
| Half Subtractor                             |     |
| Full Subtractor                             |     |
| Parallel Register, 8-Bit                    |     |
| Serial Register, 8-Bit                      |     |
| Electromagnetic Components                  |     |
| DC Motor                                    |     |
| Electromagnetic Relay                       |     |
|                                             |     |

|    | Three-Phase Motor                      | 292 |
|----|----------------------------------------|-----|
| Fu | nctional Blocks                        | 293 |
|    | Amplifier                              | 293 |
|    | Comparator                             | 294 |
|    | Controlled Integrator                  | 295 |
|    | <u>Deadband</u>                        | 296 |
|    | Deadband Differential Amplifier        | 297 |
|    | <u>Differential Amplifier (Opamp)</u>  | 298 |
|    | <u>Differential Signal Driver</u>      | 299 |
|    | <u>Differentiator</u>                  | 300 |
|    | Flow-to-Value Converter                | 301 |
|    | Rectangular Hysteresis                 | 302 |
|    | <u>Integrator</u>                      | 303 |
|    | <u>Level Shifter</u>                   | 304 |
|    | <u>Limiting Differential Amplifier</u> | 305 |
|    | Logarithmic Amplifier                  | 306 |
|    | <u>Multiplexer</u>                     | 307 |
|    | Quantizer                              | 308 |
|    | Repeater                               | 309 |
|    | Saturating Integrator                  | 310 |
|    | Swept Sinusoidal Source                | 311 |
|    | Three-Phase Source                     | 312 |
|    | Value-to-Flow Converter                | 313 |
|    | Variable Frequency Sinusoidal Source   | 314 |
|    | Variable-Gain Differential Amplifier   |     |
| Ma | agnetic Components                     | 316 |
|    | Magnetic Core                          |     |
|    | Magnetic Gap                           | 317 |
|    | Magnetic Winding                       |     |
|    | Two-Phase Transformer                  |     |
| Ma | athematical Components                 | 320 |
|    | Absolute Value                         |     |
|    | Adder                                  |     |
|    | Adder, 4 Numbers                       |     |
|    | <u>Cube</u>                            |     |
|    | Cubic Root                             |     |
|    |                                        |     |

|    | <u>Divider</u>                                   | 325 |
|----|--------------------------------------------------|-----|
|    | Exponential Function                             | 326 |
|    | Multiplier                                       | 327 |
|    | Natural Log Function                             | 328 |
|    | Polynomial                                       | 329 |
|    | Power Function                                   | 330 |
|    | Reciprocal                                       | 331 |
|    | Signed Number                                    | 332 |
|    | <u>Square</u>                                    |     |
|    | Square Root                                      | 334 |
|    | <u>Subtractor</u>                                | 335 |
|    | Subtractor, 4 Numbers                            | 336 |
| Μe | easure Components                                | 337 |
|    | ADC, 8-Bit Differential Nonlinearity Measurement | 337 |
|    | ADC, 8-Bit Integral Nonlinearity Measurement     |     |
|    | Ammeter (Current Meter)                          | 339 |
|    | DAC, 8-Bit Differential Nonlinearity Measurement | 340 |
|    | DAC, 8-Bit Integral Nonlinearity Measurement     | 341 |
|    | Delta Probe                                      |     |
|    | Find Event Probe                                 | 343 |
|    | Find Slope                                       | 345 |
|    | Frequency Meter                                  | 346 |
|    | Offset Measurement                               | 347 |
|    | Power Meter                                      | 348 |
|    | Q (Charge) Meter                                 | 350 |
|    | Sampler                                          | 351 |
|    | Slew Rate Measurement                            | 352 |
|    | Signal Statistics Probe                          | 353 |
|    | <u>Voltage Meter</u>                             | 355 |
|    | Z (Impedance) Meter                              | 356 |
| Μe | echanical Systems                                | 357 |
|    | <u>Gearbox</u>                                   | 357 |
|    | Mechanical Damper                                | 358 |
|    | Mechanical Mass                                  | 359 |
|    | Mechanical Restrainer                            | 360 |
|    | <u>Road</u>                                      | 361 |

| Mechanical Spring                           | 62  |
|---------------------------------------------|-----|
| <u>Wheel</u>                                | 63  |
| Mixed-Signal Components                     | 64  |
| Analog-to-Digital Converter, 8-Bit          | 64  |
| Analog-to-Digital Converter, 8-Bit (Ideal)3 | 65  |
| Decimator                                   | 66  |
| Digital-to-Analog Converter, 8-Bit          | 67  |
| Digital-to-Analog Converter, 8-Bit (Ideal)  | 68  |
| Sigma-Delta Converter (first-order)         |     |
| Sample-and-Hold Amplifier (Ideal)           | 370 |
| Single Shot                                 | 71  |
| Switched Capacitor Integrator               | 372 |
| Power Electronics Components                | 373 |
| Full Wave Rectifier, Two Phase              | 73  |
| Half Wave Rectifier, Two Phase              | 574 |
| <u>Thyristor</u>                            | 75  |
| Semiconductor Components                    | 76  |
| <u>Diode</u>                                | 376 |
| MOS Transistor (Level 1)                    | 377 |
| MOS Thin-Film Transistor                    | 379 |
| N JFET Transistor                           | 80  |
| NPN Bipolar Junction Transistor             | 81  |
| Schottky Diode                              |     |
| Telecommunications Components               |     |
| AM Demodulator                              |     |
| AM Modulator                                | 85  |
| Attenuator                                  | 86  |
| Audio Source                                | 87  |
| Bit Error Rate Calculator                   | 388 |
| Charge Pump                                 |     |
| Code Generator, 2-Bit                       |     |
| Code Generator, 4-Bit                       |     |
| Decider                                     |     |
| Digital Phase Locked Loop (PLL)             |     |
| Digital Voltage-Controlled Oscillator       |     |
| FM Demodulator                              |     |
|                                             |     |

| FM Modulator                               | 396 |
|--------------------------------------------|-----|
| Frequency-Phase Detector                   | 397 |
| <u>Mixer</u>                               |     |
| Noise Source                               | 399 |
| PCM Demodulator, 8-Bit                     | 400 |
| PCM Modulator, 8-Bit                       | 401 |
| Phase Detector                             | 402 |
| Phase Locked Loop                          | 403 |
| PM Demodulator                             | 404 |
| PM Modulator                               | 405 |
| QAM 16-ary Demodulator                     | 406 |
| Quadrature Amplitude 16-ary Modulator      | 408 |
| QPSK Demodulator                           | 409 |
| QPSK Modulator                             | 410 |
| Random Bit Stream Generator                | 411 |
| Transmission Channel                       | 412 |
| Voltage-Controlled Oscillator              | 413 |
|                                            |     |
| <u>E</u>                                   |     |
| Verilog-A Keywords                         | 415 |
| Keywords to Support Backward Compatibility |     |
| Discipline and Nature Keywords             |     |
| Connect Rules Keywords                     |     |
| Connect Rules Reywords                     | 410 |
| F                                          |     |
|                                            |     |
| Unsupported Elements of Verilog-AMS        | 419 |
|                                            |     |
| <u>G</u>                                   |     |
|                                            | 125 |
|                                            |     |
| Suggestions for Updating Models            |     |
| Current Probes                             |     |
| Analog Functions                           |     |
| NULL Statements                            |     |
| inf Used as a Number                       | 428 |

|   | Changing Delay to Absdelay                        |     |
|---|---------------------------------------------------|-----|
|   | Changing \$realtime to \$abstime                  | 428 |
|   | Changing bound step to \$bound step               | 429 |
|   | Changing Array Specifications                     | 429 |
|   | Chained Assignments Made Illegal                  | 429 |
|   | Real Argument Not Supported as Direction Argument | 429 |
|   | \$limexp Changed to limexp                        | 430 |
|   | 'if 'MACRO is Not Allowed                         | 430 |
|   | <u>\$warning is Not Allowed</u>                   | 430 |
|   | discontinuity Changed to \$discontinuity          | 431 |
|   |                                                   |     |
| G | Blossary                                          | 433 |

# **Preface**

This manual describes the analog and mixed-signal aspects of the Cadence<sup>®</sup> Verilog<sup>®</sup>-AMS language. With Verilog-AMS, you can create and use modules that describe the high-level behavior and structure of analog, digital, and mixed-signal components and systems. The guidance given here is designed for users who are familiar with the development, design, and simulation of circuits and with high-level programming languages, such as C.

For information about the digital aspects of Verilog-AMS, the definitive source is *IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language (IEEE Std 1364-1995)*, published by the IEEE. Cadence documents that describe digital Verilog include the *NC Verilog Simulator Help* and the *Verilog-XL Reference*.

The preface discusses the following:

- Related Documents on page 18
- Internet Mail Address on page 19
- <u>Typographic and Syntax Conventions</u> on page 19

Preface

### **Related Documents**

For more information about Verilog-AMS and related products, consult the sources listed below.

- Virtuoso AMS Environment User Guide
- Virtuoso AMS Simulator User Guide
- Virtuoso Analog Design Environment User Guide
- Virtuoso Mixed-Signal Circuit Design Environment User Guide
- NC-Verilog Simulator Help
- NC-VHDL Simulator Help
- SimVision Analysis Environment User Guide
- <u>Virtuoso Spectre Circuit Simulator Reference</u>
- Virtuoso Spectre Circuit Simulator User Guide
- Verilog-A Debugging Tool User Guide
- Cadence Verilog-A Language Reference
- Cadence Hierarchy Editor User Guide
- Component Description Format User Guide
- IEEE Standard VHDL Language Reference Manual (Integrated with VHDL-AMS Changes), IEEE Std 1076.1. Available from IEEE.
- Instance-Based View Switching Application Note
- Cadence Library Manager User Guide
- Signalscan Waves User Guide
- Virtuoso Schematic Editor User Guide
- Verilog-AMS Language Reference Manual. Available from Open Verilog International.
- Verilog-XL Reference

### **Internet Mail Address**

You can send product enhancement requests and report obscure problems to Customer Support. For current phone numbers and e-mail addresses, see

sourcelink.cadence.com/supportcontacts.html

For help with obscure problems, please include the following in your e-mail:

■ The license server host ID

To determine what your server's host ID is, use the SourceLink<sup>®</sup> Subscription Service (http://Sourcelink.cadence.com/hostid/) for assistance.

- A description of the problem
- The version of the Verilog-AMS product that you are using

The version of the Verilog-AMS product described here is 1.0.

- Analog simulation control files, top-level modules and all included files including hardware design language (HDL) modules so that Customer Support can reproduce the problem
- Output logs and error messages

## **Typographic and Syntax Conventions**

Special typographical conventions are used to distinguish certain kinds of text in this document. The formal syntax used in this reference uses the definition operator, ::=, to define the more complex elements of the Verilog-AMS language in terms of less complex elements.

■ Lowercase words represent syntactic categories. For example,

module\_declaration

Some names begin with a part that indicates how the name is used. For example,

node identifier

represents an identifier that is used to declare or reference a node.

Boldface words represent elements of the syntax that must be used exactly as presented. Such items include keywords, operators, and punctuation marks. For example,

endmodule

Preface

Vertical bars indicate alternatives. You can choose to use any one of the items separated by the bars. For example,

```
attribute ::=
abstol
access
ddt_nature
idt_nature
units
huge
blowup
identifier
```

■ Square brackets enclose optional items. For example,

```
input declaration ::=
   input [ range ] list_of_port_identifiers ;
```

Braces enclose an item that can be repeated zero or more times. For example,

```
list_of_ports ::=
    ( port { , port } )
```

Code examples are displayed in constant-width font.

```
/* This is an example of the font used for code.*/
```

Within the text, variables are in italic font, like this: allowed\_errors.

Within the text, keywords, filenames, names of natures, and names of disciplines are set in constant-width font, like this: keyword, file\_name, name\_of\_nature, name\_of\_discipline.

If a statement is too long to fit on one line, the remainder of the statement is indented on the next line, like this:

To distinguish Verilog-AMS modules from the contents of analog simulation control files, the latter are enclosed in boxes and include a comment line at the beginning identifying them as analog simulation control files.

```
// sample analog simulation control file
simulator lang=spectre
save top.srcl:freq
save top.srcl:amp
save top.srcl:phase
save top.srcl:voltageAsRealNumber
timeDom tran stop=1000u
```

1

# **Modeling Concepts**

This chapter introduces some important concepts basic to using the Cadence<sup>®</sup> Verilog<sup>®</sup>-A language, including

- <u>Verilog-A Language Overview</u> on page 22
- <u>Describing a System</u> on page 22
- Analog Systems on page 23

**Modeling Concepts** 

### **Verilog-A Language Overview**

The Verilog®-A language lets you create and use modules that describe both the high-level behavior and the structure of analog and mixed-signal systems and components. You describe the behavior of a component mathematically in terms of its ports and external parameters. You describe the structure of a component in terms of interconnected subcomponents. With the statements of Verilog-A, you can describe a wide range of systems, such as electrical, mechanical, fluid dynamic, and thermodynamic systems.

To simulate systems that contain Verilog-A components, you must have the Cadence AMS simulator installed on your system. For more information, refer to the <u>Cadence AMS Simulator User Guide</u>.

For analog aspects of the design, the simulator uses Kirchhoff's Potential and Flow laws to develop a set of descriptive equations and then solves the equations with the Newton-Raphson method. See <u>Appendix A, "Nodal Analysis,"</u> for additional information.

For information about the digital capabilities of Verilog-AMS, see the NC Verilog Simulator Help, the Verilog-XL Reference, and the IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language.

To introduce the algorithms underlying system simulation, the following sections describe

- What a system is
- How you specify the structure and behavior of a system
- How the simulator develops a set of equations and solves them to simulate a system

# **Describing a System**

A *system* is a collection of interconnected components that produces a response when acted upon by a stimulus. A *hierarchical system* is a system in which the components are also systems. A *leaf component* is a component that has no subcomponents. Each leaf component connects to zero or more nets. Each net connects to a signal which can traverse multiple levels of the hierarchy. The behavior of each component is defined in terms of the values of the nets to which it connects.

A signal is a hierarchical collection of nets which, because of port connections, are contiguous. If all the nets that make up a signal are in the discrete domain, the signal is a digital signal. If all the nets that make up a signal are in the continuous domain, the signal is an analog signal. A signal that consists of nets from both domains is called a mixed signal.

**Modeling Concepts** 

Similarly, a port whose connections are both analog is an *analog port*, a port whose connections are both digital is a *digital port*, and a port with one analog connection and one digital connection is a *mixed port*. The components interconnect through ports and nets to build a hierarchy, as illustrated in the following figure.

#### **System Terminology**



# **Analog Systems**

The information in the following sections applies to analog systems.

### **Nodes**

A node is a point of physical connection between nets of continuous-time descriptions. Nodes obey conservation-law semantics.

**Modeling Concepts** 

### **Conservative Systems**

A *conservative system* is one that obeys the laws of conservation described by Kirchhoff's Potential and Flow laws. For additional information about these laws, see <u>"Kirchhoff's Laws"</u> on page 218.

In a conservative system, each node has two values associated with it: the potential of the node and the flow out of the node. Each branch in a conservative system also has two associated values: the potential across the branch and the flow through the branch.

#### **Reference Nodes**

The potential of a single node is defined with respect to a reference node. The reference node, called *ground* in electrical systems, has a potential of zero. Any net of continuous discipline can be declared to be ground, and in this case, the node associated with the net is the global reference node in the circuit. For information about declaring a ground, see "Ground Nodes" on page 65.

#### **Reference Directions**

Each branch has a reference direction for the potential and flow. For example, consider the following schematic. With the reference direction shown, the potential in this schematic is positive whenever the potential of the terminal marked with a plus sign is larger than the potential of the terminal marked with a minus sign.



Verilog-A uses associated reference directions. Consequently, a positive flow is defined as one that enters the branch through the terminal marked with the plus sign and exits through the terminal marked with the minus sign.

### Signal-Flow Systems

Unlike conservative systems, signal-flow systems associate only a single value with each node. Verilog-A supports signal-flow modeling.

**Modeling Concepts** 

### Mixed Conservative and Signal-Flow Systems

With Verilog-A, you can model systems that contain a mixture of conservative nodes and signal-flow nodes. Verilog-A accommodates this mixing with semantics that can be used for both kinds of nodes. With Verilog-AMS you can model systems containing digital domain information too, so you can mix conservative analog, signal flow analog, and digital modeling in one mixed-signal system.

### **Simulator Flow for Analog Systems**

After you specify the structure and behavior of a system, you submit the description to the simulator. For analog systems, the simulator then uses Kirchhoff's laws to develop equations that define the values and flows in the system. Because the equations are differential and nonlinear, the simulator does not solve them directly. Instead, the simulator uses an approximation and solves the equations iteratively at individual time points. The simulator controls the interval between the time points to ensure the accuracy of the approximation.

At each time point, iteration continues until two convergence criteria are satisfied. The first criterion requires that the approximate solution on this iteration be close to the accepted solution on the previous iteration. The second criterion requires that Kirchhoff's Flow Law be adequately satisfied. To indicate the required accuracy for these criteria, you specify tolerances. For a graphical representation of the analog iteration process, see the <u>Simulator Flow for Analog Systems</u> figure on page 26. For more details about how the simulator uses Kirchhoff's laws, see "Simulating an Analog System" on page 219.

**Modeling Concepts** 

### **Simulator Flow for Analog Systems**



2

# **Creating Modules**

This chapter describes how to use modules. The tasks involved in using modules are basic to modeling in Cadence  $^{^{\circledR}}$  Verilog  $^{^{\circledR}}$ -A.

- <u>Declaring Modules</u> on page 28
- <u>Declaring the Module Interface</u> on page 31
- <u>Defining Module Analog Behavior</u> on page 34
- <u>Using Internal Nodes in Modules</u> on page 39

**Creating Modules** 

### **Overview**

This chapter introduces the concept of modules. Additional information about modules is located in <u>Chapter 10</u>, "<u>Instantiating Modules and Primitives</u>," including detailed discussions about declaring and connecting ports and about instantiating modules.

The following definition for a digital to analog converter illustrates the form of a module definition. The entire module is enclosed between the keywords module and endmodule or macromodule and endmodule.

## **Declaring Modules**

To declare a module, use this syntax.

```
module_declaration ::=
        module keyword module identifier [ ( list of ports ) ];
        [ module items ]
        endmodule
module keyword ::=
        module
        macromodule
module items ::=
        { module_item }
        analog_block
module item ::=
        module_item_declaration
        parameter_override
        module_instantiation
        digital_continuous_assignment
        digital_gate_instantiation
        digital_udp_instantiation
```

**Creating Modules** 

digital\_specify\_block digital\_initial\_construct digital\_always\_construct module\_item\_declaration ::= parameter\_declaration aliasparam declaration input\_declaration output\_declaration inout\_declaration ground\_declaration integer\_declaration net discipline declaration real\_declaration genvar\_declaration branch declaration analog\_function\_declaration digital function declaration digital\_net\_declaration digital\_reg\_declaration digital\_time\_declaration digital\_realtime\_declaration digital\_event\_declaration digital task declaration parameter\_override ::= defparam list of param assignments ; module identifier The name of the module being declared. An ordered list of the module's ports. For details, see "Ports" on list\_of\_ports page 31. The different types of declarations and definitions. Note that you module\_items can have no more than one analog block in each module.

| For information about          | Read                                                                      |
|--------------------------------|---------------------------------------------------------------------------|
| Analog blocks                  | "Defining Module Analog Behavior" on page 34                              |
| Parameter overrides            | "Overriding Parameter Values in Instances" on page 173                    |
| Module instantiation           | "Instantiating Verilog-A Modules" on page 168                             |
| Digital continuous assignments | "Continuous Assignments" in Chapter 5 of<br>Verilog-XL Reference          |
| Digital gate instantiations    | "Gate and Switch Declaration Syntax" in Chapter 6 of Verilog-XL Reference |

# Cadence Verilog-AMS Language Reference Creating Modules

| For information about                 | Read                                                                                                                       |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Digital udp instantiations            | "UDP Instances" in Chapter 7 of Verilog-XL<br>Reference                                                                    |
| Digital specify blocks                | "Understanding Specify Blocks" in Chapter 12 of <i>Verilog-XL Reference</i>                                                |
| Digital initial constructs            | "initial Statement" in Chapter 8 of<br>Verilog-XL Reference                                                                |
| Digital always constructs             | "always Statement" in Chapter 8 of<br>Verilog-XL Reference                                                                 |
| Parameter declarations                | <u>"Parameters"</u> on page 51                                                                                             |
| Input, output, and inout declarations | "Port Direction" on page 32                                                                                                |
| Ground declarations                   | <u>"Ground Nodes"</u> on page 65                                                                                           |
| Integer declarations                  | "Integer Numbers" on page 50                                                                                               |
| Net discipline declarations           | "Net Disciplines" on page 63                                                                                               |
| Real declarations                     | <u>"Real Numbers"</u> on page 50                                                                                           |
| Branch declarations                   | "Named Branches" on page 66                                                                                                |
| Analog function declarations          | "User-Defined Functions" on page 163                                                                                       |
| Digital function declarations         | "Functions and Function Calling" in Chapter 9 of Verilog-XL Reference                                                      |
| Digital net declarations              | "Net and Register Declaration Syntax" in Chapter 3 of Verilog-XL Reference                                                 |
| Digital reg declarations              | "Net and Register Declaration Syntax" in Chapter 3 of Verilog-XL Reference                                                 |
| Digital time declarations             | "Integers and Times" in Chapter 3 of<br>Verilog-XL Reference                                                               |
| Digital realtime declarations         | "Real Numbers" in Chapter 3 of Verilog-XL Reference. (The simulator evaluates realtime and real declarations identically.) |
| Digital event declarations            | "Event Control" in Chapter 8 of Verilog-XL<br>Reference                                                                    |
| Digital task declarations             | "Tasks and Task Enabling" in Chapter 9 of<br>Verilog-XL Reference                                                          |

June 2005 30 Product Version 5.5 Creating Modules

### **Declaring the Module Interface**

Use the module interface declarations to define

- Name of the module
- Ports of the module
- Parameters of the module

For example, the module interface declaration

```
module res(p, n) ;
inout p, n ;
electrical p, n ;
parameter real r = 0 ;
```

declares a module named res, ports named p and n, and a parameter named r.

#### **Module Name**

To define the name for a module, put an identifier after the keyword module or macromodule. Ensure that the new module name is unique among other module, schematic, subcircuit, and model names, and any built-in Spectre<sup>®</sup> circuit simulator primitives. If your module has any ports, list them in parentheses following the identifier.

#### **Ports**

To declare the ports used in a module, use port declarations. To specify the type and direction of a port, use the related declarations described in this section.

For example, these code fragments illustrate possible port declarations.

**Creating Modules** 

Normally, you cannot use Q as the name of a port. However, if you need to use Q as a port name, you can use the special text macro identifier, VAMS\_ELEC\_DIS\_ONLY, as follows.

```
`define VAMS_ELEC_DIS_ONLY
`include "disciplines.vams"
(module 1, which uses a port called Q)
(module 2, which use a port called Q)
...
`include "disciplines.vams"
(module 3, which uses an access function called Q)
(module 4, which uses an access function called Q)
```

This macro undefines the sections in the disciplines.vams file that use Q, making it available for you to use as a port name. Consequently, when you need to use Q as an access function again, you need to include the disciplines.vams file again.

```
module exam5 (.b(p), .d(n)) // Defines the ports b and d, which are // connected to the signals p and n, // respectively
```

#### **Port Type**

To declare the type of a port, use a net discipline declaration in the body of the module. If you do not declare the type of a port, you can use the port only in a structural description. In other words, you can pass the port to module instances, but you cannot access the port in a behavioral description. Net discipline declarations are described in "Net Disciplines" on page 63.

Ports declared as vectors must use identical ranges for the port type and port direction declarations.

#### **Port Direction**

You must declare the port direction for every port in the list of ports section of the module declaration. To declare the direction of a port, use one of the following three syntaxes.

**Creating Modules** 

| input  | Declares that the signals on the port cannot be set, although they can be used in expressions.                                                 |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------|
| output | Declares that the signals on the port can be set, but they cannot be used in expressions.                                                      |
| inout  | Declares that the port is bidirectional. The signals on the port can be both set and used in expressions. inout is the default port direction. |

Ports declared as vectors must use identical ranges for the port type and port direction declarations.

In this release of Verilog-A,

- The compiler does not enforce correct application of input, output, and inout.
- You cannot use parameters to define constant\_expression.

### **Port Declaration Example**

Module daconv, described below, has nine ports. The compSig port is declared with a port direction of output, so that its value can be set. The other ports are declared with a port direction of input, so that their values can be read. The compSig port is declared as an analog port of the electrical discipline.

**Creating Modules** 

#### **Parameters**

With parameter (and dynamicparam) declarations, you specify parameters that can be changed when a module is used as an instance in a design. Using parameters lets you customize each instance.

For each parameter, you must specify a default value. You can also specify an optional type and an optional valid range. The following example illustrates how to declare parameters and variables in a module.



Module sdiode has a parameter, area, that defaults to 1. If area is not specified for an instance, it receives a value of 1. Similarly, the other parameters, is, n, cjo, m, phi, and tt, have specified default values too.

Module sdiode also defines three local variables: vd, id, and qd.

For more information about parameter declarations, see "Parameters" on page 51.

# **Defining Module Analog Behavior**

To define the analog (continuous time) behavioral characteristics of a module, you create an analog block. The simulator evaluates all the analog blocks in the various modules of a design as though the blocks are executing concurrently.

```
analog_block ::=
    analog analog statement
```

**Creating Modules** 

```
analog statement ::=
        analog seg block
        analog_branch_contribution
        analog_indirect_branch_assignment
        analog_procedural_assignment
        analog_conditional_statement
        analog for statement
        analog_case_statement
        analog_event_controlled_statement
        system_task_enable
        statement
statement ::=
        seq_block
        procedural_assignment
        conditional_statement
        loop statement
        case_statement
```

analog\_statement can appear only within the analog block.

statement can appear anywhere within the module, including within the analog block.

analog\_seq\_block and seq\_block are discussed in <u>"Sequential Block Statement"</u> on page 73.

In the analog block, you can code contribution statements that define relationships among analog signals in the module. For example, consider the following contribution statements:

```
V(n1, n2) <+ expression;
I(n1, n2) <+ expression;</pre>
```

where V(n1,n2) and I(n1,n2) represent potential and flow sources, respectively. You can define expression to be any combination of linear, nonlinear, algebraic, or differential expressions involving module signals, constants, and parameters.

The modules you write can contain at most a single analog block. When you use an analog block, you must place it after the interface declarations and local declarations.

Because the description in the analog block is a continuous-time behavioral description, you must not use blocking event control statements, such as blocking delays, events, or waits, within the block.

The following module includes an analog block and initial and always blocks. These blocks work together within a single module to define an analog to digital converter.

**Creating Modules** 

```
real a_vin
real d_vin_save;
req [7:0] b;
integer ii;
integer d fd;
initial begin
        b = 0;
        d_half_range = d_volt_range / 2;
        d_fd = $fopen("ms6.dat");
        $fstrobe(d_fd,"time\tb\td_vin\ta_vin\n");
        d vin = 0;
end
always begin
        #1;
        d vin = V(vin);
                                  // Probes the voltage.
        d_vin_save = d_vin;
        for (ii=0; ii < 8; ii = ii + 1) begin // Converts the voltage into
                                               // an 8-bit register.
                if (d_vin > d_half_range) begin
                        b[ii] = 1;
                d_vin = d_vin - d_half_range;
                end else b[ii] = 0;
                d_{vin} = d_{vin} * 2;
        end
        // Writes the digital output to a file.
        $fstrobe(d_fd,"%g\t%b\t%g\t%g",$abstime, b, d_vin_save, a_vin);
end
analog begin
      @(initial_step) begin
                a_freq = 10K;
      // input
      a_phase = 2*'M_PI*a_freq*$abstime;
      a_vin = a_amp*sin(a_phase);
      V(vin) <+ a amp*sin(a phase); // Creates a sinusoidal voltage source.
end
endmodule
```

### **Defining Analog Behavior with Control Flow**

You can also incorporate conditional control flow into a module. With control flow, you can define the behavior of a module in regions.

The following module, for example, describes a voltage deadband amplifier vdba. If the input voltage is greater than vin\_high or less than vin\_low, the amplifier is active. When the amplifier is active, the output is gain times the differential voltage between the input voltage

**Creating Modules** 

and the edge of the deadband. When the input is in the deadband between vin\_low and vin\_high, the amplifier is quiescent and the output voltage is zero.



**Creating Modules** 

The following graph shows the response of the vdba module to a sinusoidal source.



### **Using Integration and Differentiation with Analog Signals**

The relationships that you define among analog signals can include time domain differentiation and integration. Verilog-A provides a time derivative function, ddt, and two time integral functions, idt and idtmod, that you can use to define such relationships. For example, you might write a behavioral description for an inductor as follows.

```
module induc(p, n);
inout p, n;
electrical p, n;
parameter real L = 0;
    analog
        V(p, n) <+ ddt(L * I(p, n)) ;
endmodule</pre>
```

In module induc, the voltage across the external ports of the component is defined as equal to the time derivative of L times the current flowing between the ports.

To define a higher order derivative, you must use an internal node or signal. For example, module  $\mathtt{diff}\_2$  defines internal node  $\mathtt{diff}$ , and sets  $\mathtt{V}(\mathtt{diff})$  equal to the derivative of  $\mathtt{V}(\mathtt{in})$ . Then the module sets  $\mathtt{V}(\mathtt{out})$  equal to the derivative of  $\mathtt{V}(\mathtt{diff})$ , in effect taking the second order derivative of  $\mathtt{V}(\mathtt{in})$ .

```
module diff_2(in, out) ;
input in ;
output out ;
electrical in, out ;
electrical diff ; // Defines an internal node.
    analog begin
        V(diff) <+ ddt(V(in)) ;</pre>
```

**Creating Modules** 

```
V(out) <+ ddt(V(diff));
end
endmodule</pre>
```

For time domain integration, use the idt or idtmod functions, as illustrated in module integrator.

Module integrator sets the output voltage to the integral of the input voltage. The second term in the idt function is the initial condition. For more information on ddt, idtmod, and idt, refer to "Time Derivative Operator" on page 131, "Circular Integrator Operator" on page 133, and "Time Integral Operator" on page 132.

## **Using Internal Nodes in Modules**

Using Verilog-A, you can implement complex designs in a variety of different ways. For example, you can define behavior in modules at the leaf level and use the top-level module to define the structure of the system. You can also define structure within modules by defining internal nodes. With internal nodes, you can directly define behavior in the module, or you can introduce internal nodes as a means of solving higher order differential equations that define the network.

## **Using Internal Nodes in Behavioral Definitions**

Consider the following RLC circuit.



**Creating Modules** 

Module rlc\_behav uses an internal node n1 and the ports in, ref, and out, to define directly the behavioral characteristics of the RLC circuit. Notice how n1 does not appear in the list of ports for the module.

```
module rlc_behav(in, out, ref);
inout in, out, ref;
electrical in, out, ref;
parameter real R=1, L=1, C=1;

   electrical n1;

   analog begin
       V(in, n1) <+ R*I(in, n1);
       V(n1, out) <+ L*ddt(I(n1, out));
       I(out, ref) <+ C*ddt(V(out, ref));
end
endmodule</pre>
```

## **Using Internal Nodes in Higher Order Systems**

You can also represent the RLC circuit by its governing differential equations. The transfer function is given by

$$H(s) = \frac{1}{LCs^2 + RCs + 1} = \frac{V_{out}}{V_{in}}$$

In the time domain, this becomes

$$V_{out} = V_{in} - R \cdot C \cdot \dot{V}_{out} - L \cdot C \cdot \ddot{V}_{out}$$

If you set

$$V_{n1} = \dot{V}_{out}$$

you can write

$$V_{out} = V_{in} - R \cdot C \cdot V_{n1} - L \cdot C \cdot \dot{V}_{n1}$$

Module rlc\_high\_order implements these descriptions.

```
module rlc_high_order(in, out, ref);
inout in, out, ref;
electrical in, out, ref;
parameter real R=1, L=1, C=1;
```

**Creating Modules** 

```
electrical n1 ;
analog begin
     V(n1, ref) <+ ddt(V(out, ref)) ;
     V(out, ref) <+ V(in) - (R*C*V(n1) - L*ddt(V(n1))*C ;
end
endmodule</pre>
```

June 2005 41 Product Version 5.5

# Cadence Verilog-AMS Language Reference Creating Modules

June 2005 42 Product Version 5.5

3

## **Lexical Conventions**

A Cadence<sup>®</sup> Verilog<sup>®</sup>-A source text file is a stream of lexical tokens arranged in free format. For information, see, in this chapter,

- White Space on page 44
- Comments on page 44
- <u>Identifiers</u> on page 44
- Numbers on page 46
- Strings on page 47

#### See also

- Operators for Analog Blocks on page 81
- The information about strings in <u>Displaying Results</u> on page 151
- Verilog-A Keywords on page 415

Lexical Conventions

## White Space

White space consists of blanks, tabs, new-line characters, and form feeds. Verilog-A ignores these characters except in strings or when they separate other tokens. For example, this code fragment

## **Comments**

In Verilog-A, you can designate a comment in either of two ways.

A one-line comment starts with the two characters // (provided they are not part of a string) and ends with a new-line character. Within a one-line comment, the characters / /, /\*, and \*/ have no special meaning. A one-line comment can begin anywhere in the line.

```
//
// This code fragment contains four one-line comments.
parameter real vos ; // vos is the offset voltage
//
```

A block comment starts with the two characters /\* (provided they are not part of a string) and ends with the two characters \*/. Within a block comment, the characters /\* and / have no special meaning.

```
/*
* This is an example of a block comment. A block
comment can continue over several lines, making it
easy to add extended comments to your code.
*/
```

## **Identifiers**

You use an identifier to give a unique name to an object, such as a variable declaration or a module, so that the object can be referenced from other places. There are two kinds of identifiers: *ordinary identifiers* and *escaped names*. Both kinds are case sensitive.

June 2005 44 Product Version 5.5

Lexical Conventions

## **Ordinary Identifiers**

The first character of an ordinary identifier must be a letter or an underscore character (\_), but the remaining characters can be any sequence of letters, digits, dollar signs (\$), and the underscore. Examples include

```
unity_gain_bandwidth
holdValue
HoldTime
bus$2
```

### **Escaped Names**

Escaped names start with the backslash character (\) and end with white space. Neither the backslash character nor the terminating white space is part of the identifier. Therefore, the escaped name \pin2 is the same as the ordinary identifier pin2.

An escaped name can include any of the printable ASCII characters (the decimal values 33 through 126 or the hexadecimal values 21 through 7E). Examples of escaped names include

```
\busa+index
\-clock
\!!!error-condition!!!
\net1\\net2
\{a,b}
\a*(b+c)
```

## **Scope Rules**

In Verilog-A, each module, task, function, analog function, and named block that you define creates a new scope. Within a scope, an identifier can declare only one item. This rule means that within a scope you cannot declare two variables with the same name, nor can you give an instance the same name as a node connecting that instance.

Any object referenced from a named block must be declared in one of the following places.

- Within the named block
- Within a named block or module that is higher in the branch of the name tree

To find a referenced object, the simulator first searches the local scope. If the referenced object is not found in the local scope, the simulator moves up the name tree, searching through containing named blocks until the object is found or the module boundary is reached. If the module boundary is reached before the object is found, the simulator issues an error.

Lexical Conventions

## **Numbers**

Verilog-A supports two basic literal data types for arithmetic operations: *integer numbers* and *real numbers*.

#### **Integer Numbers**

The syntax for an integer constant is

For information about digital\_octal\_number, digital\_binary\_number, and digital\_hex\_number, see the "Numbers" section in the "Lexical Conventions" chapter, of the Verilog-XL Reference

The simulator ignores the underscore character (\_), so you can use it anywhere in a decimal number except as the first character. Using the underscore character can make long numbers more legible.

Examples of integer constants include

#### **Real Numbers**

The syntax for a real constant is

Lexical Conventions

unit\_letter represents one of the scale factors listed in the following table. If you use unit\_letter, you must not have any white space between the number and the letter. Be certain that you use the correct case for the unit\_letter.

| unit_letter | Scale factor     | unit_letter | Scale factor      |
|-------------|------------------|-------------|-------------------|
| T =         | 10 <sup>12</sup> | k =         | 10 <sup>3</sup>   |
| G =         | 10 <sup>9</sup>  | m =         | 10 <sup>-3</sup>  |
| M =         | 10 <sup>6</sup>  | u =         | 10 <sup>-6</sup>  |
| K =         | 10 <sup>3</sup>  | n =         | 10 <sup>-9</sup>  |
|             |                  | p =         | 10 <sup>-12</sup> |
|             |                  | f =         | 10 <sup>-15</sup> |
|             |                  | a =         | 10 <sup>-18</sup> |

The simulator ignores the underscore character ( \_ ), so you can use it anywhere in a real number except as the first character. Using the underscore character can make long numbers more legible.

Examples of real constants include

For information on converting real numbers to integer numbers, see <u>"Converting Real Numbers to Integer Numbers"</u> on page 51.

## **Strings**

A string is a sequence of characters enclosed by quotation marks and contained on a single line. Strings used as operands in expressions and assignments are treated as unsigned

Lexical Conventions

integer constants represented by a sequence of 8-bit ASCII values, with one 8-bit ASCII value representing one character.

String variables, which are not supported in analog contexts, are variables of reg type with width equal to the number of characters in the string multiplied by 8.

For example, to store the 12 characters of the string "Hello world!" requires a reg 8 \* 12, or 96 bits wide.

```
reg [8*12:1] stringvar ;
initial begin
    stringvar = "Hello world!" ;
end
```

When a variable is larger than required to hold a value being assigned, the contents on the left are padded with zeros after the assignment. This is consistent with the padding that occurs during the assignment of nonstring values. If a string is larger than the destination string variable, the string is truncated to the left, and the leftmost characters are lost.

Strings can be manipulated using the Verilog HDL operators. The value being manipulated by the operator is the sequence of 8-bit ASCII values. For example,

```
module string_test;
reg [8*14:1] stringvar;
initial begin
stringvar = "Hello world";
$display("%s is stored as %h", stringvar, stringvar);
stringvar = {stringvar, "!!!"};
$display("%s is stored as %h", stringvar, stringvar);
end
endmodule
```

#### The output is

```
Hello world is stored as 00000048656c6c6f20776f726c64
Hello world!!! is stored as 48656c6c6f20776f726c64212121
```

June 2005 48 Product Version 5.5

## **Data Types and Objects**

The Cadence<sup>®</sup> Verilog<sup>®</sup>-A language defines these data types and objects. For information about how to use them, see the indicated locations.

- Integer Numbers on page 50
- Real Numbers on page 50
- Parameters on page 51
- Natures on page 54
- <u>Disciplines</u> on page 57
- Net Disciplines on page 63
- Ground Nodes on page 65
- Real Nets on page 65
- Named Branches on page 66
- Implicit Branches on page 67
- Digital Nets and Registers

For information about digital nets and registers, see the "Registers and Nets" section, in the "Data Types" chapter of the *Verilog-XL Reference*.

## **Integer Numbers**

Use the integer declaration to declare variables of type integer.

In Verilog-A, you can declare an integer number in a range at least as great as  $-2^{31}$  (-2,147,483,648) to  $2^{31}$ -1 (2,147,483,647).

To declare an array, specify the upper and lower indexes of the range. Be sure that each index is a constant expression that evaluates to an integer value.



Integers have different default initial values depending on how they are used. Integer variables whose values are assigned in an analog context default to an initial value of zero. Integer variables whose values are assigned in a digital context default to an initial value of  $\mathbf{x}$ .

## **Real Numbers**

Use the real declaration to declare variables of type real.

Data Types and Objects

In Verilog-A, you can declare real numbers in a range at least as great as  $10^{-37}$  to  $10^{+37}$ . To declare an array of real numbers, specify the upper and lower indexes of the range. Be sure that each index is a constant expression that evaluates to an integer value.

Real variables have default initial values of zero.

### **Converting Real Numbers to Integer Numbers**

Verilog-A converts a real number to an integer number by rounding the real number to the nearest integer. If the real number is equally distant from the two nearest integers, Verilog-A converts the real number to the integer farthest from zero. The following code fragment illustrates what happens when real numbers are assigned to integer numbers.

```
integer intvalA, intvalB, intvalC;
real realvalA, realvalB, realvalC;
realvalA = -1.7;
intvalA = realvalA; // intvalA is -2
realvalB = 1.5;
intvalB = realvalB; // intvalB is 2
realvalC = -1.5;
intvalC = realvalC; // intvalC is -2
```

If either operand in an expression is real, Verilog-A converts the other operand to real before applying the operator. This conversion process can result in a loss of information.

```
real realvar ;
realvar = 9.0 ;
realvar = 2/3 * realvar ; // realvar is 9.0, not 6.0
```

In this example, both 2 and 3 are integers, so 1 is the result of the division. Verilog-A converts 1 to 1.0 before multiplying the converted number by 9.0.

## **Parameters**

Use the parameter declaration to specify a module's parameters.

Data Types and Objects

opt\_type is described in "Specifying a Parameter Type" on page 52.

opt\_range is described in "Specifying Permissible Values" on page 53.

parameter\_identifier is the name of a parameter being declared.

As specified in the syntax, the right-hand side of each declarator\_init assignment must be a constant expression. You can include in the constant expression only constant numbers and previously defined parameters or dynamic parameters.

Parameters are constants, so you cannot change the value of a parameter at runtime. However, you can customize module instances by changing parameter values during compilation. See <u>"Overriding Parameter Values in Instances"</u> on page 173 for more information.

Consider the following code fragment. The parameter superior is defined by a constant expression that includes the parameter subord.

```
parameter integer subord = 8 ;
parameter integer superior = 3 * subord ;
```

In this example, changing the value of subord changes the value of superior too because the value of superior depends on the value of subord.

## **Specifying a Parameter Type**

You must specify a default for each parameter you define, but the parameter type specifier is optional. If you omit the parameter type specifier, Verilog-A determines the parameter type from the constant expression. If you do specify a type, and it conflicts with the type of the constant expression, your specified type takes precedence.

Implicitly declared types and explicitly declared types can make parameter values look different when you examine their values. For example, you create a module testtype.

```
module testtype;
parameter c= {3'b000, 3'b111}, f= 3.4;
parameter integer c1 = {3'b000, 3'b111}, f1 = 3.4;
endmodule
```

You then use Tcl commands to examine the values:

```
ncsim> describe c
c.....parameter [5:0] = 6'h07
ncsim> describe c1
```

Data Types and Objects

```
c1......parameter (integer) = 7
ncsim> describe f
f.....parameter (real) = 3.4
ncsim> describe f1
f1.....parameter (integer) = 3
```

These results occur because c is a 6-bit value but c1 is a 32-bit value (because it is explicitly declared as an integer).

The three parameter declarations in the following examples all have the same effect. The first example illustrates a case where the type of the expression agrees with the type specified for the parameter.

```
parameter integer rate = 13 ;
```

The second example omits the parameter type, so Verilog-A derives it from the integer type of the expression.

```
parameter rate = 13 ;
```

In the third example, the expression type is real, which conflicts with the specified parameter type. The specified type, integer, takes precedence.

```
parameter integer rate = 13.0
```

In all three cases, rate is declared as an integer parameter with the value 13.

## **Specifying Permissible Values**

Use the optional range specification to designate permissible values for a parameter. If you need to, you can specify more than one range.

```
opt range ::=
        from value_range_specifier
        exclude value_range_specifier
        exclude value_constant_expression
value range specifier ::=
        start_paren expression1 : expression2 end_paren
start_paren ::=
        E
end paren ::=
        ]
expression1 ::=
        constant_expression
        -inf
expression2 ::=
        constant_expression
        inf
```

Data Types and Objects

Ensure that the first expression in each range specifier is smaller than the second expression. Use a bracket, either "[" for the lower bound or "]" for the upper, to include an end point in the range. Use a parenthesis, either "(" for the lower bound or ")" for the upper, to exclude an end point from the range. To indicate the value infinity in a range, use the keyword inf. To indicate negative infinity, use -inf.

For example, the following declaration gives the parameter  $cur\_val$  the default of -15.0. The range specification allows  $cur\_val$  to acquire values in the range - $\infty$  <  $cur\_val$  < 0.

```
parameter real maxval = 0.0 ;
parameter real cur_val = -15.0 from (-inf:maxval) ;
The following declaration
parameter integer pos val = 30 from (0:40];
```

gives the parameter pos\_val the default of 30. The range specification for pos\_val allows it to acquire values in the range  $0 < pos_val <= 40$ .

In addition to defining a range of permissible values for a parameter, you can use the keyword exclude to define certain values as illegal.

```
parameter low = 10 ;
parameter high = 20 ;
parameter integer intval = 0 from [0:inf) exclude (low:high] exclude 5 ;
```

In this example, both a range of values, 10 < value <= 20, and the single value 5 are defined as illegal for the parameter intval.

## **Natures**

Use the nature declaration to define a collection of attributes as a nature. The attributes of a nature characterize the analog quantities that are solved for during a simulation. Attributes define the units (such as meter, gram, and newton), access symbols and tolerances associated with an analog quantity, and can define other characteristics as well. After you define a nature, you can use it as part of the definition of disciplines and other natures.

```
nature_declaration ::=
    nature nature_name
    [ nature_descriptions ]
    endnature

nature_name ::=
    nature_identifier

nature_descriptions ::=
    nature_description
    | nature_description nature_descriptions

nature_description ::=
    attribute = constant_expression;
```

Data Types and Objects

```
attribute ::=
    abstol
    access
    ddt_nature
    idt_nature
    units
    identifier
    Cadence_specific_attribute

Cadence_specific_attribute ::=
    huge
    blowup
    maxdelta
```

Each of your nature declarations must

- Be named with a unique identifier
- Include all the required attributes listed in <u>Table 4-3</u> on page 57.
- Be declared at the top level

This requirement means that you cannot nest nature declarations inside other nature, discipline, or module declarations.

The Verilog-A language specification allows you to define a nature in two ways. One way is to define the nature directly by describing its attributes. A nature defined in this way is a *base nature*, one that is not derived from another already declared nature or discipline.

The other way you can define a nature is to derive it from another nature or a discipline. In this case, the new nature is called a *derived nature*.

**Note:** This release of Verilog-A does not support derived natures.

## **Declaring a Base Nature**

To declare a base nature, you define the attributes of the nature. For example, the following code declares the nature current by specifying five attributes. As required by the syntax, the expression associated with each attribute must be a constant expression.

```
nature Mycurrent
   units = "A" ;
   access = I ;
   idt_nature = charge ;
   abstol = 1e-12 ;
   huge = 1e6 ;
endnature
```

Verilog-A provides the predefined attributes described in the "Predefined Attributes" table. Cadence provides the additional attributes described in <u>Table 4-2</u> on page 56. You can also declare user-defined attributes by declaring them just as you declare the predefined attributes. The Cadence AMS simulator ignores user-defined attributes, but other simulators

Data Types and Objects

might recognize them. When you code user-defined attributes, be certain that the name of each attribute is unique in the nature you are defining.

The following table describes the predefined attributes.

**Table 4-1 Predefined Attributes** 

| Attribute  | Description                                                                                                                                                                                                                                                                                                  |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| abstol     | Specifies a tolerance measure used by the simulator to determine when potential or flow calculations have converged. abstol specifies the maximum negligible value for signals associated with the nature. For more information, see "Convergence" on page 219.                                              |  |
| access     | Identifies the name of the access function for this nature. When this nature is bound to a potential value, access is the access function for the potential. Similarly, when this nature is bound to a flow value, access is the access function for the flow. Each access function must have a unique name. |  |
| units      | Specifies the units to be used for the value accessed by the access function.                                                                                                                                                                                                                                |  |
| idt_nature | Specifies a nature to apply when the idt or idtmod operators are used.                                                                                                                                                                                                                                       |  |
|            | Note: This release of Verilog-A ignores this attribute.                                                                                                                                                                                                                                                      |  |
| ddt_nature | Specifies a nature to apply when the ddt operator is used.                                                                                                                                                                                                                                                   |  |
|            | Note: This release of Verilog-A ignores this attribute.                                                                                                                                                                                                                                                      |  |

The next table describes the Cadence-specific attributes.

**Table 4-2 Cadence-Specific Attributes** 

| Attribute | Description                                                                                                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| huge      | Specifies the maximum change in signal value allowed during a single iteration. The simulator uses huge to facilitate convergence when signal values are very large. Default: 45.036e06 |
| blowup    | Specifies the maximum allowed value for signals associated with the nature. If the signal exceeds this value, the simulator reports an error and stops running. Default: 1.0e09         |
| maxdelta  | Specifies the maximum change allowed on a Newton-Raphson iteration. Default: 0.3                                                                                                        |

Data Types and Objects

The next table specifies the requirements for the predefined and Cadence-specific attributes.

**Table 4-3 Attribute Requirements** 

| Attribute  | Required or optional?         | The constant expression must be        |
|------------|-------------------------------|----------------------------------------|
| abstol     | Required                      | A real value                           |
| access     | Required for all base natures | An identifier                          |
| units      | Required for all base natures | A string                               |
| idt_nature | Optional                      | The name of a nature defined elsewhere |
| ddt_nature | Optional                      | The name of a nature defined elsewhere |
| huge       | Optional                      | A real value                           |
| blowup     | Optional                      | A real value                           |
| maxdelta   | Optional                      | A real value                           |

Consider the following code fragment, which declares two base natures.

```
nature Charge
   abstol = 1e-14 ;
   access = Q ;
   units = "coul" ;
   blowup = 1e8 ;
endnature

nature Current
   abstol = 1e-12 ;
   access = I ;
   units = "A" ;
endnature
```

Both nature declarations specify all the required attributes: abstol, access, and units. In each case, abstol is assigned a real value, access is assigned an identifier, and units is assigned a string.

The Charge declaration includes an optional Cadence-specific attribute called blowup that ends the simulation if the charge exceeds the specified value.

## **Disciplines**

Use the discipline declaration to specify the characteristics of a discipline. You can then use the discipline to declare nets and regs. You can also associate disciplines with ports, as

Data Types and Objects

discussed in <u>Chapter 11, "Mixed-Signal Aspects of Verilog-AMS."</u> Cadence provides definitions of many commonly used disciplines in the disciplines.vams file. For information, see Appendix C, "Standard Definitions."

You must declare a discipline at the top level. In other words, you cannot nest a discipline declaration inside other discipline, nature, or module declarations. Discipline identifiers have global scope, so you can use discipline identifiers to associate nets with disciplines (declare nets) inside any module.

## **Binding Natures with Potential and Flow**

The disciplines that you declare can bind

- One nature with potential
- One nature with potential and a different nature with flow
- Nothing with either potential or flow

A declaration of this latter form defines an *empty discipline*.

The following examples illustrate each of these forms.

The first example defines a single binding, one between potential and the nature Voltage. A discipline with a single binding is called a *signal-flow* discipline.

```
discipline voltage
    potential Voltage ; // A signal-flow discipline must be bound to potential.
enddiscipline
```

The next declaration, for the electrical discipline, defines two bindings. Such a declaration is called a *conservative discipline*.

```
discipline electrical
    potential Voltage ;
    flow Current ;
enddiscipline
```

Data Types and Objects

When you define a conservative discipline, you must be sure that the nature bound to potential is different from the nature bound to flow.

The third declaration defines an empty discipline. If you do not explicitly specify a domain for an empty discipline, the domain is determined by the connectivity of the net.

```
discipline neutral
enddiscipline
discipline interconnect
domain continuous
enddiscipline
```

In addition to declaring empty disciplines, you can also use a Verilog-A predefined empty discipline called wire.



A wire in Verilog-A has no specified domain, so do not assume that it is digital.

Use an empty discipline when you want to let the components connected to a net determine which potential and flow natures are used for the net.

### **Binding Domains with Disciplines**

The domain binding of a discipline indicates whether the signal value is an analog signal to be represented in continuous time or a digital signal to be represented in discrete time. The default domain is continuous for disciplines that are not empty. Signals in the continuous domain always have real values. Signals in the discrete domain can have real, integer, or binary (0, 1, x, or z) values.

The following example illustrates how to define a discipline for an analog signal. Because the default value for domain is continuous, the domain line in this example could be omitted.

```
discipline electrical
   domain continuous;
   potential Voltage;
   flow Current;
enddiscipline
```

The next example defines a discipline for a digital signal.

```
discipline logic
    domain discrete ;
enddiscipline
```

Data Types and Objects

## **Disciplines and Domains of Wires and Undeclared Nets**

Nets that do not have declared disciplines are evaluated as though they have empty disciplines. The effective domain of such nets is determined by how the nets are used.

- If the net is referenced in the digital context behavioral code or if its net type is other than wire, then the domain of the net is assumed to be discrete.
- If the net is bound only to ports and either has no declared net type or has a net type of wire, then the net has no domain binding.

## **Discipline Precedence**

Disciplines can be declared in several ways and if more than one of these ways applies to a single net, discipline conflicts can arise. Verilog-A resolves conflicts with the following precedence.

| Kind of Discipline Declaration                                                                                            | Precedence         |
|---------------------------------------------------------------------------------------------------------------------------|--------------------|
| A declaration from a module other than the module to which the net belongs using an out-of-module reference. For example, | Highest precedence |
| <pre>module example1 ;    electrical example2.net ; endmodule</pre>                                                       |                    |
| A local declaration of a net in the module to which it belongs. For example,                                              |                    |
| <pre>module example2 ;    electrical net ; endmodule</pre>                                                                |                    |
| `default_discipline used with qualifier only.                                                                             | -                  |
| `default_discipline logic trireg ;                                                                                        | <b>,</b>           |
| `default_discipline without qualifier or scope.                                                                           | Lowest             |
| `default_discipline logic ;                                                                                               | precedence         |

## **Compatibility of Disciplines**

Certain operations in Verilog-A, such as declaring branches, are allowed only if the disciplines involved are compatible. Apply the following rules to determine whether any two disciplines are compatible.

Any discipline is compatible with itself.

Data Types and Objects

- An empty discipline is compatible with all disciplines.
- Disciplines with the discrete domain attribute and the same signal value type, such as bit, real, or integer, are compatible.
- Disciplines with different domain attributes are incompatible.
- Other kinds of continuous disciplines are compatible or not compatible, as determined by following paths through <u>Figure 4-1</u> on page 61.

Figure 4-1 Analog Discipline Compatibility



Data Types and Objects

Consider the following declarations.

```
nature Voltage
    access = V ;
    units = "V" ;
    abstol = 1u ;
endnature
nature Current
    access = I ;
    units = "A" ;
    abstol = 1p ;
endnature
discipline emptydis
enddiscipline
discipline electrical
    potential Voltage ;
    flow Current ;
enddiscipline
discipline sig_flow_v
    potential Voltage ;
enddiscipline
```

To determine whether the electrical and sig\_flow\_v disciplines are compatible, follow through the discipline compatibility chart:

- Both electrical and sig\_flow\_v have defined natures for potential. Take the Yes branch.
- 2. In fact, electrical and sig\_flow\_v have the same nature for potential. Take the Yes branch.
- 3. electrical has a defined nature for flow, but sig\_flow\_v does not. Take the *No* branch to the *Disciplines are compatible* end point.

Now add these declarations to the previous lists.

```
nature Position
   access = x;
   units = "m";
   abstol = lu;
endnature

nature Force
   access = F;
   units = "N";
   abstol = ln;
endnature

discipline mechanical
   potential Position;
   flow force;
enddiscipline
```

The electrical and mechanical disciplines are not compatible.

1. Both disciplines have defined natures for potential. Take the Yes branch.

Data Types and Objects

2. The Position nature is not the same as the Voltage nature. Take the No branch to the Disciplines not compatible end point.

## **Net Disciplines**

Use the net discipline declaration to associate nets and regs with previously defined disciplines.

The initializers specified with the equals sign in the net\_type can be used only when the discipline\_identifier is a continuous discipline. The solver uses the initializer, if provided, as a nodeset value for the potential of the net. A null value in the constant\_array\_expr means that no nodeset value is being specified for that element of the bus. The initializers cannot include out-of-module references.

A net declared without a range is called a *scalar net*. A net declared with a range is called a *vector net*. In this release of Verilog-A, you cannot use parameters to define range limits.

The following example is illegal because a range, if defined, must be the first item after the discipline identifier and then applies to all of the listed net identifiers.

```
electrical AVDD, AVSS, BGAVSS, PD, SUB, [6:1] TRIM; // Illegal
```

**Note:** Cadence recommends that you specify the direction of a port before you specify the discipline. For example, in the following example the directions for out and in are specified before the electrical discipline declaration.

Consider the following declarations.

```
discipline emptydis enddiscipline
```

Data Types and Objects

```
module comp1 (out, in, unknown1, unknown2);
output out;
input in;
electrical out, in;
emptydis unknown1;  // Declared with an empty discipline
analog
    V(out) <+ 2 * V(in)
endmodule</pre>
```

Module comp1 has four ports: out, in, unknown1, and unknown2. The module declares out and in as electrical ports and uses them in the analog block. The port unknown1 is declared with an empty discipline and cannot be used in the analog block because there is no way to access its signals. However, unknown1 can be used in the list of ports, where it inherits natures from the ports of module instances that connect to it.

Because unknown2 appears in the list of ports without being declared in the body of the module, Verilog-A implicitly declares unknown2 as a scalar port with the default discipline. The default discipline type is wire, unless you use the `default\_discipline compiler directive to specify a different discipline. (For more information, see "Setting a Default Discrete Discipline for Signals" on page 215.)

Now consider a different example.

The five\_inputs module uses a port bus. Only one port name, portbus, appears in the list of ports but inside the module portbus is defined with a range.

Modules comp1 and five\_inputs illustrate the two ways you can use nets in a module.

- You can define the ports of a module by giving a list of nets on the module statement.
- You can describe the behavior of a module by declaring and using nets within the body of the module construct.

As you might expect, if you want to describe a conservative system, you must use conservative disciplines to define nets. If you want to describe a signal-flow or mixed signal-flow and conservative system, you can define nets with signal-flow disciplines.

As a result of port connections of analog nets, a single node can be bound to a number of nets of different disciplines.

Data Types and Objects

Current contributions to a node that is bound only to disciplines that have only potential natures, are illegal. The potential of such a node is the sum of all potential contributions, but flow for such a node is not defined.

Nets of signal flow disciplines in modules must not be bound to inout ports and you must not contribute potential to input ports.

To access the abstol associated with a nets's potential or flow natures, use the form

```
net.potential.abstol

Or
net.flow.abstol
```

For an example, see "Cross Event" on page 99.

## **Ground Nodes**

Use the ground declaration to declare global reference nodes.

```
ground_declaration ::=
    ground list_of_nets;
```

You use the ground declaration to specify an already declared net of continuous discipline. The node associated with that net then becomes the global reference node in the circuit. If used in behavioral code, the net must be used in only the differential source and probe forms. This requirement means that a form like V(gnd) is illegal but a form like V(in, gnd) is legal.

#### For example,

## **Real Nets**

Use the real net declaration to declare a data type that represents a real-valued physical connection between structural entities.

Data Types and Objects

```
real_net_declaration ::=
    wreal list_of_nets;
```

You can use a wreal net for real-valued nets that are driven by a single driver, such as a continuous assignment. If no driver is connected to a wreal net, the value of the net is zero. You can connect wreal nets only to other wreal nets, to expressions made up of wreal nets, or to wires being used only as interconnects. (You cannot connect wreal nets to wires in behavioral code.)

Real-valued port connections of buses and arrays are illegal.

In the following example, the real variable stim connects to the wreal net, in.

```
module foo(in, out);
input in;
output out;
wreal in; // Declares in as a wreal net.
electrical out;
analog begin
    V(out) <+ in;
endmodule
module top();
real stim; // Declares stim as a real variable.
wreal wr stim;
assign wr_stim = stim;
electrical load;
foo f1(wr_stim, load); // Connects stim to in.
always begin
    #1 \text{ stim} = \text{stim} + 0.1;
end
endmodule // top
```

## **Named Branches**

Use the branch declaration to declare a path between two nets of continuous discipline. Cadence recommends that you use named branches, especially when debugging with Tcl commands because, for example, it is easier to type value branch1 than it is to type value \vect1[5] vec2[1] and then compute the difference between the returned value.

Data Types and Objects

scalar\_net\_identifier must be either a scalar net or a single element of a vector net.

You can declare branches only in a module. You must not combine explicit and implicit branch declarations for a single branch. For more information, see "Implicit Branches" on page 67.

The scalar nets that the branch declaration associates with a branch are called the *branch terminals*. If you specify only one net, Verilog-A assumes that the other is ground. The branch terminals must have compatible disciplines. For more information, see <u>"Compatibility of Disciplines"</u> on page 60.

Consider the following declarations.

branch1 is legally declared because each branch terminal is a single element of a vector net. The second branch, branch2, is also legally declared because nodes scal and scal are both scalar nets.

## **Implicit Branches**

As Cadence recommends, you can refer to a named branch with only a single identifier. Alternatively, you might find it more convenient or clearer to refer to branches by their branch terminals. Most of the examples in this reference, including the following example, use this form of implicit branch declaration. You must not, however, combine named and implicit branch declarations for a single branch.

The previous example using implicit branches is equivalent to the following example using named branches.

```
module diode (a, c);
inout a, c;
electrical a, c;
branch (a,c) diode, (a,a) anode; // Declare named branches
parameter real rs=0, is=1e-14, tf=0, cjo=0, phi=0.7;
parameter real kf=0, af=1, ef=1;
```

Data Types and Objects

```
analog begin
    I(diode) <+ is*(limexp((V(diode)-rs*I(anode))/$vt) - 1);
    I(diode) <+ white_noise(2* `P_Q * I(diode));
    I(diode) <+ flicker_noise(kf*pow(abs(I(diode)),af),ef);
end
endmodule</pre>
```

5

## Statements for the Analog Block

This chapter describes the assignment statements and the procedural control constructs and statements that the Cadence<sup>®</sup> Verilog<sup>®</sup>-A language supports within the analog block. For information, see the indicated locations. The constructs and statements discussed include

- Procedural Assignment Statements in the Analog Block on page 70
- Branch Contribution Statement on page 70
- Indirect Branch Assignment Statement on page 72
- Sequential Block Statement on page 73
- Conditional Statement on page 74
- Case Statement on page 74
- Loop statements, including
  - Repeat Statement on page 75
  - □ While Statement on page 76
  - □ For Statement on page 76
- Generate Statement on page 77

Verilog-A also supports statements for use in digital contexts. For more information, see the "Assignments" and "Behavioral Modeling" chapters, in the *Verilog-XL Reference*.

## **Assignment Statements**

There are several kinds of assignment statements in Verilog-A: the procedural assignment statement, the branch contribution statement, and the indirect branch assignment statement are available for analog modeling. You use the procedural assignment statement to modify integer and real variables and you use the branch contribution and indirect branch assignment statements to modify branch values such as potential and flow.

Statements for the Analog Block

In addition, Verilog-A supports the continuous assignment statement and the procedural assignment statement for digital modeling. Continuous assignment statements can be used only outside of the initial, always, and analog blocks. For more information on these statements, see the "Assignments" chapter, in the *Verilog-XL Reference*.

### **Procedural Assignment Statements in the Analog Block**

Use the procedural assignment statement to modify integer and real variables.

The left-hand operand of the procedural assignment used in analog blocks must be a modifiable integer or real variable or an element of an integer or real array. The type of the left-hand operand determines the type of the assignment.

The right-hand operand can be any arbitrary scalar expression constituted from legal operands and operators.

In the following code fragment, the variable phase is assigned a real value. The value must be real because phase is defined as a real variable.

```
real phase ;
analog begin
    phase = idt( gain*V(in) ) ;
```

You can also use procedural assignment statements to modify array values. For example, if x is declared as

```
real r[0:3], sum ;
```

you can make assignments such as

```
r[0] = 10.1;
r[1] = 11.1;
r[2] = 12.1;
r[3] = 13.1;
sum = r[0] + r[1] + r[2] + r[3];
```

#### **Branch Contribution Statement**

Use the branch contribution statement to modify signal values.

Statements for the Analog Block

bvalue specifies a source branch signal. bvalue must consist of an access function applied to a branch. expression can be linear, nonlinear, or dynamic.

Branch contribution statements must be placed within the analog block.

As discussed in the following list, the branch contribution statement differs in important ways from the procedural assignment statement.

- You can use the procedural assignment statement only for variables, whereas you can use the branch contribution statement only for access functions.
- Using the procedural assignment statement to assign a number to a variable overrides the number previously contained in that variable. Using the branch contribution statement, however, adds to any previous contribution. (Contributions to flow can be viewed as adding new flow sources in parallel with previous flow sources. Contributions to value can be viewed as adding new value sources in series with previous value sources.)

#### **Evaluation of a Branch Contribution Statement**

For source branch contributions, the simulator evaluates the branch contribution statement as follows:

- 1. The simulator evaluates the right-hand operand.
- 2. The simulator adds the value of the right-hand operand to any previously retained value for the branch.
- 3. At the end of the evaluation of the analog block, the simulator assigns the summed value to the source branch.

For example, given a pair of nodes declared with the electrical discipline, the code fragment

```
V(n1, n2) <+ expr1 ;
V(n1, n2) <+ expr2 ;
is equivalent to
V(n1, n2) <+ expr1 + expr2 ;</pre>
```

Statements for the Analog Block

#### **Creating a Switch Branch**



When you contribute a flow to a branch that already has a value retained for potential, the simulator discards the value for potential and converts the branch to a flow source. Conversely, when you contribute a potential to a branch that already has a value retained for flow, the simulator discards the value for flow and converts the branch to a potential source. Branches converted from flow sources to potential sources, and vice versa, are known as *switch branches*. For additional information, see "Switch Branches" on page 225.

### **Indirect Branch Assignment Statement**

Use the indirect branch assignment statement when it is difficult to separate the target from the equation.

An indirect branch assignment has this format:

```
V(out) : V(in) == 0 ;
```

Read this as "find V(out) such that V(in) is zero." This example says that out should be driven with a voltage source and the voltage should be such that the given equation is satisfied. Any branches referenced in the equation are only probed and not driven, so in this example, V(in) acts as a voltage probe.

Indirect branch assignments can be used only within the analog block.

The next example models an ideal operational amplifier with infinite gain. The indirect assignment statement says "find V(out) such that V(pin, nin) is zero."

```
module opamp (out, pin, nin) ;
output out ;
input pin, nin ;
voltage out, pin, nin ;
analog
```

Statements for the Analog Block

```
V(\text{out}) : V(\text{pin, nin}) == 0 ; // Indirect assignment endmodule
```

Indirect assignments are incompatible with assignments made with the branch contribution statement. If you indirectly assign a value to a branch, you cannot then contribute to the branch by using the branch contribution statement.

## **Sequential Block Statement**

Use a sequential block when you want to group two or more statements together so that they act like a single statement.

```
seq_block ::=
    begin [ : block_identifier { block_item_declaration } ]
        { statement }
    end

block_item_declaration ::=
    parameter_declaration
    integer_declaration
    real_declaration
```

For information on statement, see "Defining Module Analog Behavior" on page 34.

The statements included in a sequential block run sequentially.

If you add a block identifier, you can also declare local variables for use within the block. All the local variables you declare are static. In other words, a unique location exists for each local variable, and entering or leaving the block does not affect the value of a local variable.

The following code fragment uses two named blocks, declaring a local variable in each of them. Although the variables have the same name, the simulator handles them separately because each variable is local to its own block.

```
integer j ;
...

for ( j = 0 ; j < 10 ; j=j+1 ) begin
    if ( j%2 ) begin : odd
        integer j ; // Declares a local variable
        j = j+1 ;
        $display ("Odd numbers counted so far = %d" , j ) ;
    end else begin : even
        integer j ; // Declares a local variable
        j = j+1 ;
        $display ("Even numbers counted so far = %d" , j ) ;
    end
end</pre>
```

Each named block defines a new scope. For additional information, see <u>"Scope Rules"</u> on page 45.

Statements for the Analog Block

#### **Conditional Statement**

Use the conditional statement to run a statement under the control of specified conditions.

```
conditional_statement ::=
    if ( expression ) statement1
    [ else statement2 ]
```

If expression evaluates to a nonzero number (true), the simulator executes statement1. If expression evaluates to zero (false) and the else statement is present, the simulator skips statement1 and executes statement2.

If expression consists entirely of genvar expressions, literal numerical constants, parameters, or the analysis function, statement1 and statement2 can include analog operators.

The simulator always matches an else statement with the closest previous if that lacks an else. In the following code fragment, for example, the first else goes with the inner if, as shown by the indentation.

```
if (index > 0)
   if (i > j) // The next else belongs to this if
     result = i ;
   else // This else belongs to the previous if
     result = j ;
else $strobe ("Index < 0"); // This else belongs to the first if</pre>
```

The following code fragment illustrates a particularly useful form of the if-else construct.

```
if ((value > 0)&&(value <= 1)) $strobe("Category A");
else if ((value > 1)&&(value <= 2)) $strobe("Category B");
else if ((value > 2)&&(value <= 3)) $strobe("Category C");
else if ((value > 3)&&(value <= 4)) $strobe("Category D");
else $strobe("Illegal value");</pre>
```

The simulator evaluates the expressions in order. If any one of them is true, the simulator runs the associated statement and ends the whole chain. The last else statement handles the default case, running if none of the other expressions is true.

#### **Case Statement**

Use the case construct to control which one of a series of statements runs.

Statements for the Analog Block

The default statement is optional. Using more than one default statement in a case construct is illegal.

The simulator evaluates each  $test\_expression$  in turn and compares it with expression. If there is a match, the statement associated with the matching  $test\_expression$  runs. If none of the expressions in  $text\_expression$  matches expression and if you coded a default case\_item, the default statement runs. If all comparisons fail and you did not code a default case\_item, none of the associated statements runs.

If expression and text\_expression are genvar expressions, parameters, or the analysis function, statement can include analog operators; otherwise, statement cannot include analog operators.

The following code fragment determines what range value is in. For example, if value is 1.5 the first comparison fails. The second test\_expression evaluates to 1 (true), which matches the case expression, so the \$strobe("Category B") statement runs.

```
real value ;
...

case (1)
    ((value > 0)&&(value <= 1)) : $strobe("Category A");
    ((value > 1)&&(value <= 2)) : $strobe("Category B");
    ((value > 2)&&(value <= 3)) : $strobe("Category C");
    ((value > 3)&&(value <= 4)) : $strobe("Category C");
    value <= 0 , value >= 4 : $strobe("Category D");
    value <= 0 , value >= 4 : $strobe("Out of range");
    default $strobe("Error. Should never get here.");
endcase
```

## Repeat Statement

Use the repeat statement when you want a statement to run a fixed number of times.

```
repeat_statement ::=
    repeat ( constant_expression ) statement
```

statement must not include any analog operators. For additional information, see <u>"Analog Operators"</u> on page 130.

The following example code repeats the loop exactly 10 times while summing the first 10 digits.

```
integer i, total ;
...

i = 0 ;
total = 0 ;
repeat (10) begin
    i = i + 1 ;
    total = total + i ;
end
```

Statements for the Analog Block

#### While Statement

Use the while statement when you want to be able to leave a loop when an expression is no longer valid.

```
while_statement ::=
    while ( expression ) statement
```

The while loop evaluates *expression* at each entry into the loop. If *expression* is nonzero (true), *statement* runs. If *expression* starts out as zero (false), *statement* never runs.

statement must not include any analog operators. For additional information, see <u>"Analog Operators"</u> on page 130.

The following code fragment counts the number of random numbers generated before rand becomes zero.

```
integer rand, count ;
...

rand = abs($random % 10);
count = 0;
while (rand) begin
    count = count + 1;
    rand = abs($random % 10);
end;
$strobe ("Count is %d", count);
```

### For Statement

Use the for statement when you want a statement to run a fixed number of times.

If initial\_assignment, expression, and step\_assignment are genvar expressions, the statement can include analog operators; otherwise, the statement must not include any analog operators. For additional information, see "Analog Operators" on page 130.

Use <code>initial\_assignment</code> to initialize an integer loop control variable that controls the number of times the loop executes. The simulator evaluates <code>expression</code> at each entry into the loop. If <code>expression</code> evaluates to zero, the loop terminates. If <code>expression</code> evaluates to a nonzero value, the simulator first runs <code>statement</code> and then runs <code>step\_assignment</code>. <code>step\_assignment</code> is usually defined so that it modifies the loop control variable before the simulator evaluates <code>expression</code> again.

Statements for the Analog Block

For example, to sum the first 10 even numbers, the repeat loop given earlier could be rewritten as a for loop.

#### **Generate Statement**

The generate statement is a looping construct that is unrolled at compile time. Use the generate statement to simplify your code or when you have a looping construct that contains analog operators. The generate statement can be used only within the analog block. The generate statement is supported only for backward compatibility.

index\_identifier is an identifier used in statement. When statement is unrolled, each occurrence of index\_identifier found in statement is replaced by a constant. You must be certain that nothing inside statement modifies the index.

In the first unrolled instance of <code>statement</code>, the compiler replaces each occurrence of <code>index\_identifier</code> by the value <code>start\_expr</code>. In the second instance, the compiler replaces each <code>index\_identifier</code> by the value <code>start\_expr</code> plus <code>incr\_expr</code>. In the third instance, the compiler replaces each <code>index\_identifier</code> by the value <code>start\_expr</code> plus twice the <code>incr\_expr</code>. This process continues until the replacement value is greater than the value of <code>end\_expr</code>.

If you do not specify incr\_expr, it takes the value +1 if end\_expr is greater than start\_expr. If end\_expr is less than start\_expr, incr\_expr takes the value -1 by default.

Statements for the Analog Block

The values of the start\_expr, end\_expr, and incr\_expr determine how the generate statement behaves.

| If                    | And           | Then the generate statement |
|-----------------------|---------------|-----------------------------|
| start_expr > end_expr | incr_expr > 0 | does not execute            |
| start_expr < end_expr | incr_expr < 0 | does not execute            |
| start_expr = end_expr |               | executes once               |

As an example of using the generate statement, consider the following module, which implements an analog-to-digital converter.

```
`define BITS 4
module adc (in, out) ;
input in ;
output [0: BITS - 1] out ;
electrical in ;
electrical [0: BITS - 1] out ;
parameter fullscale = 1.0, tdelay = 0.0, trantime = 10n ;
real samp, half ;
analog begin
    half = fullscale/2.0 ;
    samp = V(in);
    generate i ( BITS - 1,0) begin // default increment = -1
        V(out[i]) <+ transition(samp > half, tdelay, trantime);
        if (samp > half) samp = samp - half;
        samp = 2.0 * samp ;
    end
end
endmodule
```

Module adc is equivalent to the following module coded without using the generate statement.

```
define BITS 4
module adc_unrolled (in, out) ;
input in ;
output [0: BITS - 1] out ;
electrical in;
electrical [0: BITS - 1] out ;
parameter fullscale = 1.0, tdelay = 0.0, trantime = 10n ;
real samp, half;
analog begin
    half = fullscale/2.0 ;
    samp = V(in);
    V(out[3]) <+ transition(samp > half, tdelay, trantime);
    if (samp > half) samp = samp - half ;
    samp = 2.0 * samp ;
    V(out[2]) <+ transition(samp > half, tdelay, trantime);
    if (samp > half) samp = samp - half;
    samp = 2.0 * samp ;
```

Statements for the Analog Block

```
V(out[1]) <+ transition(samp > half, tdelay, trantime);
if (samp > half) samp = samp - half;
samp = 2.0 * samp;
V(out[0]) <+ transition(samp > half, tdelay, trantime);
if (samp > half) samp = samp - half;
samp = 2.0 * samp;
end
endmodule
```

**Note:** Because the generate statement is unrolled at compile time, you cannot use the SimVision debugging tool to examine the value of  $index\_identifier$  or to evaluate expressions that contain  $index\_identifier$ . For example, if  $index\_identifier$  is i, you cannot use a debugging command like print i nor can you use a command like print  $\{a[i]\}$ .

# Cadence Verilog-AMS Language Reference Statements for the Analog Block

6

# **Operators for Analog Blocks**

This chapter describes the operators that you can use in analog blocks and explains how to use them to form expressions. For basic definitions, see

- Unary Operators on page 83
- Binary Operators on page 85
- Bitwise Operators on page 88
- Ternary Operator on page 89

For information about precedence and short-circuiting, see

- Operator Precedence on page 90
- Expression Short-Circuiting on page 90

Verilog-A also supports additional operators for use in digital contexts. For more information, see the "Expressions" chapter, in the *Verilog-XL Reference*.

Operators for Analog Blocks

## **Overview of Operators**

An *expression* is a construct that combines operands with operators to produce a result that is a function of the values of the operands and the semantic meaning of the operators. Any legal operand is also an expression. You can use an expression anywhere Verilog-A requires a value.

A *constant expression* is an expression whose operands are constant numbers and previously defined parameters and whose operators all come from among the unary, binary, and ternary operators described in this chapter.

All of the operators (except ==, !=, ===, and !==), functions, and statements used in continuous contexts report an error if the expressions they operate on contain x or z bits.

The operators listed below, with the single exception of the conditional operator, associate from left to right. That means that when operators have the same precedence, the one farthest to the left is evaluated first. In this example

the simulator does the addition before it does the subtraction.

When operators have different precedence, the operator with the highest precedence (the smallest precedence number) is evaluated first. In this example

the division (which has a precedence of 2) is evaluated before the addition (which has a precedence of 3). For information on precedence, see "Operator Precedence" on page 90.

You can change the order of evaluation with parentheses. If you code

$$(A + B) / C$$

the addition is evaluated before the division.

The operators divide into three groups, according to the number of operands the operator requires. The groups are the unary operators, the binary operators, and the ternary operator.

Operators for Analog Blocks

## **Unary Operators**

The unary operators each require a single operand. The unary operators have the highest precedence of all the operators discussed in this chapter.

#### **Unary Operators**

| Operator | Precedence | Definition                    | Type of<br>Operands<br>Allowed | Example or Further Information                                                                                           |
|----------|------------|-------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| +        | 1          | Unary plus                    | Integer, real                  | I = +13;  // I = 13<br>I = +(-13);  // I = -13                                                                           |
| -        | 1          | Unary minus                   | Integer, real                  | R = -13.1; // $R = -13.1I = -(4-5);$ // $I = 1$                                                                          |
| 1        | 1          | Logical<br>negation           | Integer, real                  | <pre>I = !(1==1);  // I = 0 I = !(1==2);  // I = 1 I = !13.2;  // I = 0 /*Result is zero for a non- zero operand*/</pre> |
| ~        | 1          | Bitwise unary negation        | Integer                        | See the <u>Bitwise Unary Negation</u> <u>Operator</u> figure on page 89.                                                 |
| &        | 1          | Unary reduction AND           | integer                        | See <u>"Unary Reduction</u><br>Operators."                                                                               |
| ~&       | 1          | Unary reduction NAND          | integer                        | See <u>"Unary Reduction</u><br>Operators."                                                                               |
|          | 1          | Unary reduction OR            | integer                        | See <u>"Unary Reduction</u> Operators."                                                                                  |
| ~        | 1          | Unary reduction NOR           | integer                        | See <u>"Unary Reduction</u> Operators."                                                                                  |
| ^        | 1          | Unary reduction exclusive OR  | integer                        | See <u>"Unary Reduction</u><br>Operators."                                                                               |
| ^~ or ~^ | 1          | Unary reduction exclusive NOR | integer                        | See <u>"Unary Reduction</u><br>Operators."                                                                               |

### **Unary Reduction Operators**

The unary reduction operators perform bitwise operations on single operands and produce a single bit result. The reduction AND, reduction OR, and reduction XOR operators first apply the following logic tables between the first and second bits of the operand to calculate a result.

Operators for Analog Blocks

Then for the second and subsequent steps, these operators apply the same logic table to the previous result and the next bit of the operand, continuing until there is a single bit result.

The reduction NAND, reduction NOR, and reduction XNOR operators are calculated in the same way, except that the result is inverted.

Reduction operators can be used in the initial and always blocks of modules but are not supported in the analog block of Verilog-AMS modules.

#### **Unary Reduction AND Operator**

| & | 0 | 1 |
|---|---|---|
| 0 | 0 | 0 |
| 1 | 0 | 1 |

#### **Unary Reduction OR Operator**

| I | 0 | 1 |
|---|---|---|
| 0 | 0 | 1 |
| 1 | 1 | 1 |

#### **Unary Reduction Exclusive OR Operator**

| ٨ | 0 | 1 |
|---|---|---|
| 0 | 0 | 1 |
| 1 | 1 | 0 |

Operators for Analog Blocks

## **Binary Operators**

The binary operators each require two operands.

#### **Binary Operators**

| Operator | Precedence | Definition                                                                                     | Type of<br>Operands<br>Allowed | Example or Further Information                                                  |
|----------|------------|------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------|
| +        | 3          | a plus b                                                                                       | Integer, real                  | R = 10.0 + 3.1; // R = 13.1                                                     |
| -        | 3          | a minus b                                                                                      | Integer, real                  | I = 10 - 13; // I = -3                                                          |
| *        | 2          | a multiplied by b                                                                              | Integer, real                  | R = 2.2 * 2.0; // R = 4.4                                                       |
| /        | 2          | a divided by b                                                                                 | Integer, real                  | I = 9 / 4;  // I = 2<br>R = 9.0 / 4;  // R = 2.25                               |
| %        | 2          | a modulo b                                                                                     | Integer, real                  | <pre>I = 10 % 5;</pre>                                                          |
| <        | 5          | a less than b;<br>evaluates to 0<br>or 1                                                       | Integer, real                  | I = 5 < 7;  // I = 1<br>I = 7 < 5;  // I = 0                                    |
| >        | 5          | <ul><li>a greater than</li><li>b; evaluates to</li><li>0 or 1</li></ul>                        | Integer, real                  | I = 5 > 7;  // I = 0<br>I = 7 > 5;  // I = 1                                    |
| <=       | 5          | a less than or equal to b; evaluates to 0 or 1                                                 | Integer, real                  | I = 5.0 <= 7.5; // I = 1<br>I = 5.0 <= 5.0; // I = 1<br>I = 5 <= 4; // I = 0    |
| >=       | 5          | a greater than or equal to b; evaluates to 0 or 1                                              | Integer, real                  | I = 5.0 >= 7;  // I = 0<br>I = 5.0 >= 5;  // I = 1<br>I = 5.0 >= 4.8; // I = 1  |
| ==       | 6          | a equal to $b$ ;<br>evaluates to 0,<br>1, or $x$ (if any bit<br>of $a$ or $b$ is $x$ or<br>z). | Integer, real                  | I = 5.2 == 5.2; // I = 1<br>I = 5.2 == 5.0; // I = 0<br>I = 1 == 1'bx; // I = x |

# Cadence Verilog-AMS Language Reference Operators for Analog Blocks

## **Binary Operators**, continued

| Operator | Precedence | Definition                                                                                | Type of<br>Operands<br>Allowed | Example or Further Information                                                            |
|----------|------------|-------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------|
| ! =      | 6          | a not equal to $b$ ; evaluates to 0, 1, or $x$ (if any bit of $a$ or $b$ is $x$ or $z$ ). | Integer, real                  | I = 5.2 != 5.2; // I = 0<br>I = 5.2 != 5.0; // I = 1                                      |
| ===      | 6          | case equality; $x$ and $z$ bits included; evaluates to 0 or 1                             | integer                        | I = 1 === 1'bx; // I = 0                                                                  |
| !==      | 6          | case inequality;<br>X and Z bits<br>included;<br>evaluates to 0<br>or 1                   | integer                        | I = 1 !== 1'bx; // I = 1                                                                  |
| &&       | 10         | Logical AND;<br>evaluates to 0<br>or 1                                                    | Integer, real                  |                                                                                           |
|          | 11         | Logical OR;<br>evaluates to 0<br>or 1                                                     | Integer, real                  | I = (1==2)   (2==2);  // I = 1<br>I = (1==2)   (2==3);  // I = 0<br>I = 13   0;  // I = 1 |
| &        | 7          | Bitwise binary<br>AND                                                                     | Integer                        | See the <u>Bitwise Binary AND</u> <u>Operator</u> figure on page 88.                      |
|          | 9          | Bitwise binary<br>OR                                                                      | Integer                        | See the <u>Bitwise Binary OR</u> <u>Operator</u> figure on page 88.                       |
| ^        | 8          | Bitwise binary exclusive OR                                                               | Integer                        | See the <u>Bitwise Binary Exclusive</u><br>OR Operator figure on page 88.                 |
| ^~       | 8          | Bitwise binary exclusive NOR (Same as ~^)                                                 | Integer                        | See the <u>Bitwise Binary Exclusive</u> NOR Operator figure on page 88.                   |
| ~^       | 8          | Bitwise binary exclusive NOR (Same as ^~)                                                 | Integer                        | See the <u>Bitwise Binary Exclusive</u> NOR Operator figure on page 88.                   |

# Cadence Verilog-AMS Language Reference Operators for Analog Blocks

#### **Binary Operators**, continued

| Operator | Precedence | Definition               | Type of<br>Operands<br>Allowed | Example or Further Information                                           |
|----------|------------|--------------------------|--------------------------------|--------------------------------------------------------------------------|
| <<       | 4          | a shifted b bits<br>left | Integer                        | I = 1 << 2;  // I = 4<br>I = 2 << 2;  // I = 8<br>I = 4 << 2;  // I = 16 |
| >>       | 4          | a shifted b bits right   | Integer                        | I = 4 >> 2;  // I = 1<br>I = 2 >> 2;  // I = 0                           |
| or       | 11         | Event OR                 | Event expression               | @(initial_step or cross(V(vin)-1))                                       |

Operators for Analog Blocks

#### **Bitwise Operators**

The bitwise operators evaluate to integer values. Each operator combines a bit in one operand with the corresponding bit in the other operand to calculate a result according to these logic tables.

#### **Bitwise Binary AND Operator**

| & | 0 | 1 |
|---|---|---|
| 0 | 0 | 0 |
| 1 | 0 | 1 |

#### **Bitwise Binary OR Operator**

| I | 0 | 1 |
|---|---|---|
| 0 | 0 | 1 |
| 1 | 1 | 1 |

#### **Bitwise Binary Exclusive OR Operator**

| ۸ | 0 | 1 |
|---|---|---|
| 0 | 0 | 1 |
| 1 | 1 | 0 |

#### **Bitwise Binary Exclusive NOR Operator**

| ^~ or ~^ | 0 | 1 |
|----------|---|---|
| 0        | 1 | 0 |
| 1        | 0 | 1 |

Operators for Analog Blocks

#### **Bitwise Unary Negation Operator**

| ~ |   |
|---|---|
| 0 | 1 |
| 1 | 0 |

## **Ternary Operator**

There is only one ternary operator, the conditional operator. The conditional operator has the lowest precedence of all the operators listed in this chapter.

#### **Conditional Operator**

| Operator | Precedence | Definition          | Type of<br>Operands<br>Allowed | Example or Further Information                         |
|----------|------------|---------------------|--------------------------------|--------------------------------------------------------|
| ?:       | 12         | exp?t_exp:<br>f_exp | Valid expressions              | I= 2==3 ? 1:0; // I = 0<br>R= 1==1 ? 1.0:0.0; // R=1.0 |

A complete conditional operator expression looks like this:

```
conditional_expr ? true_expr : false_expr
```

If  $conditional\_expr$  is true, the conditional operator evaluates to  $true\_expr$ , otherwise to  $false\_expr$ .

The conditional operator is right associative.

This operator performs the same function as the if-else construct. For example, the contribution statement

```
V(out) <+ V(in) > 2.5 ? 0.0 : 5.0 ;
```

#### is equivalent to

```
If (V(in) > 2.5)
    V(out) <+ 0.0;
else
    V(out) <+ 5.0;</pre>
```

Operators for Analog Blocks

## **Operator Precedence**

The following table summarizes the precedence information for the unary, binary, and ternary operators. Operators at the top of the table have higher precedence than operators lower in the table.

| Precedence | Operators                 |                    |
|------------|---------------------------|--------------------|
| 1          | + - ! ~ (unary)           | Highest precedence |
| 2          | * / %                     |                    |
| 3          | + - (binary)              |                    |
| 4          | << <i>&gt;&gt;</i>        |                    |
| 5          | <<=>>=                    |                    |
| 6          | == != === !==             |                    |
| 7          | &                         |                    |
| 8          | ^ ~^ ^~                   |                    |
| 9          |                           |                    |
| 10         | &&                        |                    |
| 11         |                           | ▼                  |
| 12         | ?: (conditional operator) | Lowest precedence  |

## **Expression Short-Circuiting**

Sometimes the simulator can determine the value of an expression containing logical AND ( && ), logical OR (  $|\ |\ )$ , or bitwise AND ( &) without evaluating the entire expression. By taking advantage of such expressions, the simulator operates more efficiently.

7

## **Built-In Mathematical Functions**

This chapter describes the mathematical functions provided by the Cadence<sup>®</sup> Verilog<sup>®</sup>-A language. These functions include

- Standard Mathematical Functions on page 92
- Trigonometric and Hyperbolic Functions on page 92
- Controlling How Math Domain Errors Are Handled on page 93

Because the simulator uses differentiation to evaluate expressions, Cadence recommends that you use only mathematical expressions that are continuously differentiable. To prevent run-time domain errors, make sure that each argument is within a function's domain.

**Built-In Mathematical Functions** 

## **Standard Mathematical Functions**

These are the standard mathematical functions supported by Verilog-A. The operands must be integers or real numbers.

| Function    | Description                                                             | Domain                                                          | Returned Value                                        |
|-------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------|
| abs(x)      | Absolute                                                                | All x                                                           | Integer, if $x$ is integer; otherwise, real           |
| ceil(x)     | Smallest integer larger than or equal to $x$                            | All x                                                           | Integer                                               |
| $\exp(x)$   | Exponential. See also<br>"Limited Exponential<br>Function" on page 131. |                                                                 | Real                                                  |
| floor(x)    | Largest integer less than or equal to $\boldsymbol{x}$                  | All x                                                           | Integer                                               |
| ln(x)       | Natural logarithm                                                       | <i>x</i> > 0                                                    | Real                                                  |
| log(x)      | Decimal logarithm                                                       | <i>x</i> > 0                                                    | Real                                                  |
| $\max(x,y)$ | Maximum                                                                 | All $x$ , all $y$                                               | Integer, if $x$ and $y$ are integers; otherwise, real |
| $\min(x,y)$ | Minimum                                                                 | All $x$ , all $y$                                               | Integer, if $x$ and $y$ are integers; otherwise, real |
| pow(x,y)    | Power of $(x^y)$                                                        | All y, if $x > 0$<br>y > 0, if $x = 0$<br>y integer, if $x < 0$ | Real                                                  |
| sqrt(x)     | Square root                                                             | <i>x</i> >= 0                                                   | Real                                                  |

## **Trigonometric and Hyperbolic Functions**

These are the trigonometric and hyperbolic functions supported by Verilog-A. The operands must be integers or real numbers. The simulator converts operands to real numbers if necessary.

**Built-In Mathematical Functions** 

The trigonometric and hyperbolic functions require operands specified in radians.

| Function   | Description            | Domain                                          |
|------------|------------------------|-------------------------------------------------|
| sin(x)     | Sine                   | All x                                           |
| $\cos(x)$  | Cosine                 | $All\ x$                                        |
| tan(x)     | Tangent                | $x \neq n\left(\frac{\pi}{2}\right)$ , n is odd |
| asin(x)    | Arc-sine               | -1 <= <i>x</i> <= 1                             |
| acos(x)    | Arc-cosine             | -1 <= <i>x</i> <= 1                             |
| atan(x)    | Arc-tangent            | AII x                                           |
| atan2(x,y) | Arc-tangent of $x/y$   | All $x$ , all $y$                               |
| hypot(x,y) | $Sqrt(x^2 + y^2)$      | All $x$ , all $y$                               |
| sinh(x)    | Hyperbolic sine        | $All\ x$                                        |
| cosh(x)    | Hyperbolic cosine      | $All\ x$                                        |
| tanh(x)    | Hyperbolic tangent     | $All\ x$                                        |
| asinh(x)   | Arc-hyperbolic sine    | AII x                                           |
| acosh(x)   | Arc-hyperbolic cosine  | x >= 1                                          |
| atanh(x)   | Arc-hyperbolic tangent | -1 <= <i>x</i> <= 1                             |

## **Controlling How Math Domain Errors Are Handled**

To control how math domain errors are handled in AHDL, you can use the options ahdldomainerror parameter. (In Verilog-AMS code, this parameter can be used only in the analog block.) This parameter controls how domain (out-of-range) errors in AHDL math functions such as log or atan are handled and determines what kind of message is issued when a domain error is found.

The ahdldomainerror parameter format is

Name options ahdldomainerror=value

where the syntax items are defined as follows.

**Built-In Mathematical Functions** 

The unique name you give to the options statement. The Spectre Name

simulator uses this name to identify this statement in error or

annotation messages

value

If a domain error occurs, no message is issued. The simulation none

continues with the argument of the math function set to the nearest

reasonable number to the invalid argument.

For example, if the `sqrt() function is passed a negative value,

the argument is reset to 0.0.

If a domain error occurs, a warning message is issued. The warning

> simulation continues with the argument of the math function set to the nearest reasonable number to the invalid argument. This is the

default.

For example, if the `sgrt() function is passed a negative value,

the argument is reset to 0.0.

If a domain error occurs, a message such as the following (which, error

in this example, indicates a problem with the `sqrt function) is

issued.

Fatal error found by spectre during IC analysis, during

transient analysis `mytran'.
"acosh.va" 20: r1: negative argument passed to `sqrt()'.

(value passed was -1.000000)

The simulation then terminates.

For example, you might have the following in a Spectre control file to ensure that simulation stops when a domain error occurs.

myoption options ahdldomainerror=error

June 2005 94 Product Version 5.5

8

## **Detecting and Using Events**

During a simulation, the simulator generates analog and digital events that you can use to control the behavior of your modules. The simulator generates some of these events automatically at various stages of the simulation. The simulator generates other events in accordance with criteria that you specify. Your modules can detect either kind of event and use the occurrences to determine whether specified statements run.

This chapter discusses the following kinds of events

- <u>Initial\_step Event</u> on page 97
- Final step Event on page 98
- Cross Event on page 99
- Above Event on page 100
- <u>Timer Event</u> on page 102

The Cadence Verilog<sup>®</sup>-AMS language also supports events for digital contexts. For more information, see the "Event Control" section in the "Behavioral Modeling" chapter of the *Verilog-XL Reference*.

## **Detecting and Using Events**

Use the @ operator to run a statement under the control of particular events.

```
event_control_statement ::=
    @ ( event_expr ) statement ;

event_expr ::=
    simple_event [ or event_expr ]

simple_event ::=
    initial_step_event
    final_step_event
    cross_event
    timer_event
    expression_event
    named_event
    posedge_event
    negedge_event
```

statement is the statement controlled by event\_expr. The statement must not be a contribution statement and must not contain any analog operators. The statement:

- Cannot include expressions that use analog operators.
- Cannot be a contribution statement.

simple\_event is an event that you want to detect. The behavior depends on the context:

- In the analog context, when, and only when, simple\_event occurs, the simulator runs statement. Otherwise, statement is skipped. The kinds of simple events are described in the following sections.
- In the digital context, processing of the block is prevented until the event expression evaluates to true.

If you want to detect more than one kind of event, you can use the event or operator. Any one of the events joined with the event or operator causes the simulator to run <code>statement</code>. The following fragment, for example, sets <code>V(out)</code> to zero or one at the beginning of the analysis and at any time <code>V(sample)</code> crosses the value 2.5.

```
analog begin
   @(initial_step or cross(V(sample)-2.5, +1)) begin
        vout = (V(in) > 2.5);
   end
   V(out) <+ vout;
end</pre>
```

| For information on | See                             |
|--------------------|---------------------------------|
| initial_step_event | "Initial step Event" on page 97 |
| final_step_event   | "Final step Event" on page 98   |

**Detecting and Using Events** 

| For information on | See                                                  |
|--------------------|------------------------------------------------------|
| cross_event        | <u>"Cross Event"</u> on page 99                      |
| above_event        | "Above Event" on page 100                            |
| timer_event        | <u>"Timer Event"</u> on page 102                     |
| expression_event   | "Event Control" in Chapter 8 of Verilog-XL Reference |
| named_event        | "Event Control" in Chapter 8 of Verilog-XL Reference |
| posedge_event      | "Event Control" in Chapter 8 of Verilog-XL Reference |
| negedge_event      | "Event Control" in Chapter 8 of Verilog-XL Reference |

#### Initial\_step Event

The simulator generates an initial\_step event during the solution of the first point in specified analyses, or, if no analyses are specified, during the solution of the first point of every analysis. Use the initial\_step event to perform an action that should occur only at the beginning of an analysis.

If the string in <code>analysis\_identifier</code> matches the analysis being run, the simulator generates an initial\_step event during the solution of the first point of that analysis. If you do not specify <code>analysis\_list</code>, the simulator generates an initial\_step event during the solution of the first point, or initial DC analysis, of every analysis.

In this release of Verilog-A, the initial\_step event is supported for the ac, noise, tran, and dc sweep analyses.

The initial\_step event is predefined, so you cannot redefine it in your model.

You can detect initial\_step events only from within the analog block.

**Detecting and Using Events** 

#### Final\_step Event

The simulator generates a final\_step event during the solution of the last point in specified analyses, or, if no analyses are specified, during the solution of the last point of every analysis. Use the final\_step event to perform an action that should occur only at the end of an analysis.

```
final_step_event ::=
        final_step [ ( analysis_list ) ]
analysis_list ::=
        analysis_name { , analysis_name }
analysis_name ::=
        "analysis identifier"
```

If the string in <code>analysis\_identifier</code> matches the analysis being run, the simulator generates a final\_step event during the solution of the last point of that analysis. If you do not specify <code>analysis\_list</code>, the simulator generates a final\_step event during the solution of the last point of every analysis.

In this release of Verilog-A, the final\_step event is supported for the ac, noise, tran, and dc sweep analyses.

The final\_step event is predefined, so you cannot redefine it in your model.

You can detect final\_step events only from within the analog block.

You might use the final\_step event to print out the results at the end of an analysis. For example, module bit\_error\_rate measures the bit-error of a signal and prints out the results at the end of the analysis. (This example also uses the timer event, which is discussed in <u>"Timer Event"</u> on page 102.)

```
module bit_error_rate (in, ref) ;
input in, ref;
electrical in, ref;
parameter real period=1, thresh=0.5;
integer bits, errors;
analog begin
    @(initial_step) begin
       bits = 0;
        errors = 0;
                                        // Initialize the variables
    end
    @(timer(0, period)) begin
        if ((V(in) > thresh) != (V(ref) > thresh))
           errors = errors + 1;
                                      // Check for errors each period
       bits = bits + 1;
    end
    @(final step)
        $strobe("Bit error rate = %f%%", 100.0 * errors/bits );
end
endmodule
```

**Detecting and Using Events** 

#### **Cross Event**

According to criteria you set, the simulator can generate a cross event when an expression crosses zero in a specified direction. Use the cross function to specify which crossings generate a cross event.

*expr1* is the real expression whose zero crossing you want to detect.

direction is an integer expression set to indicate which zero crossings the simulator should detect.

| If you want to                                           | Then                                                  |
|----------------------------------------------------------|-------------------------------------------------------|
| Detect all zero crossings                                | Do not specify direction, or set direction equal to 0 |
| Detect only zero crossings where the value is increasing | Set direction equal to +1                             |
| Detect only zero crossings where the value is decreasing | Set direction equal to -1                             |

time\_tol is a constant expression with a positive value, which is the largest time interval that you consider negligible.

<code>expr\_tol</code> is a constant expression with a positive value, which is the largest difference that you consider negligible. If you specify  $expr_tol$ , both it and  $time_tol$  must be satisfied. If you do not specify  $expr_tol$ , the simulator uses the value of its own reltol parameter.

In addition to generating a cross event, the cross function also controls the time steps to accurately resolve each detected crossing.

The cross function is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

The following example illustrates how you might use the cross function and event. The cross function generates a cross event each time the sample voltage increases through the

**Detecting and Using Events** 

value 2.5. expr\_tol is specified as the abstol associated with the potential nature of the net sample.

```
module samphold (in, out, sample);
output out;
input in, sample;
electrical in, out, sample;
real hold;
analog begin
    @(cross(V(sample)-2.5, +1, 0.01n, sample.potential.abstol))
        hold = V(in);
    V(out) <+ transition(hold, 0, 10n);
end
endmodule</pre>
```

#### **Above Event**

According to criteria you set, the simulator can generate an above event when an expression becomes greater than or equal to zero. Use the above function to specify when the simulator generates an above event. An above event can be generated and detected during initialization. By contrast, a cross event can be generated and detected only after at least one transient time step is complete.

The above function is a Cadence language extension.

```
above_function ::=
          above (expr1 [ , time_tol [ , expr_tol ] ] )
time_tol ::=
          expr2
expr_tol ::=
          expr3
```

*expr1* is a real expression whose value is to be compared with zero.

time\_tol is a constant real expression with a positive value, which is the largest time interval that you consider negligible.

<code>expr\_tol</code> is a constant real expression with a positive value, which is the largest difference that you consider negligible. If you specify <code>expr\_tol</code>, both it and <code>time\_tol</code> must be satisfied. If you do not specify <code>expr\_tol</code>, the simulator uses the value of its own <code>reltol</code> parameter.

During a transient analysis, after t = 0, the above function behaves the same as a cross function with the following specification.

```
cross(expr1 , 1 , time_tol, expr_tol )
```

During a transient analysis, the above function controls the time steps to accurately resolve the time when expr1 rises to zero or above.

**Detecting and Using Events** 

The above function is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

The following example illustrates how you might use the above function. The function generates an above event each time the analog voltage increases through the value 3.5 or decreases through the value 1.5.

```
connectmodule elect2logic_2(aVal, dVal);
  input aVal;
  output dVal;
  electrical aVal;
  logic dVal;
  parameter real thresholdLo = 1.5;
  parameter real thresholdHi = 3.5;
  integer iVal;
  assign dVal = iVal; // direct driver/receiver propagation
  always @(above(V(aVal) - thresholdHi))
        iVal = 1'bl;
  always @(above(thresholdLo - V(aVal)))
        iVal = 1'b0;
endmodule
```

The usefulness of the above function becomes apparent when elect2logic is inserted across the in port of the inv I1 instance in the following module.

```
module top;
    electrical src, gnd;
    logic out;
    ground gnd;
    vsource #(.dc(5)) V1(src,gnd);
    inv I1(src,out);
endmodule
module inv(in,out);
    input in;
    output out;
    assign out = !in;
endmodule
```

The modules describe a circuit where an analog DC voltage source, V1, generates a constant 5 volt signal that drives a digital inverter. Using the above function in elect2logic sets the values correctly at the end of the initialization. However, if the above function is replaced with the cross function, the value of out is set to 1'b1 at the end of the initialization and retains that value throughout the transient analysis. This incorrect result is caused by the fact that cross events cannot be generated or detected during initialization.

**Detecting and Using Events** 

#### **Timer Event**

According to criteria you set, the simulator can generate a timer event at specified times during a simulation. Use the timer function to specify when the simulator generates a timer event.

Do not use the timer function inside conditional statements.

```
timer_function ::=
     timer ( start_time [ , period [ , timetol ]] )
```

start\_time is a dynamic expression specifying an initial time. The simulator places a first time step at, or just beyond, the start\_time that you specify and generates a timer event.

period is a dynamic expression specifying a time interval. The simulator places time steps and generates events at each multiple of period after start\_time.

timetol is a constant expression specifying how close a placed time point must be to the actual time point.

The module squarewave, below, illustrates how you might use the timer function to generate timer events. In squarewave, the output voltage changes from positive to negative or from negative to positive at every time interval of period/2.

```
module squarewave (out)
output out ;
electrical out ;
parameter period = 1.0 ;
integer x ;
analog begin
    @(initial_step) x = 1 ;
    @(timer(0, period/2)) x = -x ;
    V(out) <+ transition(x, 0.0, period/100.0 ) ;
end
endmodule</pre>
```

## **Simulator Functions**

This chapter describes the Cadence<sup>®</sup> Verilog<sup>®</sup>-A language simulator functions. The simulator functions let you access information about a simulation and manage the simulation's current state. You can also use the simulator functions to display and record simulation results.

For information about using simulator functions, see

- Announcing Discontinuity on page 105
- Bounding the Time Step on page 107
- Finding When a Signal Is Zero on page 107
- Querying the Simulation Environment on page 108
- Obtaining and Setting Signal Values on page 110
- Determining the Current Analysis Type on page 116
- Examining Drivers on page 114
- Implementing Small-Signal AC Sources on page 118
- Implementing Small-Signal Noise Sources on page 118
- Generating Random Numbers on page 120
- Generating Random Numbers in Specified Distributions on page 121
- <u>Determining Whether a Parameter Value is Overridden</u> on page 126
- Interpolating with Table Models on page 127

For information on analog operators and filters, see

- Limited Exponential Function on page 131
- <u>Time Derivative Operator</u> on page 131
- Time Integral Operator on page 132

Simulator Functions

- Circular Integrator Operator on page 133
- Delay Operator on page 135
- Transition Filter on page 136
- Slew Filter on page 140
- Implementing Laplace Transform S-Domain Filters on page 141
- Implementing Z-Transform Filters on page 147

For descriptions of functions used to control input and output, see

- Displaying Results on page 151
- Working with Files on page 156

For descriptions of functions used to control the simulator, see

■ Exiting to the Operating System on page 162

For a description of the \$pwr function, which is used to specify power consumption in a module, see

■ Specifying Power Consumption on page 155

For information on using user-defined functions in the Verilog-A language, see

- Declaring an Analog User-Defined Function on page 163
- Calling a User-Defined Analog Function on page 165

Simulator Functions

## **Announcing Discontinuity**

Use the \$discontinuity function to tell the simulator about a discontinuity in signal behavior.

```
discontinuity_function ::=
    $\footnote{\text{discontinuity}}[ (constant_expression) ]
```

constant\_expression, which must be zero or a positive integer, is the degree of the discontinuity. For example, \$discontinuity, which is equivalent to \$discontinuity(0), indicates a discontinuity in the equation, and \$discontinuity(1) indicates a discontinuity in the slope of the equation.

You do not need to announce discontinuities created by switch branches or built-in functions such as transition and slew.

Be aware that using the \$discontinuity function does not guarantee that the simulator will be able to handle a discontinuity successfully. If possible, you should avoid discontinuities in the circuits you model.

The following example shows how you might use the \$discontinuity function while describing the behavior of a source that generates a triangular wave. As the <u>Triangular Wave</u> figure on page 105 shows, the triangular wave is continuous, but as the <u>Triangular Wave First Derivative</u> figure on page 105 shows, the first derivative of the wave is discontinuous.

#### **Triangular Wave**



#### **Triangular Wave First Derivative**



The module trisource describes this triangular wave source.

```
module trisource (vout);
output vout;
voltage vout;
parameter real wavelength = 10.0, amplitude = 1.0;
integer slope;
real wstart;
```

Simulator Functions

The two \$discontinuity functions in trisource tell the simulator about the discontinuities in the derivative. In response, the simulator uses analysis techniques that take the discontinuities into account.

The module relay, as another example, uses the \$discontinuity function while modeling a relay.

```
module relay (c1, c2, pin, nin);
inout c1, c2;
input pin, nin;
electrical c1, c2, pin, nin;
parameter real r = 1;
analog begin
    @(cross(V(pin, nin) - 1, 0, 0.01n, pin.potential.abstol)) $discontinuity(0);
    if (V(pin, nin) >= 1)
        I(c1, c2) <+ V(c1, c2) / r;
    else
        I(c1, c2) <+ 0;
end
endmodule</pre>
```

The \$discontinuity function in relay tells the simulator that there is a discontinuity in the current when the voltage crosses the value 1. For example, passing a triangular wave like that shown in the Relay Voltage figure on page 106 through module relay produces the discontinuous current shown in the Relay Current figure on page 107.

#### **Relay Voltage**



Simulator Functions

#### **Relay Current**



## **Bounding the Time Step**

Use the \$bound\_step function to specify the maximum time allowed between adjacent time points during simulation.

By specifying appropriate time steps, you can force the simulator to track signals as closely as your model requires. For example, module sinwave forces the simulator to simulate at least 50 time points during each cycle.

## Finding When a Signal Is Zero

Use the last\_crossing function to find out what the simulation time was when a signal expression last crossed zero.

```
last_crossing_function ::=
    last_crossing ( signal_expression , direction )
```

Set direction to indicate which crossings the simulator should detect.

| If you want to       | Then                     |
|----------------------|--------------------------|
| Detect all crossings | Set direction equal to 0 |

Simulator Functions

| If you want to                                      | Then                      |
|-----------------------------------------------------|---------------------------|
| Detect only crossings where the value is increasing | Set direction equal to +1 |
| Detect only crossings where the value is decreasing | Set direction equal to -1 |

Before the first detectable crossing, the last\_crossing function returns a negative value.

The last\_crossing function is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

The last\_crossing function does not control the time step to get accurate results and uses interpolation to estimate the time of the last crossing. To improve the accuracy, you might want to use the last\_crossing function together with the cross function.

For example, module period calculates the period of the input signal, using the cross function to resolve the times accurately.

```
module period (in) ;
input in ;
voltage in ;
integer crosscount ;
real latest, earlier;
analog begin
   @(initial_step) begin
       crosscount = 0;
        earlier = 0 ;
    end
    @(cross(V(in), +1)) begin
        crosscount = crosscount + 1 ;
        earlier = latest ;
    end
    latest = last_crossing(V(in), +1);
   @(final_step) begin
        if (crosscount < 2)
            $strobe("Could not measure the period.") ;
        else
            $strobe("Period = %g, Crosscount = %d", latest-earlier, crosscount);
    end
end
endmodule
```

## **Querying the Simulation Environment**

Use the simulation environment functions described in the following sections to obtain information about the current simulation environment.

Simulator Functions

# **Obtaining the Current Simulation Time**

Verilog-A provide two environment parameter functions that you can use to obtain the current simulation time: Sabstime and Srealtime.

#### **\$abstime Function**

Use the \$abstime function to obtain the current simulation time in seconds.

```
abstime_function ::=
    $abstime
```

#### **\$realtime Function**

Use the \$realtime function to obtain the current simulation time in seconds.

```
realtime_function ::=
    $realtime[(time_scale)]
```

time\_scale is a value used to scale the returned simulation time. The valid values are the integers 1, 10, and 100, followed by one of the scale factors in the following table.

| Scale Factor | Meaning      |
|--------------|--------------|
| s            | Seconds      |
| ms           | Milliseconds |
| us           | Microseconds |
| ns           | Nanoseconds  |
| ps           | Picoseconds  |
| fs           | Femtoseconds |

If you do not specify time\_scale, the return value is scaled to the `time\_unit of the module that invokes the function.

For example, to print out the current simulation time in seconds, you might code

```
$strobe("Simulation time = %e", $realtime(1s));
```

# **Obtaining the Current Ambient Temperature**

Use the \$temperature function to obtain the ambient temperature of a circuit in degrees Kelvin.

Simulator Functions

```
temperature_function ::=
    $temperature
```

# **Obtaining the Thermal Voltage**

Use the \$vt function to obtain the thermal voltage, (kT/q), of a circuit.

```
vt_function ::=
    $vt[(temp)]
```

temp is the temperature, in degrees Kelvin, at which the thermal voltage is to be calculated. If you do not specify temp, the thermal voltage is calculated at the temperature returned by the Stemperature function.

The \$param\_given function can be used in a genvar expression.

# **Obtaining and Setting Signal Values**

Use the access functions to obtain or set the signal values.

```
access function reference ::=
       bvalue
       pvalue
bvalue ::=
        access identifier ( analog signal list )
analog_signal_list ::=
       branch_identifier
       array_branch_identifier [ genvar_expression ]
       net_or_port_scalar_expression
       net_or_port_scalar_expression , net_or_port_scalar_expression
net_or_port_scalar_expression ::=
       net_or_port_identifier
       vector_net_or_port_identifier [ genvar_expression ]
pvalue ::=
        flow_access_identifier (<port_scalar_expression>)
port_scalar_expression ::=
       port_identifier
       array_port_identifier [ constant_expression ]
       vector_port_identifier [ constant_expression ]
```

Access functions in Verilog-A take their names from the discipline associated with a node, port, or branch. Specifically, the access function names are defined by the access attributes specified for the discipline's natures.

For example, the electrical discipline, as defined in the standard definitions, uses the nature Voltage for potential. The nature Voltage is defined with the access attribute equal to V. Consequently, the access function for electrical potential is named V. For additional information, see Appendix C, "Standard Definitions."

Simulator Functions

To set a voltage, use the V access function on the left side of a contribution statement.

```
V(out) <+ I(in) * Rparam;
```

To obtain a voltage, you might use the  $\,\,^{\lor}$  access function as illustrated in the following fragment.

```
I(c1, c2) <+ V(c1, c2) / r;
```

Specialized support is provided for obtaining (from analog contexts only) the voltages of nets or ports specified by out-of-module references. There is no corresponding support for setting a voltage. For example, you can use a block like the following:

```
analog begin
   tmp_a_b = V(top.level1.level2.node_a, top.level1.level2.node_b);
   tmp_a = V(top.level1.level2.node_a);
   tmp_c_b = V(top.level1.level2.node_c[1], top.level1.level2.node_b[1]);
   $display("tmp_a_b = %g, tmp_a = %g, tmp_c_b = %g\n", tmp_a_b, tmp_a, tmp_c_b);
end
```

Support, with limitations, is provided for obtaining (from analog contexts only) the currents of nets or ports specified by out-of-module references. For more information, see <u>"Obtaining Currents Using Out-of-Module References"</u> on page 112.

You can apply access functions only to scalars or to individual elements of a vector. The scalar element of a vector is selected with an index. For example, V(in[1] accesses the voltage in[1].

To see how you can use access functions, consult the "Access Function Formats" table. In the table, b1 refers to a branch, n1 and n2 refer to either nodes or ports, and p1 refers to a port. To make the example concrete, the branches, nodes, and ports used in the table belong to the electrical discipline, where v is the name of the access function for the voltage (potential) and v is the name of the access function for the current (flow). Access functions for other disciplines have different names, but you use them in the same ways. For example, MMF is the access function for potential in the magnetic discipline.

#### **Access Function Formats**

| Format   | Effect                                                                                          |
|----------|-------------------------------------------------------------------------------------------------|
| V(b1)    | Accesses the potential across branch b1                                                         |
| V(n1)    | Accesses the potential of n1 relative to ground                                                 |
| V(n1,n2) | Accesses the potential difference on the unnamed branch between $\mathtt{n1}$ and $\mathtt{n2}$ |
| I(b1)    | Accesses the current on branch b1                                                               |
| I(n1)    | Accesses the current flowing from n1 to ground                                                  |

June 2005 111 Product Version 5.5

Simulator Functions

#### **Access Function Formats**, continued

| Format        | Effect                                                                                                            |
|---------------|-------------------------------------------------------------------------------------------------------------------|
| I(n1, n2)     | Accesses the current flowing on the unnamed branch between n1 and n2; node n1 and node n2 cannot be the same node |
| I( <p1>)</p1> | Accesses the current flow into the module through port p1.                                                        |

Notice the use of the port access operator (<>) in the last format. The port identifier used in a port access function must be a scalar or resolve to a constant node of a bus port accessed by a constant expression. You cannot use the port access operator to access potential, nor can you use the port access operator on the left side of a contribution operator. The port access operator can be used only in modules that do not instantiate sub-hierarchies or primitives.

You can use a port access to monitor the flow. In the following example, the simulator issues a warning if the total diode current becomes too large.

# **Obtaining Currents Using Out-of-Module References**

Use the Cadence-provided system task \$cds\_iprobe to return the current of an out-of-module port.

```
OOM_current_reference ::=
    $cds_iprobe("hierarchical_name")
```

hierarchical\_name is the hierarchical name of the out-of-module scalar port or individual bit of a vector port whose current you want to access.

The \$cds\_iprobe task is subject to the following limitations:

- The returned value is always the value at the last accepted simulation point. The value remains constant until the next simulation point is accepted. As a consequence, you cannot use the \$cds\_iprobe task to model a source for a current controlled device.
- The \$cds\_iprobe task can be used only in analog contexts.

Simulator Functions

- The \$cds\_iprobe task can be used only when the Spectre solver is active. This task cannot be used with the UltraSim solver, nor with the ncelab -amsfastspice option.
- You must have an active Tcl current probe set up to probe the current that the \$cds\_iprobe task returns.

For example, you set up a Tcl probe with the following command.

```
ncsim> probe -create -flow -shm -port top.I1
```

You create and simulate the following modules:

The \$display statement in the analog block displays the current of port a in the instance of the leaf module.

# **Accessing Attributes**

Use the hierarchical referencing operator to access the attributes for a node or branch.

node\_identifier is the node or branch whose attribute you want to access.

attribute\_identifier is the attribute you want to access.

For example, the following fragment illustrates how to access the abstol values for a node and a branch.

```
electrical a, b, n1, n2;
branch (n1, n2) cap ;
parameter real c= 1p;
analog begin
    I(a,b) <+ c*ddt(V(a,b), a.potential.abstol) ; // Access abstol for node</pre>
```

Simulator Functions

```
I(cap) \leftarrow c*ddt(V(cap), nl.potential.abstol) ; // Access abstol for branch end
```

# **Examining Drivers**

A *driver* of a signal is one of the following:

- A process that assigns a value to the signal
- A connection of the signal to an output port of a module instance or simulation primitive

Each driver can have both a present value and a pending value. The present value is the present contribution of the driver to the signal. The pending value is the next scheduled contribution, if any, of the driver to the signal.

The drivers associated with a signal are numbered from zero to one less than the number of drivers. For example, if there are five associated drivers, then they have the numbers 0, 1, 2, 3, and 4.

The next sections describe the Verilog-AMS driver access functions you can use to create connect modules that are controlled by the digital drivers in ordinary modules. Note that

- Driver access functions (including the driver\_update event keyword) can be used only in the digital behavioral blocks of connect modules. They cannot be used in ordinary modules.
- Driver access functions (including the driver\_update event keyword) are sensitive to drivers of only ordinary modules
- . These functions automatically ignore any drivers found inside connect modules.

# **Counting the Number of Drivers**

Use the driver\_count function to determine how many drivers are associated with a specified digital signal.

```
driver_count_function ::=
    $driver count ( signal )
```

signal is the name of the digital signal.

The driver\_count function returns an integer, which is the number of drivers associated with signal.

Simulator Functions

# **Determining the Value Contribution of a Driver**

Use the driver\_state function to determine the present value contribution of a specified driver to a specified signal.

```
driver_state_function ::=
    $driver_state ( signal , driver_index )
```

signal is the name of the digital signal.

driver\_index is an integer number between 0 and N-1 where N is the total number of drivers contributing to the signal value.

The driver\_state function returns one of the following state values: 0, 1, x, or z.

# **Determining the Strength of a Driver**

Use the driver\_strength function to determine the strength contribution of a specified driver to a specified signal.

signal is the name of the digital signal.

driver\_index is an integer number between 0 and N-1 where N is the total number of drivers contributing to the signal value.

The driver\_strength function returns two strengths: bits 5 through 3 for strength0 and bits 2 through 0 for strength1.

If the value returned is 0 or 1, strength0 returns the high end of the strength range and strength1 returns the low end of the strength range. Otherwise, the strengths of both strength0 and strength1 are defined as shown below.

| strength0 |     |     |     |     |     |     | strength1 |      |      |     |     |     |     |     |     |     |      |
|-----------|-----|-----|-----|-----|-----|-----|-----------|------|------|-----|-----|-----|-----|-----|-----|-----|------|
| Bits      | 7   | 6   | 5   | 4   | 3   | 2   | 1         | 0    | 0    | 1   | 2   | 3   | 4   | 5   | 6   | 7   | Bits |
|           | Su0 | St0 | Pu0 | La0 | We0 | Me0 | Sm0       | HiZ0 | HiZ1 | Sm1 | Me1 | We1 | La1 | Pu1 | St1 | Su1 |      |
| B5        | 1   | 1   | 1   | 1   | 0   | 0   | 0         | 0    | 0    | 0   | 0   | 0   | 1   | 1   | 1   | 1   | B2   |
| B4        | 1   | 1   | 0   | 0   | 1   | 1   | 0         | 0    | 0    | 0   | 1   | 1   | 0   | 0   | 1   | 1   | B1   |
| В3        | 1   | 0   | 1   | 0   | 1   | 0   | 1         | 0    | 0    | 1   | 0   | 1   | 0   | 1   | 0   | 1   | В0   |

June 2005 115 Product Version 5.5

Simulator Functions

For more information, see the "Logic Strength Modeling" section, of the "Gate and Switch Level Modeling" chapter, in the *Verilog-XL Reference*.

# **Detecting Updates to Drivers**

Use the driver\_update event keyword to determine when a driver of a signal is updated by the addition of a new pending value.

signal is the name of the digital signal.

The driver\_update event occurs any time a new pending value is added to the driver, even when there is no change in the resolved value of the signal.

Use the driver\_update event keyword in conjunction with the event detection operator to detect updates. For example, the statement in the following code executes any time a driver of the clock signal is updated.

```
always @ (driver_update clock)
    statement;
```

# **Analysis-Dependent Functions**

The analysis-dependent functions change their behavior according to the type of analysis being performed.

# **Determining the Current Analysis Type**

Use the analysis function to determine whether the current analysis type matches a specified type. By using this function, you can design modules that change their behavior during different kinds of analyses.

Simulator Functions

analysis\_type is one of the following analysis types.

# **Analysis Types and Descriptions**

| Analysis Type | Analysis Description                                                                                                                                                                                                                           |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dc            | OP or DC analysis                                                                                                                                                                                                                              |
| static        | Any equilibrium point calculation, including a DC analysis as well as those that precede another analysis, such as the DC analysis that precedes an AC or noise analysis, or the initial-condition analysis that precedes a transient analysis |
| tran          | Transient analysis                                                                                                                                                                                                                             |

The following table describes the values returned by the analysis function for some of the commonly used analyses. A return value of 1 represents TRUE and a value of 0 represents FALSE.

|          |    |         | Simula      | tor Analys | is Type |          |           |
|----------|----|---------|-------------|------------|---------|----------|-----------|
| Argument | DC | T<br>OP | RAN<br>TRAN | OP         | C<br>AC | NO<br>OP | ISE<br>AC |
| static   | 1  | 1       | 0           | 1          | 0       | 1        | 0         |
| ic       | 0  | 1       | 0           | 0          | 0       | 0        | 0         |
| dc       | 1  | 0       | 0           | 0          | 0       | 0        | 0         |
| tran     | 0  | 1       | 1           | 0          | 0       | 0        | 0         |
| ac       | 0  | 0       | 0           | 1          | 1       | 0        | 0         |
| noise    | 0  | 0       | 0           | 0          | 0       | 1        | 1         |

You can use the analysis function to make module behavior dependent on the current analysis type.

```
if (analysis("dc", "ic"))
   out = ! V(in) > 0.0;
else
   @(cross (V(in),0)) out = ! out
V(out) <+ transition (out, 5n, 1n, 1n);</pre>
```

Simulator Functions

# **Implementing Small-Signal AC Sources**

Use the ac\_stim function to implement a sinusoidal stimulus for small-signal analysis.

**Note:** In this release of Verilog-A, the ac\_stim function has no effect.

```
ac_stim ( [ "analysis_type" [ , mag [ , phase]]] )
```

 $analysis\_type$ , if you specify it, must be one of the analysis types listed in the <u>Analysis</u> <u>Types and Descriptions</u> table on page 117. The default for  $analysis\_type$  is ac. The mag argument is the magnitude, with a default of 1. phase is the phase in radians, with a default of 0.

The ac\_stim function models a source with magnitude mag and phase phase only during the  $analysis\_type$  analysis. During all other small-signal analyses, and during large-signal analyses, the ac\_stim function returns 0.

# **Implementing Small-Signal Noise Sources**

Verilog-A provides three functions to support noise modeling during small-signal analyses:

- white\_noise function
- flicker noise function
- noise\_table function

**Note:** In this release of Verilog-A, the white\_noise, flicker\_noise, and noise\_table functions have no effect.

#### White noise Function

Use the white\_noise function to generate white noise, noise whose current value is completely uncorrelated with any previous or future values.

```
white_noise( PSD [ , "name"])
```

PSD is the power spectral density of the source where PSD is specified in units of  $A^2/Hz$  or  $V^2/Hz$ .

name is a label for the noise source. The simulator uses name to identify the contributions of noise sources to the total output noise. The simulator combines into a single source all noise sources with the same name from the same module instance.

The white\_noise function is active only during small-signal noise analyses and returns 0 otherwise.

Simulator Functions

For example, you might include the following fragment in a module describing the behavior of a diode.

```
I(diode) <+ white_noise(2 * 'P_Q * Id, "shot" );</pre>
For a resistor, you might use a fragment like the following.

V(res) <+ white_noise(4 * 'P_K * $temperature * rs, "thermal");
```

#### flicker noise Function

Use the flicker\_noise function to generate pink noise that varies in proportion to:

```
1/f^{\exp}
```

The syntax for the flicker\_noise function is flicker\_noise( power, exp [ , "name"])

power is the power of the source at 1 Hz.

name is a label for the noise source. The simulator uses name to identify the contributions of noise sources to the total output noise. The simulator combines into a single source all noise sources with the same name from the same module instance.

The flicker\_noise function is active only during small-signal noise analyses and returns 0 otherwise.

For example, you might include the following fragment in a module describing the behavior of a diode:

```
I(diode) <+ flicker_noise( kf * pow(abs(I(diode)),af),ef) ;</pre>
```

#### **Noise table Function**

Use the noise\_table function to generate noise where the spectral density of the noise varies as a piecewise linear function of frequency.

```
noise_table(vector [ , "name" ])
```

vector is an array containing pairs of real numbers. The first number in each pair is a frequency in hertz; the second number is the power at that frequency. The noise\_table function uses linear interpolation to compute the spectral density for each frequency. At frequencies lower than the lowest frequency specified in the table, the associated power is assumed to be the power associated with the lowest specified frequency. Similarly, at frequencies higher than the highest frequency specified in the table, the associated power is assumed to be the power associated with the highest specified frequency.

June 2005 119 Product Version 5.5

Simulator Functions

name is a label for the noise source. The simulator uses name to identify the contributions of noise sources to the total output noise. The simulator combines into a single source all noise sources with the same name from the same module instance.

The noise\_table function is active only during small-signal noise analyses and returns 0 otherwise.

For example, you might include the following fragment in an analog block:

```
V(p,n) \leftarrow noise\_table(\{1,2,100,4,1000,5,1000000,6\}, "noitab");
```

In this example, the power at every frequency lower than 1 is assumed to be 2; the power at every frequency above 1000000 is assumed to be 6.

# **Generating Random Numbers**

Use the \$random function to generate a signed integer, 32-bit, pseudorandom number.

```
$random [ ( seed ) ] ;
```

seed is a reg, integer, or time variable used to initialize the function. The seed provides a starting point for the number sequence and allows you to restart at the same point. If, as Cadence recommends, you use seed, you must assign a value to the variable before calling the \$random function.

The \$random function generates a new number every time step.

Individual \$random statements with different seeds generate different sequences, and individual \$random statements with the same seed generate identical sequences.

The following code fragment uses the absolute value function and the modulus operator to generate integers between 0 and 99.

Simulator Functions

# **Generating Random Numbers in Specified Distributions**

Verilog-A provides functions that generate random numbers in the following distribution patterns:

- Uniform
- Normal (Gaussian)
- Exponential
- Poisson
- Chi-square
- Student's T
- Erlang

In releases prior to IC5.0, the functions beginning with \$dist return real numbers rather than integer numbers. If you need to continue getting real numbers in more recent releases, change each \$dist function to the corresponding \$rdist function.

# **Uniform Distribution**

Use the \$rdist\_uniform function to generate random real numbers (or the \$dist\_uniform function to generate integer numbers) that are evenly distributed throughout a specified range. The \$rdist\_uniform function is not supported in digital contexts.

```
$rdist_uniform ( seed , start , end ) ;
$dist_uniform ( seed , start , end ) ;
```

seed is a scalar integer variable used to initialize the sequence of generated numbers. seed must be a variable because the function updates the value of seed at each iteration. To ensure generation of a uniform distribution, change the value of seed only when you initialize the sequence.

start is an integer or real expression that specifies the smallest number that the \$dist\_uniform function is allowed to return. start must be smaller than end.

end is an integer or real expression that specifies the largest number that the \$dist\_uniform function is allowed to return. end must be larger than start.

The following module returns a series of real numbers, each of which is between 20 and 60 inclusively.

Simulator Functions

```
module distcheck (pinout) ;
electrical pinout;
parameter integer start_range = 20 ;
                                     // A parameter
integer seed, end_range;
real rrandnum ;
analog begin
    @ (initial_step) begin
        seed = 23 ;
                                           // Initialize the seed just once
        end_range = 60 ;
                                           // A variable
    end
    rrandnum = $rdist_uniform(seed, start_range, end_range);
    $display ("Random number is %g", rrandnum );
// The next line shows how the seed changes at each
// iterative use of the distribution function.
    $display ("Current seed is %d", seed);
    V(pinout) <+ rrandnum ;
end // of analog block
endmodule
```

# **Normal (Gaussian) Distribution**

Use the \$rdist\_normal function to generate random real numbers (or the \$dist\_normal function to generate integer numbers) that are normally distributed. The \$rdist\_normal function is not supported in digital contexts.

```
$rdist_normal ( seed , mean , standard_deviation ) ;
$dist_normal ( seed , mean , standard_deviation ) ;
```

seed is a scalar integer variable used to initialize the sequence of generated numbers. seed must be a variable because the function updates the value of seed at each iteration. To ensure generation of a normal distribution, change the value of seed only when you initialize the sequence.

mean is an integer or real expression that specifies the value to be approached by the mean value of the generated numbers.

standard\_deviation is an integer or real expression that determines the width of spread of the generated values around mean. Using a larger standard\_deviation spreads the generated values over a wider range.

To generate a gaussian distribution, use a mean of 0 and a standard\_deviation of 1. For example, the following module returns a series of real numbers that together form a gaussian distribution.

```
module distcheck (pinout) ;
electrical pinout ;
integer seed ;
real rrandnum ;
analog begin
    @ (initial_step) begin
```

Simulator Functions

```
seed = 23 ;
end
rrandnum = $rdist_normal( seed, 0, 1 );
$display ("Random number is %g", rrandnum );
V(pinout) <+ rrandnum;
end // of analog block
endmodule</pre>
```

# **Exponential Distribution**

Use the \$rdist\_exponential function to generate random real numbers (or the \$dist\_exponential function to generate integer numbers) that are exponentially distributed. The \$rdist\_exponential function is not supported in digital contexts.

```
$rdist_exponential ( seed , mean ) ;
$dist_exponential ( seed , mean ) ;
```

seed is a scalar integer variable used to initialize the sequence of generated numbers. seed must be a variable because the function updates the value of seed at each iteration. To ensure generation of an exponential distribution, change the value of seed only when you initialize the sequence.

mean is an integer or real value greater than zero. mean specifies the value to be approached by the mean value of the generated numbers.

For example, the following module returns a series of real numbers that together form an exponential distribution.

#### **Poisson Distribution**

Use the \$rdist\_poisson function to generate random real numbers (or the \$dist\_poisson function to generate integer numbers) that form a Poisson distribution. The \$rdist\_poisson function is not supported in digital contexts.

Simulator Functions

```
$rdist_poisson ( seed , mean ) ;
$dist_poisson ( seed , mean ) ;
```

seed is a scalar integer variable used to initialize the sequence of generated numbers. seed must be a variable because the function updates the value of seed at each iteration. To ensure generation of a Poisson distribution, change the value of seed only when you initialize the sequence.

mean is an integer or real value greater than zero. mean specifies the value to be approached by the mean value of the generated numbers.

For example, the following module returns a series of real numbers that together form a Poisson distribution.

# **Chi-Square Distribution**

Use the \$rdist\_chi\_square function to generate random real numbers (or the \$dist\_chi\_square function to generate integer numbers) that form a chi-square distribution. The \$rdist\_chi\_square function is not supported in digital contexts.

```
$rdist_chi_square ( seed , degree_of_freedom ) ;
$dist_chi_square ( seed , degree_of_freedom ) ;
```

seed is a scalar integer variable used to initialize the sequence of generated numbers. seed must be a variable because the function updates the value of seed at each iteration. To ensure generation of a chi-square distribution, change the value of seed only when you initialize the sequence.

degree\_of\_freedom is an integer value greater than zero. degree\_of\_freedom determines the width of spread of the generated values. Using a larger degree\_of\_freedom spreads the generated values over a wider range.

For example, the following module returns a series of real numbers that together form a chi-square distribution.

Simulator Functions

#### Student's T Distribution

Use the \$rdist\_t function to generate random real numbers (or the \$dist\_t function to generate integer numbers) that form a Student's T distribution. The \$rdist\_t function is not supported in digital contexts.

```
$rdist_t ( seed , degree_of_freedom ) ;
$dist_t ( seed , degree_of_freedom ) ;
```

seed is a scalar integer variable used to initialize the sequence of generated numbers. seed must be a variable because the function updates the value of seed at each iteration. To ensure generation of a Student's T distribution, change the value of seed only when you initialize the sequence.

degree\_of\_freedom is an integer value greater than zero. degree\_of\_freedom determines the width of spread of the generated values. Using a larger degree of freedom spreads the generated values over a wider range.

For example, the following module returns a series of real numbers that together form a Student's T distribution.

```
module distcheck (pinout);
electrical pinout;
integer seed, dof;
real rrandnum;
analog begin
    @ (initial_step) begin
    seed = 23;
    dof = 15; // Degree of freedom must be > 0
    end
    rrandnum = $rdist_t(seed, dof);
    $display ("Random number is %g", rrandnum);
    V(pinout) <+ rrandnum;
end // of analog block
endmodule</pre>
```

Simulator Functions

# **Erlang Distribution**

Use the <code>\$rdist\_erlang</code> function to generate random real numbers (or the <code>\$dist\_erlang</code> function to generate integer numbers) that form an Erlang distribution. The <code>\$rdist\_erlang</code> function is not supported in digital contexts.

```
$rdist_erlang ( seed , k , mean ) ;
$dist_erlang ( seed , k , mean ) ;
```

seed is a scalar integer variable used to initialize the sequence of generated numbers. seed must be a variable because the function updates the value of seed at each iteration. To ensure generation of an Erlang distribution, change the value of seed only when you initialize the sequence.

k is an integer value greater than zero. Using a larger value for k decreases the variance of the distribution.

mean is an integer or real value greater than zero. mean specifies the value to be approached by the mean value of the generated numbers.

For example, the following module returns a series of real numbers that together form an Erlang distribution.

```
module distcheck (pinout) ;
electrical pinout ;
integer seed, k, mean ;
real rrandnum ;
analog begin
    @ (initial_step) begin
        seed = 23 ;
        k = 20 ;
                                // k must be > 0
        mean = 15;
                                // Mean must be > 0
    end
    rrandnum = $rdist_erlang(seed, k, mean) ;
    $display ("Random number is %g", rrandnum );
    V(pinout) <+ rrandnum ;
end // of analog block
endmodule
```

# Determining Whether a Parameter Value is Overridden

Use the \$param\_given function to determine whether a parameter value is obtained from the default value in its declaration statement or from an override. The function returns 1 if the default parameter value is overridden by either a defparam statement or by a module instance parameter value assignment. The function returns 0 otherwise.

```
$param_given ( module_parameter_identifier )
module_parameter_identifier is parameter identifier.
```

Simulator Functions

#### For example, the fragment

```
if($param_given(tdevice))
    temp = tdevice + 'P_CELSIUSO ;
else
    temp = $temperature ;
```

sets temp to the ambient temperature of the circuit (whatever that might be) when the default value of tdevice is not overridden. The fragment sets temp to a value calculated from the tdevice value when the tdevice value is set by an override.

# Interpolating with Table Models

Use the \$table\_model function to model the behavior of a design by interpolating between and extrapolating outside of data points.

independent\_var is a numerical expression used as an independent model variable. It can be any legal expression that can be assigned to an analog signal.

filename is the text file that stores the sample points. For more information, see <u>"Table</u> Model File Format" on page 128.

ctrl\_string controls the numerical aspects of the interpolation process. It consists of subcontrol strings for each dimension.

degree\_char is the degree of the splines used for interpolation. The degree must not be zero or exceed 3. The default value is 1.

<code>extrap\_char</code> controls how the simulator evaluates a point that is outside the region of sample points included in the data file. The  $\tt C$  (clamp) extrapolation method uses a horizontal line that passes through the nearest sample point, also called the end point, to extend the model evaluation. The  $\tt L$  (linear) extrapolation method, which is the default method, models

Simulator Functions

the extrapolation through a tangent line at the end point. The  ${\tt S}$  (spline) extrapolation method uses the polynomial for the nearest segment (the segment at the end) to evaluate a point beyond the interpolation area. The  ${\tt E}$  (error) extrapolation method ends the simulation when the point to be evaluated is beyond the interpolation area.

You can specify the extrapolation method to be used for each end of the sample point region. When you do not specify an <code>extrap\_char</code> value, the linear extrapolation method is used for both ends. When you specify only one <code>extrap\_char</code> value, the specified extrapolation method is used for both ends. When you specify two <code>extrap\_char</code> values, the first character specifies the extrapolation method for the end with the smaller coordinate value, and the second character specifies the method for the end with the larger coordinate value.

The \$table\_model function is subject to the same restrictions as analog operators with respect to where the function can be used. For more information, see "Restrictions on Using Analog Operators" on page 131.

#### **Table Model File Format**

The data in the table model file must be in the form of a family of ordered isolines. An *isoline* is a curve of at least two values generated when one variable is swept and all other variables are held constant. An *ordered isoline* is an isoline in which the sweeping variable is either monotonically increasing or monotonically decreasing. A *monotonically increasing* variable is one in which every subsequent value is equal to or greater than the previous value. A *monotonically decreasing* variable is one in which every subsequent value is equal to or less than the previous value.

For example, a bipolar transistor can be described by a family of isolines, where each isoline is generated by holding the base current constant and sweeping the collector voltage from 0 to some maximum voltage. If the collector voltage sweeps monotonically, the generated isoline is an ordered isoline. In this example, the collector voltage takes many values for each of the isolines so the voltage is the *fastest changing* independent variable and the base current is the *slowest changing* independent variable. You need to know the fastest changing and slowest changing independent variables to arrange the data correctly in the table model file.

The sample points are stored in the file in the following format:

 $P_1$   $P_2$   $P_3$   $\dots$   $P_M$ 

June 2005 128 Product Version 5.5

Simulator Functions

where  $P_i$  (i=1...M) are the sample points. Each sample point  $P_i$  is on a separate line and is represented as a sequence of numbers,  $X_{i\,1}\,X_{i\,2}\,...\,X_{i\,N}\,Y_i$  where N is the highest dimension of the model,  $X_{i\,k}$  is the coordinate of the sample point in the kth dimension, and  $Y_i$  is the model value at this point.  $X_{i\,l}$  (the leftmost variable) must be the fastest changing variable,  $X_{i\,N}$  (the rightmost variable other than the model value) must be the slowest changing variable, and the other variables must be arranged in between from fastest changing to slowest changing. Comments, which begin with #, can be inserted anyplace in the file and continue to the end of the line.

For example, to create a table model with three ordered isolines representing the function  $z = f(x,y) = x^2+y$ 

you build the model as follows, assuming that you want to have four sample values on each isoline. The  $\times$  values used here are all the same and equally spaced on each isoline, but they do not have to be.

```
Isoline 1: y=1

x = 1, 2, 3, 4
z = 1, 5, 10, 17

Isoline 2: y=2

x = 1, 2, 3, 4
z = 3, 6, 11, 18

Isoline 3: y=3

x = 1, 2, 3, 4
z = 4, 7, 12, 19
```

#### You enter the table model data into the file as

```
# x is the fastest changing independent variable.
# y is the slowest changing independent variable.
 z is the table model value at each point.
        1
              1
   2
        1
              5
              10
              17
   1
        2
              3
   2
        2
              6
   3
        2
              11
        2
   4
              18
   1
        3
        3
              7
        3
   3
             12
```

Simulator Functions

# **Example**

For example, assume that you have an appropriate data file named nmos.tbl. You might use it in a module as follows.

```
'include "disciplines.vams"
'include "constants.vams"

module mynmos (g, d, s);
electrical g, d, s;
inout g, d, s;
analog begin
    I(d, s) <+ $table_model (V(g, s), V(d, s), "nmos.tbl", "3CL,3CL");
end
endmodule</pre>
```

In this example, the independent variables are V(g,s) and V(d,s). The degree of the splines used for interpolation is 3 for each of the two dimensions. For each of the two dimensions, the extrapolation method for the lower end is clamping and the extrapolation for the upper end is linear.

# **Analog Operators**

Analog operators are functions that operate on more than just the current value of their arguments. These functions maintain an internal state and produce a return value that is a function of an input expression, the arguments, and their internal state.

The analog operators are the

- Limited exponential function
- Time derivative operator
- Time integral operator
- Circular integrator operator
- Delay operator
- Transition filter
- Slew filter
- Laplace transform filters
- Z-transform filters

Simulator Functions

# **Restrictions on Using Analog Operators**

Analog operators are subject to these restrictions:

- You can use analog operators inside an if or case construct only if the controlling conditional expression consists entirely of genvar expressions, literal numerical constants, parameters,, or the analysis function.
- You cannot use analog operators in repeat, while, or for statements.
- You cannot use analog operators inside a function.
- You cannot use analog operators inside initial blocks, always blocks, or user-defined functions.
- You cannot specify a null argument in the argument list of an analog operator.

# **Limited Exponential Function**

Use the limited exponential function to calculate the exponential of a real argument.

```
limexp( expr )
```

expr is a dynamic expression of type real.

The limexp function limits the iteration step size to improve convergence. limexp behaves like the exp function, except that using limexp to model semiconductor junctions generally results in dramatically improved convergence. For information on the exp function, see "Standard Mathematical Functions" on page 92.

The limexp function is subject to the restrictions listed in "Restrictions on Using Analog Operators" on page 131.

# **Time Derivative Operator**

Use the time derivative operator to calculate the time derivative of an argument.

```
ddt( input [ , abstol | nature ] )
```

input is a dynamic expression.

abstol is a constant specifying the absolute tolerance that applies to the output of the ddt operator. Set abstol at the largest signal level that you consider negligible. In this release of Verilog-A, abstol is ignored.

Simulator Functions

nature is a nature from which the absolute tolerance is to be derived. In this release of Verilog-A, nature is ignored.

The time derivative operator is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

In DC analyses, the ddt operator returns 0. To define a higher order derivative, you must use an internal node or signal. For example, a statement such as the following is illegal.

```
V(out) <+ ddt(ddt(V(in))) // ILLEGAL!</pre>
```

For an example illustrating how to define higher order derivatives correctly, see <u>"Using Integration and Differentiation with Analog Signals"</u> on page 38.

# **Time Integral Operator**

Use the time integral operator to calculate the time integral of an argument.

input is a dynamic expression to be integrated.

*ic* is a dynamic expression specifying the initial condition.

assert is a dynamic integer-valued parameter. To reset the integration, set assert to a nonzero value.

abstol is a constant explicit absolute tolerance that applies to the input of the idt operator. Set abstol at the largest signal level that you consider negligible.

nature is a nature from which the absolute tolerance is to be derived.

The time integral operator is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

The value returned by the idt operator during DC or AC analysis depends on which of the parameters you specify.

| If you specify | Then idt returns                                                                                     |
|----------------|------------------------------------------------------------------------------------------------------|
| input          | $\int_0^t x(\tau)d\tau$                                                                              |
|                | The time-integral of $x$ from 0 to $t$ with the initial condition being computed in the DC analysis. |

Simulator Functions

| If you specify               | Then idt returns                                                                                                                                                                           |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| input,ic                     | $\int_0^t x(\tau)d\tau + ic$                                                                                                                                                               |
|                              | The time-integral of $x$ from 0 to $t$ with initial condition $ic$ . In DC or IC analyses, returns $ic$ .                                                                                  |
| input,ic,<br>assert          | $\int_{t_0}^t x(\tau)d\tau + ic$                                                                                                                                                           |
|                              | The time-integral of $x$ from $t_0$ to $t$ with initial condition $ic$ . In DC or IC analyses, and when $assert$ is nonzero, returns $ic$ . $t_0$ is the time when $assert$ last became 0. |
| input, ic,<br>assert, abstol | $\int_{t_0}^t x(\tau)d\tau + ic$                                                                                                                                                           |
|                              | The time-integral of $x$ from $t_0$ to $t$ with initial condition $ic$ . In DC or IC analysis, and when $assert$ is nonzero, returns $ic$ . $t_0$ is the time when $assert$ last became 0. |
| input, ic, assert, nature    | $\int_{t_0}^t x(\tau)d\tau + ic$                                                                                                                                                           |
|                              | The time-integral of $x$ from $t_0$ to $t$ with initial condition $ic$ . In DC or IC analysis, and when $assert$ is nonzero, returns $ic$ . $t_0$ is the time when $assert$ last became 0. |

The initial condition forces the DC solution to the system. You must specify the initial condition, ic, unless you are using the idt operator in a system with feedback that forces input to zero. If you use a model in a feedback configuration, you can leave out the initial condition without any unexpected behavior during simulation. For example, an operational amplifier alone needs an initial condition, but the same amplifier with the right external feedback circuitry does not need that forced DC solution.

The following statement illustrates using idt with a specified initial condition.

# **Circular Integrator Operator**

Use the circular integrator operator to convert an expression argument into its indefinitely integrated form.

Simulator Functions

expr is the dynamic integrand or expression to be integrated.

ic is a dynamic initial condition. By default, the value of ic is zero.

modulus is a dynamic value at which the output of idtmod is reset. modulus must be a positive value equation. If you do not specify modulus, idtmod behaves like the idt operator and performs no limiting on the output of the integrator.

offset is a dynamic value added to the integration. The default is zero.

The modulus and offset parameters define the bounds of the integral. The output of the idtmod function always remains in the range

offset < idtmod\_output < offset+modulus</pre>

abstol is a constant explicit absolute tolerance that applies to the input of the idtmod operator. Set abstol at the largest signal level that you consider negligible.

nature is a nature from which the absolute tolerance is to be derived.

The circular integrator operator is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

The value returned by the idtmod operator depends on which parameters you specify.

| If you specify   | Then idtmod returns                                                                                                                   |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| expr             | $x = \int_0^t \exp(\tau) d\tau$                                                                                                       |
|                  | The time-integral of $expr$ from 0 to $t$ with the initial condition being computed in the DC analysis. Returns $x$ .                 |
| expr, ic         | $x = \int_0^t \exp(\tau) d\tau + ic$                                                                                                  |
|                  | The time-integral of $expr$ from 0 to $t$ with initial condition $ic$ . In DC or IC analysis, returns $ic$ ; otherwise, returns $x$ . |
| expr,ic, modulus | $x = \int_0^t \exp(\tau) d\tau + ic$                                                                                                  |
|                  | where $x = n*modulus + k$<br>n =3, -2, -1, 0, 1, 2, 3<br>Returns $k$ where $0 < k < modulus$                                          |

Simulator Functions

| If you specify     | Then idtmod returns                                                            |
|--------------------|--------------------------------------------------------------------------------|
| expr, ic, modulus, | $x = \int_0^t \exp(\tau) d\tau + ic$                                           |
| offset             | where $x = n*modulus + k$<br>Returns $k$ where offset $< k < offset + modulus$ |
| expr, ic, modulus, | $x = \int_0^t \exp(\tau) d\tau + ic$                                           |
| offset,<br>abstol  | where $x = n*modulus + k$<br>Returns $k$ where offset $< k < offset + modulus$ |
| expr, ic, modulus, | $x = \int_0^t \exp(\tau) d\tau + ic$                                           |
| offset,<br>nature  | where $x = n*modulus + k$<br>Returns $k$ where offset $< k < offset + modulus$ |

The initial condition forces the DC solution to the system. You must specify the initial condition, ic, unless you are using idtmod in a system with feedback that forces expr to zero. If you use a model in a feedback configuration, you can leave out the initial condition without any unexpected behavior during simulation.

#### **Example**

The circular integrator is useful in cases where the integral can get very large, such as in a voltage controlled oscillator (VCO). For example, you might use the following approach to generate arguments in the range  $[0,2\pi]$  for the sinusoid.

```
phase = idtmod(fc + gain*V(IN), 0, 1, 0); //Phase is in range [0,1]. V(OUT) <+ \sin(2*PI*phase);
```

# **Delay Operator**

Use the absdelay operator to delay the entire signal of a continuously valued waveform.

```
absdelay( expr , time_delay [ , max_delay ] )
```

expr is a dynamic expression to be delayed.

 $time\_delay$ , a dynamic nonnegative value, is the length of the delay. If you specify  $max\_delay$ , you can change the value of  $time\_delay$  during a simulation, as long as the

Simulator Functions

value remains in the range  $0 < time_delay < max_delay$ . Typically  $time_delay$  is a constant but can also vary with time (when  $max_delay$  is defined).

 $max\_delay$  is a constant nonnegative number greater than or equal to  $time\_delay$ . You cannot change  $max\_delay$  because the simulator ignores any attempted changes and continues to use the initial value.

For example, to delay an input voltage you might code

```
V(out) <+ absdelay(V(in), 5u);</pre>
```

The absdelay operator is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

In DC and operating analyses, the absdelay operator returns the value of expr unchanged. In time-domain analyses, the absdelay operator introduces a transport delay equal to the instantaneous value of  $time_{delay}$  based on the following formula.

```
Output(t) = Input(max(t-time_delay, 0))
```

#### **Transition Filter**

Use the transition filter to smooth piecewise constant waveforms, such as digital logic waveforms. The transition filter returns a real number that over time describes a piecewise linear waveform. The transition filter also causes the simulator to place time points at both corners of a transition to assure that each transition is adequately resolved.

```
transition(input [, delay [, rise_time [, fall_time [, time_tol ]]]])
```

input is a dynamic input expression that describes a piecewise constant waveform. It must have a real value. In DC analysis, the transition filter simply returns the value of input. Changes in input do not have an effect on the output value until delay seconds have passed.

delay is a dynamic nonnegative real value that is an initial delay. By default, delay has a value of zero.

 $rise\_time$  is a dynamic positive real value specifying the time over which you want positive transitions to occur. If you do not specify  $rise\_time$  or if you give  $rise\_time$  a value of 0,  $rise\_time$  defaults to the value defined by 'default\_transition.

 $fall\_time$  is a dynamic positive real number specifying the time over which you want negative transitions to occur. By default,  $fall\_time$  has the same value that  $rise\_time$  has. If you do not specify  $rise\_time$  or if you give  $rise\_time$  a value of 0,  $fall\_time$  defaults to the value defined by `default\\_transition.

June 2005 136 Product Version 5.5

Simulator Functions

 $time\_tol$  is a constant expression with a positive value. This option requires the simulator to place time points no more than the value of  $time\_tol$  away from the two corners of the transition.

If 'default\_transition is not specified, the default behavior of the transition filter approximates the ideal behavior of a zero-duration transition.

The transition filter is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

With the transition filter, you can control transitions between discrete signal levels by setting the rise time and fall time of signal transitions. The transition filter stretches instantaneous changes in signals over a finite amount of time, as shown below, and can also delay the transitions.



Use short transitions with caution because they can cause the simulator to slow down to meet accuracy constraints.

The next code fragment demonstrates how the transition filter might be used.

```
// comparator model
analog begin
   if ( V(in) > 0 ) begin
        Vout = 5 ;
        end
   else begin
        Vout = 0 ;
   end
   V(out) <+ transition(Vout) ;
end</pre>
```

Simulator Functions



The transition filter is designed to smooth out piecewise constant waveforms. If you apply the transition filter to smoothly varying waveforms, the simulator might run slowly, and the results will probably be unsatisfactory. For smoothly varying waveforms, consider using the slew filter instead. For information, see "Slew Filter" on page 140.

If interrupted on a rising transition, the transition filter adjusts the slope so that at the revised end of the transition the value is that of the new destination.

| If the new destination value is below the |
|-------------------------------------------|
| value at the point of interruption, the   |
| transition <b>filter</b>                  |

# Uses the value of the original destination as the value of the new origin.

- Adjusts the slope of the transition to the rate at which the value would decay from the value of the new origin to the value of the new destination in fall time seconds.
- 3. Causes the value of the filter output to decay at the new slope, from the value at the point of interruption to the value at the new destination.

# If the new destination value is above the value at the point of interruption, the transition filter

- 1. Retains the original origin.
- 2. Adjusts the slope of the transition to the rate at which the value would increase from the value of the origin to the value of the new destination in rise\_time seconds.
- 3. Causes the value of the filter output to increase at the new slope, from the value at the point of interruption to the value at the new destination.

In the following example, a rising transition is interrupted when it is about three fourths complete, and the value of the new destination is below the value at the point of interruption. The transition filter computes the slope that would complete a transition from the new origin (not the value at the point of interruption) in the specified  $fall_time$ . The

June 2005 138 Product Version 5.5

Simulator Functions

transition filter then uses the computed slope to transition from the current value to the new destination.



An interruption in a falling transition causes the transition filter to behave in an equivalent manner.

With larger delays, it is possible for a new transition to be specified before a previously specified transition starts. The transition filter handles this by deleting any transitions that would follow a newly scheduled transition. A transition filter can have an arbitrary number of transitions pending. You can use a transition filter in this way to implement the transport delay of discretely valued signals.

The following example implements a D-type flip flop. The transition filter smooths the output waveforms.

```
module d_ff(vin_d, vclk, vout_q, vout_qbar) ;
input vclk, vin_d;
output vout_q, vout_qbar ;
electrical vout_q, vout_qbar, vclk, vin_d ;
parameter real vlogic high = 5;
parameter real vlogic_low = 0 ;
parameter real vtrans_clk = 2.5 ;
parameter real vtrans = 2.5 ;
parameter real tdel = 3u from [0:inf);
parameter real trise = 1u from (0:inf);
parameter real tfall = 1u from (0:inf);
integer x ;
analog begin
    @ (cross(V(vclk) - vtrans_clk, +1)) x = (V(vin_d) > vtrans) ;
    V(vout_q) <+ transition( vlogic_high*x + vlogic_low*!x,tdel, trise, tfall );</pre>
    V(vout_qbar) <+ transition( vlogic_high*!x + vlogic_low*x, tdel,
                                                     trise, tfall );
    end
endmodule
```

The following example illustrates a use of the transition filter that should be avoided. The expression is dependent on a continuous signal and, as a consequence, the filter runs slowly.

```
I(p, n) <+ transition(V(p, n)/out1, tdel, trise, tfall);  // Do not do this.</pre>
```

Simulator Functions

However, you can use the following approach to implement the same behavior in a statement that runs much faster.

$$I(p, n) \leftarrow V(p, n) * transition(1/out1, tdel, trise, tfall); // Do this instead.$$

#### Slew Filter

Use the slew filter to control the rate of change of a waveform. A typical use for slew is generating continuous signals from piecewise continuous signals. For discrete signals, consider using the transition filter instead. See <u>"Transition Filter"</u> on page 136 for more information.

```
slew(input [ , max_pos_rate [ , max_neg_rate ] ] )
```

input is a dynamic expression with a real value. In DC analysis, the slew filter simply returns the value of input.

max\_pos\_rate is a dynamic real number greater than zero, which is the maximum positive slew rate.

max\_neg\_rate is a dynamic real number less than zero, which is the maximum negative slew rate.

If you specify only one rate, its absolute value is used for both rates. If you give no rates, slew passes the signal through unchanged. If the rate of change of input is less than the specified maximum slew rates, slew returns the value of input.

The slew filter is subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

When applied, slew forces all transitions of expr faster than  $max\_pos\_rate$  to change at the  $max\_pos\_rate$  rate for positive transitions and limits negative transitions to the  $max\_neg\_rate$  rate.



The slew filter is particularly valuable for controlling the rate of change of sinusoidal waveforms. The transition function distorts such signals, whereas slew preserves the general shape of the waveform. The following 4-bit digital-to-analog converter uses the slew function to control the rate of change of the analog signal at its output.

Simulator Functions

```
module dac4(d, out) ;
input [0:3] d;
inout out ;
electrical [0:3] d;
electrical out ;
parameter real slewrate = 0.1e6 from (0:inf);
    real Ti;
    real Vref ;
   real scale_fact ;
    analog begin
        Ti = 0;
        Vref = 1.0 ;
        scale_fact = 2 ;
        generate ii (3,0,-1) begin
            Ti = Ti + ((V(d[ii]) > 2.5) ? (1.0/scale fact) : 0);
            scale fact = scale fact/2 ;
        end
        V(out) <+ slew( Ti*Vref, slewrate );
    end
endmodule
```

# **Implementing Laplace Transform S-Domain Filters**

The Laplace transform filters implement lumped linear continuous-time filters. Each filter accepts an optional absolute tolerance parameter  $\epsilon$ , which this release of Verilog-A ignores. The set of array values that are used to define the poles and zeros, or numerator and denominator, of a filter the first time it is used during an analysis are used at all subsequent time points of the analysis. As a result, changing array values during an analysis has no effect on the filter.

The Laplace transform filters are subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131. However, while most analog functions can be used, with certain restrictions, in if or case constructs, the Laplace transform filters cannot be used in if or case constructs in any circumstances.

#### **Numerator Order Determination**

The highest order coefficient of the numerator in Laplace filters must not be zero. To help avoid this error, the order of the numerator coefficient in Laplace filters is automatically reduced so that the high order coefficient is non-zero. (Unless the coefficient consists only of zeros, which is an error.)

#### Arguments Represented as Vectors

If you use an argument represented as a vector to define a numerator in a Laplace filter, and if one or more of the elements in the vector are 0, the order of the numerator is determined

Simulator Functions

by the *position* of the rightmost non-zero vector element. For example, in the following module, the order of the numerator, nn, is 1

```
module test(pin, nin, pout, nout);
electrical pin, nin, pout, nout;

real nn[0:2];
real dd[0:2];

analog begin
    @(initial_step) begin
    nn[0] = 1;// The highest order non-zero coefficient of the numerator.
    nn[1] = 0;
    nn[2] = 0;
    dd[0] = 1;
    dd[1] = 1;
    dd[1] = 1;
    end
    V(pout, nout) <+ laplace_nd(V(pin,nin), nn, dd);
end
endmodule</pre>
```

# Arguments Represented as Arrays

If you use an argument represented as an array constant to define a numerator in a Laplace filter, and if one or more of the elements in the array constant are 0, the order of the numerator is determined by the *position* of the rightmost non-zero array element. For example, if your numerator array constant is {1,0,0}, the order of the numerator is 1. If your array constant is {1,0,1}, the order of the numerator is 3. In the following example, the numerator order is 1 (and the value is 1).

```
module test(pin, nin, pout, nout);
electrical pin, nin, pout, nout;
analog begin
    V(pout, nout) <+ laplace_nd(V(pin,nin), {1,0,0}, {1,1,1});
end
endmodule</pre>
```

# **Zero-Pole Laplace Transforms**

Use laplace\_zp to implement the zero-pole form of the Laplace transform filter.

```
laplace_zp(expr, \zeta, \rho[, \epsilon])
```

 $\zeta$  (zeta) is a fixed-sized vector of M pairs of real numbers. Each pair represents a zero. The first number in the pair is the real part of the zero, and the second is the imaginary part.  $\rho$  (rho) is a fixed-sized vector of N real pairs, one for each pole. Specify the poles in the same manner as the zeros. If you use array literals to define the  $\zeta$  and  $\rho$  vectors, the values must be constant or dependent upon parameters only. You cannot use array literal values defined by variables.

The transfer function is

Simulator Functions

$$H(s) = \frac{\prod_{k=0}^{M-1} \left(1 - \frac{s}{\zeta_k^r + j\zeta_k^i}\right)}{\prod_{k=0}^{M-1} \left(1 - \frac{s}{\rho_k^r + j\rho_k^i}\right)}$$

where  $\zeta_k^r$  and  $\zeta_k^i$  are the real and imaginary parts of the  $k^{th}$  zero, and  $\rho_k^i$  and  $\rho_k^i$  are the real and imaginary parts of the  $k^{th}$  pole.

If a root (a pole or zero) is real, you must specify the imaginary part as 0. If a root is complex, its conjugate must be present. If a root is zero, the term associated with it is implemented as s rather than (1-s/r), where r is the root. If the list of roots is empty, unity is used for the corresponding denominator or numerator.

#### **Zero-Denominator Laplace Transforms**

Use laplace\_zd to implement the zero-denominator form of the Laplace transform filter. laplace\_zd(expr,  $\zeta$ , d[,  $\epsilon$ ])

 $\zeta$  (zeta) is a fixed-sized vector of M pairs of real numbers. Each pair represents a zero. The first number in the pair is the real part of the zero, and the second is the imaginary part. d is a fixed-sized vector of N real numbers that contains the coefficients of the denominator. If you use array literals to define the  $\zeta$  and d vectors, the values must be constant or dependent upon parameters only. You cannot use array literal values defined by variables.

The transfer function is

$$H(s) = \frac{\prod_{k=0}^{M-1} \left(1 - \frac{s}{\zeta_k^r + j\zeta_k^i}\right)}{\sum_{k=0}^{N-1} d_k s^k}$$

where  $\zeta_k^r$  and  $\zeta_k^i$  are the real and imaginary parts of the  $k^{th}$  zero, and  $d_k$  is the coefficient of the  $k^{th}$  power of s in the denominator. If a zero is real, you must specify the imaginary part as 0. If a zero is complex, its conjugate must be present. If a zero is zero, the term associated with it is implemented as s rather than  $(1-s/\zeta)$ .

Simulator Functions

## **Numerator-Pole Laplace Transforms**

Use laplace\_np to implement the numerator-pole form of the Laplace transform filter.

laplace\_np(expr, 
$$n, \rho[, \epsilon]$$
)

n is a fixed-sized vector of M real numbers that contains the coefficients of the numerator.  $\rho$  (rho) is a fixed-sized vector of N pairs of real numbers. Each pair represents a pole. The first number in the pair is the real part of the pole, and the second is the imaginary part. If you use array literals to define the n and  $\rho$  vectors, the array values must be constant or dependent upon parameters only. You cannot use array values defined by variables.

The transfer function is

$$H(s) = \frac{\sum_{k=0}^{M-1} n_k s^k}{\prod_{k=0}^{N-1} \left(1 - \frac{s}{\rho_k^r + j\rho_k^i}\right)}$$

where  $n_k$  is the coefficient of the  $k^{th}$  power of s in the numerator, and  $\rho_k^r$  and  $\rho_k^i$  are the real and imaginary parts of the  $k^{th}$  pole. If a pole is real, you must specify the imaginary part as 0. If a pole is complex, its conjugate must be present. If a pole is zero, the term associated with it is implemented as s rather than  $(1-s/\rho)$ .

# **Numerator-Denominator Laplace Transforms**

Use laplace\_nd to implement the numerator-denominator form of the Laplace transform filter.

```
laplace_nd(expr, n, d[,\epsilon])
```

n is a fixed-sized vector of M real numbers that contains the coefficients of the numerator, and d is a fixed-sized vector of N real numbers that contains the coefficients of the denominator. If you use array literals to define the n and d vectors, the values must be constant or dependent upon parameters only. You cannot use array values defined by variables.

The transfer function is

Simulator Functions

$$H(s) = \frac{\sum_{k=0}^{M} n_k s^k}{\sum_{k=0}^{N} d_k s^k}$$

where  $n_k$  is the coefficient of the  $k^{th}$  power of s in the numerator, and  $d_k$  is the coefficient of the  $k^{th}$  power of s in the denominator.

## **Examples**

The following code fragments illustrate how to use the Laplace transform filters.

$$V(out) <+ laplace_zp(V(in), {0,0}, {1,2,1,-2});$$

implements

$$H(s) = \frac{s}{\left(1 - \frac{s}{1+2j}\right)\left(1 - \frac{s}{1-2j}\right)} = \frac{s}{1 - 0.4s + 0.2s^2}$$

#### The code fragment

```
V(out) <+ laplace nd(V(in), {0,1}, {1,-0.4,0.2});
```

is equivalent.

The following statement contains an empty vector:

```
V(out) <+ laplace_zp(V(in), {}, {-1,0});
```

The absence of zeros, indicated by the empty brackets, means that the transfer function reduces to the following equation.

$$H(s) = \frac{1}{1+s}$$

The next module illustrates the use of array literals that depend on parameters. In this code, the array literal  $\{dx, 6*dx, 5*dx\}$  depends on the value of the parameter dx.

```
module svcvs_zd(pin, nin, pout, nout);
electrical pin, nin, pout, nout;
parameter real nx = 0.5;
parameter integer dx = 1;
analog begin
    V(pout,nout) <+ laplace_zd(V(pin,nin), {0-nx,0}, {dx,6*dx,5*dx});</pre>
```

Simulator Functions

```
end
endmodule
```

The next fragment illustrates an efficient way to initialize array values. Because only the initial set of array values used by a filter has any effect, this example shows how you can use the initial\_step event to set values at the beginning of the specified analyses.

When you use this technique, be sure to initialize the arrays at the beginning of each analysis that uses the filter. The static analysis is the dc operating point calculation required by most analyses, including tran, ac, and noise. Initializing the array during the static phase ensures that the array is non-zero as these analyses proceed.

The next modules illustrate how you can use an array variable to avoid error messages about using array literals with variable dependencies in the Laplace filters. The first version causes an error message.

```
// This version does not work.
'include "constants.vams"
'include "disciplines.vams"

module laplace(out, in);
inout in, out;
electrical in, out;
real dummy;

   analog begin
        dummy = -0.5;
        V(out) <+ laplace_zd(V(in), [dummy,0], [1,6,5]); //Illegal!
   end
endmodule</pre>
```

#### The next version works as expected.

```
// This version works correctly.
'include "constants.vams"
'include "disciplines.vams"

module laplace(out, in);
inout in, out;
electrical in, out;
real dummy;
real nn[0:1];
analog begin
    dummy = -0.5;
    @(initial_step) begin    // Defines the array variable.
```

Simulator Functions

## Implementing Z-Transform Filters

The Z-transform filters implement linear discrete-time filters. Each filter requires you to specify a parameter T, the sampling period of the filter. A filter with unity transfer function acts like a simple sample-and-hold that samples every T seconds.

All Z-transform filters share three common arguments,  $\tau$ ,  $\tau$ , and  $t_0$ . The  $\tau$  argument specifies the period of the filter and must be positive.  $\tau$  specifies the transition time and must be nonnegative. If you specify a nonzero transition time, the simulator controls the time step to accurately resolve both the leading and trailing corner of the transition. If you do not specify a transition time,  $\tau$  defaults to one unit of time as defined by the 'default\_transition compiler directive. If you specify a transition time of 0, the output is abruptly discontinuous. Avoid assigning a Z-filter with 0 transition time directly to a branch because doing so greatly slows the simulation. Finally,  $t_0$  specifies the time of the first sample/transition and is also optional. If not given, the first transition occurs at t=0.

The values of T and  $t_0$  at the first time point in the analysis are stored, and those stored values are used at all subsequent time points. The array values used to define a filter are used at all subsequent time points, so changing array values during an analysis has no effect on the filter.

The Z-transform filters are subject to the restrictions listed in <u>"Restrictions on Using Analog Operators"</u> on page 131.

#### **Zero-Pole Z-Transforms**

Use zi\_zp to implement the zero-pole form of the Z-transform filter.

```
zi_zp(expr, \zeta, \rho, T [, \tau [, t_0]])
```

 $\zeta$  (zeta) is a fixed or parameter-sized vector of M pairs of real numbers. Each pair represents a zero. The first number in the pair is the real part of the zero, and the second is the imaginary part.  $\rho$  (rho) is a fixed or parameter-sized vector of N real pairs, one for each pole. The poles are given in the same manner as the zeros. If you use array literals to define the  $\zeta$  and  $\rho$  vectors, the values must be constant or dependent upon parameters only. You cannot use array values defined by variables.

The transfer function is

Simulator Functions

$$H(z) = \frac{\prod_{k=0}^{M-1} \left(1 - z^{-1} (\zeta_k^r + j \zeta_k^i)\right)}{\prod_{k=0}^{M-1} \left(1 - z^{-1} (\rho_k^r + j \rho_k^i)\right)}$$

where  $\zeta_k^r$  and  $\zeta_k^i$  are the real and imaginary parts of the  $k^{th}$  zero, and  $\rho_k^r$  and  $\rho_k^i$  are the real and imaginary parts of the  $k^{th}$  pole. If a root (a pole or zero) is real, you must specify the imaginary part as 0. If a root is complex, its conjugate must also be present. If a root is the origin, the term associated with it is implemented as z rather than  $(1-(z^{-1}\cdot r))$ , where r is the root. If a list of poles or zeros is empty, unity is used for the corresponding denominator or numerator.

#### **Zero-Denominator Z-Transforms**

Use zi\_zd to implement the zero-denominator form of the Z-transform filter.

$$zi_zd(expr, \zeta, d, T[, \tau[, t_0]])$$

 $\zeta$  (zeta) is a fixed or parameter-sized vector of M pairs of real numbers. Each pair represents a zero. The first number in the pair is the real part of the zero, and the second is the imaginary part. d is a fixed or parameter-sized vector of N real numbers that contains the coefficients of the denominator. If you use array literals to define the  $\zeta$  and d vectors, the values must be constant or dependent upon parameters only. You cannot use array values defined by variables.

The transfer function is

$$H(z) = \frac{\prod_{k=0}^{M-1} \left(1 - z^{-1} (\zeta_k^r + j \zeta_k^i)\right)}{\sum_{k=0}^{N-1} d_k z^{-k}}$$

where  $\zeta_k^r$  and  $\zeta_k^i$  are the real and imaginary parts of the  $k^{th}$  zero, and  $d_k$  is the coefficient of the  $k^{th}$  power of z in the denominator. If a zero is real, you must specify the imaginary part as 0. If a zero is complex, its conjugate must also be present. If a zero is the origin, the term associated with it is implemented as z rather than  $(1-(z^{-1}\cdot\zeta))$ .

Simulator Functions

#### **Numerator-Pole Z-Transforms**

Use zi\_np to implement the numerator-pole form of the Z-transform filter.

$$zi_np(expr, n, \rho, T[, \tau[, t_0]])$$

n is a fixed or parameter-sized vector of M real numbers that contains the coefficients of the numerator.  $\rho$  (rho) is a fixed or parameter-sized vector of N pairs of real numbers. Each pair represents a pole. The first number in the pair is the real part of the pole, and the second is the imaginary part. If you use array literals to define the n and  $\rho$  vectors, the values must be constant or dependent upon parameters only. You cannot use array values defined by variables.

The transfer function is

$$H(z) = \frac{\sum_{k=0}^{M-1} n_k z^{-k}}{\prod_{k=0}^{N-1} \left(1 - z^{-1} (\rho_k^r + j \rho_k^i)\right)}$$

where  $n_k$  is the coefficient of the  $k^{th}$  power of z in the numerator, and  $\rho_k^r$  and  $\rho_k^i$  are the real and imaginary parts of the  $k^{th}$  pole. If a pole is real, the imaginary part must be specified as 0. If a pole is complex, its conjugate must also be present. If a pole is the origin, the term associated with it is implemented as z rather than  $(1-z^{-1}\rho)$ .

#### **Numerator-Denominator Z-Transforms**

Use zi\_nd to implement the numerator-denominator form of the Z-transform filter.

$$zi_nd(expr, n, d, T [ , t_0] ])$$

n is a fixed or parameter-sized vector of M real numbers that contains the coefficients of the numerator, and d is a fixed or parameter-sized vector of N real numbers that contains the coefficients of the denominator. If you use array literals to define the n and d vectors, the values must be constant or dependent upon parameters only. You cannot use array values defined by variables.

The transfer function is

Simulator Functions

$$H(z) = \frac{\sum_{k=0}^{M-1} n_k z^{-k}}{\sum_{k=0}^{N-1} d_k z^{-k}}$$

where  $n_k$  is the coefficient of the  $k^{th}$  power of z in the numerator, and  $d_k$  is the coefficient of the  $k^{th}$  power of s in the denominator.

## **Examples**

The following example illustrates an ideal sampled data integrator with the transfer function

$$H(z) = \frac{z^{-1}}{1 - z^{-1}}$$

This transfer function can be implemented as

```
module ideal_int (in, out) ;
electrical in, out ;
parameter real T = 0.1m ;
parameter real tt = 0.02n ;
parameter real td = 0.04m ;
analog begin
    // The filter is defined with constant array literals.
    V(out) <+ zi_nd(V(in), {0,1}, {1,-1}, T, tt, td) ;
end
endmodule</pre>
```

The next example illustrates additional ways to use parameters and arrays to define filters.

```
module zi (in, out);
electrical in, out;
parameter real T = 0.1;
parameter real tt = 0.02m;
parameter real td = 0.04m;
parameter real n0 = 1;
parameter integer start_num = 0;
parameter integer num d = 2;
real nn[0:0];
                                          // Fixed-sized array
real dd[start num:start num+num d-1]; // Parameter-sized array
real d;
analog begin
    // The arrays are initialized at the beginning of the listed analyses.
    @(initial_step("ac", "dc", "tran")) begin
        d = 1*n0;
```

Simulator Functions

## **Displaying Results**

Verilog-A provides four tasks for displaying information: \$strobe, \$display, \$monitor, and \$write.

## \$strobe

Use the \$strobe task to display information on the screen. \$strobe and \$display use the same arguments and are completely interchangeable. \$strobe is supported in both analog and digital contexts.

The \$strobe task prints a new-line character after the final argument. A \$strobe task without any arguments prints only a new-line character.

Each argument is a quoted string or an expression that returns a value.

Each quoted string is a set of ordinary characters, special characters, or conversion specifications, all enclosed in one set of quotation marks. Each conversion specification in the string must have a corresponding argument following the string. You must ensure that the type of each argument is appropriate for the corresponding conversion specification.

You can specify an argument without a corresponding conversion specification. If you do, an integer argument is displayed using the %d format, and a real argument is displayed using the %g format.

Simulator Functions

## **Special Characters**

Use the following sequences to include the specified characters and information in a quoted string.

| Use this sequence | To include                                                            |
|-------------------|-----------------------------------------------------------------------|
| \n                | The new-line character                                                |
| \t                | The tab character                                                     |
| \\                | The backslash character, \                                            |
| \"                | The quotation mark character, "                                       |
| \ddd              | A character specified by 1 to 3 octal digits                          |
| %%                | The percent character, %                                              |
| %m <b>Or</b> %M   | The hierarchical name of the current module, function, or named block |

## **Conversion Specifications**

Conversion specifications have the form

```
% [ flag ] [ field_width ] [ . precision ] format_character
```

where flag, field\_width, and precision can be used only with a real argument.

flag is one of the three choices shown in the table:

| flag                                            | Meaning                 |
|-------------------------------------------------|-------------------------|
| -                                               | Left justify the output |
| +                                               | Always print a sign     |
| Blank space, or any character other than a sign | Print a space           |

field\_width is an integer specifying the minimum width for the field.

precision is an integer specifying the number of digits to the right of the decimal point.

Simulator Functions

format\_character is one of the following characters.

| format_<br>character | Type of<br>Argument | Output                                                                                        | Example Output                     |
|----------------------|---------------------|-----------------------------------------------------------------------------------------------|------------------------------------|
| b or B               |                     | Binary format                                                                                 | 0000000000000000<br>00000000111000 |
| c or C               | Integer             | ASCII character format                                                                        |                                    |
| d <b>or</b> D        | Integer             | Decimal format                                                                                | 191, 48, -567                      |
| e or E               | Real                | Real, exponential format                                                                      | -1.0, 4e8,<br>34.349e-12           |
| f or F               | Real                | Real, fixed-point format                                                                      | 191.04, -4.789                     |
| g <b>or</b> G        | Real                | Real, exponential, or decimal format, whichever format results in the shortest printed output | 9.6001, 7.34E-8,<br>-23.1E6        |
| h or H               | Integer             | Hexadecimal format                                                                            | 3e, 262, a38, fff, 3E,<br>A38      |
| o <b>or</b> 0        | Integer             | Octal format                                                                                  | 127, 777                           |
| r <b>or</b> R        | Real                | Engineering notation format                                                                   | 123,457M, 12.345K                  |
| s or S               | String constant     | String format                                                                                 |                                    |

## **Examples of \$strobe Formatting**

Assume that module format\_module is instantiated in a netlist file with the instantiation

formatTest format\_module

#### The module is defined as

```
module format_module ;
integer ival ;
real rval ;
analog begin
   ival = 98 ;
   rval = 123.456789 ;
   $strobe("Format c gives %c" , ival) ;
   $strobe("Format C gives %C" , ival) ;
   $strobe("Format d gives %d" , ival) ;
   $strobe("Format D gives %D" , ival) ;
   $strobe("Format e (real) gives %e" , rval) ;
   $strobe("Format E (real) gives %E" , rval) ;
   $strobe("Format f (real) gives %f" , rval) ;
```

Simulator Functions

```
$strobe("Format F (real) gives %F" , rval);
$strobe("Format g (real)gives %g" , rval);
$strobe("Format G (real)gives %G" , rval);
$strobe("Format h gives %h" , ival);
$strobe("Format H gives %H" , ival);
$strobe("Format m gives %m");
$strobe("Format M gives %M");
$strobe("Format o gives %o" , ival);
$strobe("Format O gives %0" , ival);
$strobe("Format s gives %s" , "s string");
$strobe("Format S gives %S" , "S string");
$strobe("newline,\ntab,\tback-slash, \\");
$strobe("doublequote,\"");
end
```

## When you run format\_module, it displays

```
Format c gives b
Format C gives b
Format d gives 98
Format D gives 98
Format e gives 1.234568e+02
Format E gives 1.234568e+02
Format f gives 123.456789
Format F gives 123.456789
Format g gives 123.457
Format G gives 123.457
Format h gives 62
Format H gives 62
Format m gives formatTest
Format M gives formatTest
Format o gives 142
Format O gives 142
Format s gives s string
Format S gives S string
newline,
tab,
       back-slash, \
doublequote, "
```

## \$display

Use the \$display task to display information on the screen. \$display is supported in both analog and digital contexts.

\$display and \$strobe use the same arguments and are completely interchangeable. For guidance, see <u>"\$strobe"</u> on page 151.

Simulator Functions

## **\$write**

Use the \$write task to display information on the screen. This task is identical to the \$strobe task, except that \$strobe automatically adds a newline character to the end of its output, whereas \$write does not. \$write is supported in both analog and digital contexts.

The arguments you can use in list\_of\_arguments are the same as those used for \$strobe. For guidance, see <u>"\$strobe"</u> on page 151.

## **\$monitor**

Use the \$monitor task to display information on the screen. This task is identical to the \$strobe task, except that \$monitor outputs only when an argument changes value. \$monitor is supported in only digital contexts.

The arguments you can use in list\_of\_arguments are the same as those used for \$strobe. For guidance, see "\$strobe" on page 151.

# **Specifying Power Consumption**

Use the \$pwr system task to specify the power consumption of a module. The \$pwr task is supported in only analog contexts.

**Note:** The \$pwr task is a nonstandard Cadence-specific language extension.

```
pwr_task ::=
    $pwr( expression )
```

expression is an expression that specifies the power contribution. If you specify more than one \$pwr task in a behavioral description, the result of the \$pwr task is the sum of the individual contributions.

To ensure a useful result, your module must contain an assignment inside the behavior specification. Your module must also compute the value of \$pwr tasks at every iteration. If these conditions are not met, the result of the \$pwr task is zero.

Simulator Functions

The \$pwr task does not return a value and cannot be used inside other expressions. Instead, access the result by using the options and save statements in the analog simulation control file. For example, using the following statement in the analog simulation control file saves all the individual power contributions and the sum of the contributions in the module named name:

```
name options pwr=all
```

For save, use a statement like the following:

```
save name:pwr
```

In each format, name is the name of a module.

For more information about the options statement, see <u>Chapter 7</u> of the <u>Spectre Circuit</u> Simulator User Guide. For more about the save statement, see <u>Chapter 8</u> of the <u>Spectre Circuit Simulator User Guide</u>.

## **Example**

# Working with Files

Verilog-A provides several functions for working with files. \$fopen prepares a file for writing. \$fstrobe and \$fdisplay write to a file. \$fclose closes an open file.

## Opening a File

Use the \$fopen function to open a specified file.

Simulator Functions

 $multi\_channel\_descriptor$  is a 32-bit unsigned integer that is uniquely associated with  $file\_name$ . The fopen function returns a  $multi\_channel\_descriptor$  value of zero if the file cannot be opened.

Think of multi\_channel\_descriptor as a set of 32 flags, where each flag represents a single output channel. The least significant bit always refers to the standard output. The first time it is called, \$fopen opens channel 1 and returns a descriptor value of 2 (binary 10). The second time it is called, \$fopen opens channel 2 and returns a descriptor value of 4 (binary 100). Subsequent calls cause \$fopen to open channels 3, 4, 5, and so on, and to return values of 8, 16, 32, and so on, up to a maximum of 32 open channels.

 $io\_mode$  is one of three possible values: w, a, or r. The w or write mode deletes the contents of any existing files before writing to them. The a or append mode appends the next output to the existing contents of the specified file. In both cases, if the specified file does not exist, \$fopen creates that file. The r mode opens a file for reading. An error is reported if the file does not exist.

The \$fopen function reuses channels associated with any files that are closed.

file\_name is a string that can include the special commands described in "Special \$fopen Formatting Commands" on page 157. If file\_name contains a path indicating that the file is to be opened in a different directory, the directory must already exist when the \$fopen function runs.

type (allowed in initial or always blocks, but not in analog blocks) is a character string or a reg that indicates how the file is to be opened. The value "r" opens the file for reading, "w" truncates the file to zero length or creates the file for writing, "a" opens the file for appending, or creates the file for writing.

For example, to open a file named myfile, you can use the code

```
integer myChanDesc ;
myChanDesc = $fopen ( "myfile" ) ;
```

## **Special \$fopen Formatting Commands**

The following special output formatting commands are available for use with the \$fopen function.

| Command | Output          | Example   |  |
|---------|-----------------|-----------|--|
| %C      | Design filename | input.scs |  |
| %D      | Date (yy-mm-dd) | 94-02-28  |  |

Simulator Functions

| Command | Output            | Example                 |
|---------|-------------------|-------------------------|
| %H      | Host name         | hal                     |
| %S      | Simulator type    | spectre                 |
| %P      | Unix process ID # | 3641                    |
| %T      | Time (24hh:mm:ss) | 15:19:25                |
| %I      | Instance name     | opamp3                  |
| %A      | Analysis name     | dc0p, timeDomain, acSup |

The special output formatting commands can be followed by one or more modifiers, which extract information from UNIX filenames. (To avoid opening a file that is already open, the %C command must be followed by a modifier.) The modifiers are:

| Modifier   | Extracted information                                          |
|------------|----------------------------------------------------------------|
| :r         | Root (base name) of the path for the file                      |
| <b>:</b> e | Extension of the path for the file                             |
| :h         | Head of the path for any portion of the file before the last / |
| :t         | Tail of the path for any portion of the file after the last /  |
| ::         | The (:) character itself                                       |

Any other character after a colon (:) signals the end of modifications. That character is copied with the previous colon.

The modifiers are typically used with the C command although they can be used with any of the commands. However, when the output of a formatting command does not contain a / and ".", the modifiers : t and : return the whole name and the : e and : h modifiers return ".". As a result, be aware that using modifiers with formatting commands other than C might not produce the results you expect. For example, using the command

```
$fopen("%I:h.freq_dat") ;
```

opens a file named ..freq\_dat.

You can use a concatenated sequence of modifiers. For example, if your design file name is res.ckt, and you use the statement

```
$fopen("%C:r.freq dat") ;
```

then

Simulator Functions

- %C is the design filename (res.ckt)
- .freq\_dat is the new filename extension

As a result, the name of the opened file is res.freq\_dat.

The following table shows the various filenames generated from a design filename (%C) of /users/maxwell/circuits/opamp.ckt

by using different formatting commands and modifiers.

| Command and Modifiers                  | Resulting Opened File                                |
|----------------------------------------|------------------------------------------------------|
| \$fopen("%C");                         | None, because the design file cannot be overwritten. |
| \$fopen("%C:r");                       | /users/maxwell/circuits/opamp                        |
| \$fopen("%C:e");                       | ckt                                                  |
| \$fopen("%C:h");                       | /users/maxwell/circuits                              |
| \$fopen("%C:t");                       | opamp.ckt                                            |
| \$fopen("%C::");                       | /users/maxwell/circuits/opamp.ckt:                   |
| \$fopen("%C:h:h");                     | /users/maxwell                                       |
| \$fopen("%C:t:r");                     | opamp                                                |
| \$fopen("%C:r:t");                     | opamp                                                |
| <pre>\$fopen("/tmp/%C:t:r.raw");</pre> | /tmp/opamp.raw                                       |
| \$fopen("%C:e%C:r:t");                 | ckt.opamp                                            |
| \$fopen("%C:r.%I.dat" );               | /users/maxwell/circuits/ opamp.opamp3.dat            |

## Reading from a File

Use the \$fscanf function to read information from a file.

```
fscanf_function ::=
    $fscanf (multi_channel_descriptor , "format" { , storage_arg } )
```

The  $multi\_channel\_descriptor$  that you specify must have a value that is associated with one or more currently open files. The format describes the matching operation done between the fscanf storage arguments and the input from the data file. The fscanf

Simulator Functions

function sequentially attempts to match each formatting command in this string to the input coming from the file. After the formatting command is matched to the characters from the input stream, the next formatting command is applied to the next input coming from the file. If a formatting command is not a skipping command, the data read from the file to match a formatting command is stored in the formatting command's corresponding <code>storage\_arg</code>. The first <code>storage\_arg</code> corresponds to the first nonskipping formatting command; the second <code>storage\_arg</code> corresponds to the second nonskipping formatting command. This matching process is repeated between all formatting commands and input data. The formatting commands that you can use are the same as those used for <code>\$strobe</code>. See "\$strobe" on page 151 for guidance.

For example, the following statement reads data from the file designated by fptrl and places the information in variables called dbl and int.

```
$fscanf(fptr1, "Double = %e and Integer = %d", dbl, int);
```

## Writing to a File

Verilog-A provides three input/output functions for writing to a file: \$fstrobe, \$fdisplay, and \$fwrite. The \$fstrobe and \$fdisplay functions use the same arguments and are completely interchangeable. The \$fwrite function is similar but does not insert automatic carriage returns in the output.

#### \$fstrobe

Use the \$fstrobe function to write information to a file.

The multi\_channel\_descriptor that you specify must have a value that is associated with one or more currently open files. The arguments that you can use in list\_of\_arguments are the same as those used for \$strobe. See "\$strobe" on page 151 for guidance.

For example, the following code fragment illustrates how you might write simultaneously to two open files.

```
integer mcd1 ;
integer mcd2 ;
integer mcd ;
@(initial_step) begin
    mcd1 = $fopen("file1.dat") ;
    mcd2 = $fopen("file2.dat") ;
```

Simulator Functions

```
end
.
.
.
mcd = mcd1 | mcd2; // Bitwise OR combines two channels
$fstrobe(mcd, "This is written to both files");
```

## \$fdisplay

Use the \$fdisplay function to write information to a file.

The multi\_channel\_descriptor that you specify must have a value that is associated with a currently open file. The arguments that you can use in list\_of\_arguments are the same as those used for \$strobe. See "\$strobe" on page 151 for guidance.

#### \$fwrite

Use the \$fwrite function to write information to a file.

The multi\_channel\_descriptor that you specify must have a value that is associated with a currently open file. The arguments that you can use in list\_of\_arguments are the same as those used for \$strobe. See "\$strobe" on page 151 for guidance.

The \$fwrite function does not insert automatic carriage returns in the output.

## Closing a File

Use the \$fclose function to close a specified file.

```
file_close_function ::=
    $fclose ( multi_channel_descriptor );
```

The multi\_channel\_descriptor that you specify must have a value that is associated with the currently open file that you want to close.

Simulator Functions

# **Exiting to the Operating System**

Use the \$finish function to make the simulator exit and return control to the operating system.

The msg\_level value determines which diagnostic messages print before control returns to the operating system. The default msg\_level value is 1.

| msg_level | Messages printed                                                                               |
|-----------|------------------------------------------------------------------------------------------------|
| 0         | None                                                                                           |
| 1         | Simulation time and location                                                                   |
| 2         | Simulation time, location, and statistics about the memory and CPU time used in the simulation |

**Note:** In this release, the \$finish function always behaves as though the msg\_level value is 0, regardless of the value you actually use.

For example, to make the simulator exit, you might code

```
$finish ;
```

# **Entering Interactive Tcl Mode**

Use the \$stop function to make the simulator enter interactive mode and display a Tcl prompt.

```
stop_function ::=
    $stop [( msg_level )];
msg_level ::=
    0 | 1 | 2
```

The msg\_level value determines which diagnostic messages print before the simulator starts the interactive mode. The default msg\_level value is 1.

| msg_level | Messages printed |  |
|-----------|------------------|--|
| 0         | None             |  |

Simulator Functions

| msg_level | Messages printed                                                                               |
|-----------|------------------------------------------------------------------------------------------------|
| 1         | Simulation time and location                                                                   |
| 2         | Simulation time, location, and statistics about the memory and CPU time used in the simulation |

For example, to make the simulator go interactive, you might code

\$stop ;

## **User-Defined Functions**

Verilog-A supports user-defined functions. By defining and using your own functions, you can simplify your code and enhance readability and reuse. Each function can be a digital function (as defined in *IEEE 1364-1995 Verilog HDL*) or an analog function.

## **Declaring an Analog User-Defined Function**

To define an analog function, use this syntax:

type is the type of the value returned by the function. The default value is real.

statement cannot include analog operators and cannot define module behavior. Specifically, statement cannot include

- ddt operator
- idt operator
- idtmod operator

Simulator Functions

- Access functions
- Contribution statements
- Event control statements
- Simulator library functions, except that you can include the functions in the next list

statement can include references to

- \$vt
- \$vt(temp)
- \$temperature
- \$realtime
- \$abstime
- analysis
- \$strobe
- \$display
- \$write
- \$fopen
- \$fstrobe
- \$fdisplay
- \$fwrite
- \$fclose
- All mathematical functions

You can declare local variables to be used in the function.

Each function you define must have at least one declared input. Each function must also assign a value to the implicitly defined internal variable with the same name as the function.

#### For example,

```
analog function real chopper ;
   input sw, in ; // The function has two declared inputs.
   real sw, in ;
//The next line assigns a value to the implicit variable, chopper.
   chopper = ((sw > 0) ? in : -in) ;
endfunction
```

Simulator Functions

The chopper function takes two variables, sw and in, and returns a real result. You can use the function in any subsequent function definition or in the module definition.

## **Calling a User-Defined Analog Function**

To call a user-defined analog function, use the following syntax.

```
analog_function_call ::=
     function_identifier ( expression { , expression } )
```

function\_identifier must be the name of a defined function. Each expression is evaluated by the simulator before the function runs. However, do not rely on having expressions evaluated in a certain order because the simulator is allowed to evaluate them in any order.

An analog function must not call itself, either directly or indirectly, because recursive functions are illegal. Analog function calls are allowed only inside of analog blocks.

The module phase detector illustrates how the chopper function can be called.

```
module phase_detector(lo, rf, if0) ;
inout lo, rf, if0 ;
electrical lo, rf, if0 ;
parameter real gain = 1 ;

  function real chopper;
    input sw, in;
    real sw, in;
    chopper = ((sw > 0) ? in : -in);
  endfunction

analog
    V(if0) <+ gain * chopper(V(lo),V(rf)); //Call from within the analog block.
endmodule</pre>
```

June 2005 165 Product Version 5.5

# Cadence Verilog-AMS Language Reference Simulator Functions

10

# **Instantiating Modules and Primitives**

<u>Chapter 2, "Creating Modules,"</u> discusses the basic structure of Cadence<sup>®</sup> Verilog<sup>®</sup>-A language modules. This chapter discusses how to instantiate Verilog-A modules within other modules. Module declarations cannot nest in one another; instead, you embed instances of modules in other modules. By embedding instances, you build a hierarchy extending from the instances of primitive modules up through the top-level modules.

The following sections discuss

- <u>Instantiating Verilog-A Modules</u> on page 168
- Connecting the Ports of Module Instances on page 171
- Overriding Parameter Values in Instances on page 173
- <u>Instantiating Analog Primitives</u> on page 176
- <u>Using an m-factor (Multiplicity Factor)</u> on page 177
- Including Verilog-A Modules in Spectre Subcircuits on page 179

# **Instantiating Verilog-A Modules**

Use the following syntax to instantiate modules in other modules.

```
module_instantiation ::=
        module identifier [ parameter value assignment ] instance list
instance list ::=
        module_instance { , module_instance} ;
module_instance ::=
        name_of_instance ( [ list_of_module_connections ] )
        module instance identifier [ constant range ]
list_of_module_connections ::=
        ordered_port_connection { , ordered_port_connection }
        named_port_connection { , named_port_connection }
ordered_port_connection ::=
        [ net expression ]
named port connection ::=
        . port_identifier ( [ net_expression ] )
net expression ::=
        net_identifier
        net_identifier [ constant_expression ]
        net_identifier [ constant_range ]
constant_range ::=
        constant_expression : constant_expression
```

The instance\_list expression is discussed in the following sections. The parameter\_value\_assignment expression is discussed in "Overriding Parameter Values in Instances" on page 173.

## **Creating and Naming Instances**

This section illustrates how to instantiate modules. Consider the following module, which describes a gain block that doubles the input voltage.

```
module vdoubler (in, out) ;
input in ;
output out ;
electrical in, out ;
analog
     V(out) <+ 2.0 * V(in) ;
endmodule</pre>
```

Two of these gain blocks are connected, with the output of the first becoming the input of the second. The schematic looks like this.



Instantiating Modules and Primitives

This higher-level component is described by module vquad, which creates two instances, named vd1 and vd2, of module vdoubler. Module vquad also defines external ports corresponding to those shown in the schematic.

```
module vquad (qin, qout) ;
input qin ;
output qout ;
electrical qin, qout ;
wire aal ;
vdoubler vd1 (qin, aal) ;
vdoubler vd2 (aal, qout) ;
endmodule
```

## **Creating Arrays of Instances**

The range specification on the  $module\_instance\_identifier$  allows you to create arrays of instances.

However, a <code>module\_instance\_identifier</code> used to create an array of instances (an <code>AOI\_identifier</code>) is restricted to being purely digital and cannot instantiate an analog object at any level. That means that you cannot use:

- An analog primitive or a connection module as the AOI\_identifier.
- Inherited connection attributes, mfactor attributes, or dynamic parameters in the AOI\_identifier.

In addition, you cannot use a VHDL design unit as the AOI\_identifier.

You cannot connect to the AOI\_identifier a net or bus that is declared to be analog. Nets or buses of undetermined discipline are forced to the default discipline when they connect to an AOI\_identifier.

When you use both the ncelab -dresolution and -messages options, the elaborator notifies you when it encounters an array of instances. Regardless of the number of arrays of instances in the design, the elaborator produces only a single message. For example, you define the following modules.

Instantiating Modules and Primitives

When you run ncelab with both the -dresolution and -messages options, the following message is produced.

## **Mapping Instance Ports to Module Ports**

When you instantiate a module, you must specify how the actual ports listed in the instance correspond to the formal ports listed in the defining module. Module vquad, in the previous example, demonstrates one of the two methods provided in Verilog-A. Module vquad uses an ordered list, where instance vd1's first actual port name qin maps to vdoubler's first formal port name in. Instance vd1's second actual port name aal maps to vdoubler's second formal port name, and so on.

You can also map actual ports to the formal ports in the defining module explicitly, using name pairs. If you choose this approach, the order of the ports does not matter.

You cannot mix the two kinds of mapping within a single instance.

## **Mapping Ports with Ordered Lists**

To use ordered lists to map actual ports listed in the instance to the formal ports listed in the defining module, ensure that the instance ports are in the same order as the defining module ports. For example, consider the following module child and the module instantiator that instantiates it.

```
module child (ina, inb, out) ;
input [0:3] ina ;
input inb ;
output out ;
electrical [0:3] ina ;
electrical inb ;
```

Instantiating Modules and Primitives

```
electrical out ;
endmodule

module instantiator (conin, conout) ;
input [0:6] conin ;
output conout ;
electrical [0:6] conin ;
electrical conout ;
child childl (conin [1:4], conin [6], conout) ;
end module
```

You can tell from the order of port names in these modules that port ina[0] in module child maps to port conin[1] in instance child1. Similarly, port inb in child maps to port conin[6] in instance child1. Port out in child maps to port conout in instance child1.

## **Mapping Ports with Name Pairs**

You can also link the formal ports in a defining module and the actual ports in an instance explicitly by pairing the port names. A period and the formal port name come first in each pair, followed, in parentheses, by the actual port name used in the instance. For example, in this module instantiation statement,

```
adc2 low (.in(rem_chain), .out(bout[1]), .outb());
```

the formal names in, out, and outb, are from the defining module, and the actual names rem\_chain and bout[1] are used in the instantiating module. The empty set of parentheses adjacent to outb show that the outb port is not used in this instance.

Ensure that the first name in each pair is a name specified on the module statement of the defining module. Then ensure that the second name, the actual one used in the instance and in the instantiating module, is one of the following:

- A simple net identifier
- A scalar member of a vector net or port declared within the instantiating module
- A sub-range of a vector net declared within the instantiating module

# **Connecting the Ports of Module Instances**

Developing modules that describe components is an important step on the way to the overall goal of simulating a system. But an equally important step is combining those components together so that they represent the system as a whole. This section discusses how to connect module instances, using their ports, to describe the structure and behavior of the system you are modeling.

Instantiating Modules and Primitives

Consider again the modules vdoubler and vquad, which describe this schematic.



This time, note how the module instantiation statements in vquad use port names to establish a connection between output port aa1 of instance vd1 and input port aa1 of instance vd2.

You can establish the same connections by using name pairs, as illustrated in the following two instantiation statements

```
vdoubler vd1 (.out (aal), .in (qin));
vdoubler vd2 (.in (aal), .out (qout));
```

#### Module instantiation statements like

```
vdoubler vd1 (qin, qout) ;
vdoubler vd2 (qin, qout) ;
```

establish different connections. These statements describe a system where the gain blocks are connected in parallel, with this schematic.



Instantiating Modules and Primitives

## **Port Connection Rules**

You can connect the ports described in the vdoubler instances because the ports are all analog, are defined with compatible disciplines, and are the same size. To generalize,

- All analog ports connected to a net are compatible with each other. You can connect both analog and digital ports to the same net if you provide appropriate connect statements.
- You must ensure that the sizes of connected ports and nets match. In other words, you can connect a scalar port to a scalar net, and a vector port to a vector net or concatenated net expression of the same width.

# **Overriding Parameter Values in Instances**

As noted earlier, the syntax for the module instantiation statement is

```
module_identifier [ parameter_value_assignment ] instance_list
```

The following sections discuss the parameter\_value\_assignment expression, which is further defined as

By default, instances of modules inherit any parameters specified in their defining module. If you want to change any of the default parameter values, you can do so on the module instantiation statement itself, or from other modules and instances by using the defparam statement. The defparam statement is particularly useful if you want to change parameters throughout your modules from a single location.

## **Overriding Parameter Values from the Instantiation Statement**

Using the module instantiation statement, you can assign values to parameters in two ways. You can assign values in the order the parameters are declared, or you can assign values by explicitly referring to parameter names. The new values must be constant expressions.

Instantiating Modules and Primitives

## **Overriding Parameter Values with Ordered Lists**

To override parameters using an ordered list of replacement values you must ensure that the list specifies replacement values in the same order that the parameters are defined in the defining module. You are not required to specify replacement values for every defined parameter, but if you omit any value you must omit every value from then on. In other words, you cannot skip over selected parameters. If a parameter does not need a new value, however, you can specify a replacement value equal to the default value.

Consider the two instances, weakp and plainp, instantiated within module m.

```
module m ;
voltage clk ;
electrical out_a, in_a ;
mosp # (2e-6, 1e-6) weakp (out_a, in_a, clk);//Overriding param values by order
mosp plainp (out_b, in_b, clk) ;
endmodule ;
```

The weakp module instantiation statement overrides the first two parameters given in the defining module, mosp, giving the first parameter the new value 2e-6 and the second parameter the value 1e-6. The plainp module instantiation statement has no parameter override expression, so the parameters assume their default values.

## **Overriding Parameter Values By Name**

You can also override parameter values in an instantiated module by pairing the parameter names to be changed with the values they are to receive. A period and the parameter name come first in each pair, followed by the new value in parentheses. The parameter name must be the name of a parameter in the defining module of the module being instantiated. When you override parameter values by name, you are not required to specify values for every parameter.

Consider this modified definition of module vdoubler. This version has three parameters, parm1, parm2, and parm3.

```
module vdoubler (in, out) ;
input in ;
output out ;
electrical in, out ;
parameter parm1 = 0.2,
          parm2 = 0.1,
          parm3 = 5.0;
analog
    V(out) \leftarrow (parm1 + parm2 + parm3) * V(in) ;
endmodule
module vquad (qin, qout) ;
input qin ;
output qout ;
vdoubler # (.parm3(4.0)) vd1 (qin, aa1) ;
                                                           // Overriding by name
vdoubler # (.parm1(0.3), .parm2(0.2)) vd2 (aa1, qout); // Overriding by name
```

Instantiating Modules and Primitives

The module instantiation statement for instance vd1 overrides parameter parm3 by name to specify that the value for parm3 should be changed to 4.0. The other two parameters retain the default values 0.2 and 0.1. The module instantiation statement for vd3 uses an ordered list to override the first two parameters, parm1, and parm2. Parameter parm3 retains the default value 5.0.

## **Overriding Parameter Values Using defparam**

Use the defparam statement to set parameter values in any module instance throughout the module hierarchy. With this capability, for example, you can group all your parameter override assignments together in a single module. The syntax is

```
defparam param = constant_exp { , param = constant_exp } ;
```

param must be a complete hierarchical path for the parameter whose value you want to change in a module instance. constant\_exp must be an expression involving only constant numbers and parameters that are defined in the same module containing the defparam statement.

For example, as the following code demonstrates, you could remove the parameter overrides from module vquad and put them in a new module, annotate.

```
module vdoubler (in, out) ;
input in ;
output out ;
electrical in, out;
parameter parm1 = 0.2,
         parm2 = 0.1,
          parm3 = 5.0 ;
analog
    V (out) <+ (parm1 + parm2 + parm3) * V (in);</pre>
endmodule
module vquad (qin, qout) ;
input qin ;
output qout ;
vdoubler vd1 (qin, aa1);
vdoubler vd2 (aa1, qout);
endmodule
module annotate;
defparam
        vquad.vd1.parm3 = 4.0,
        vquad.vd2.parm1 = 0.3,
        vquad.vd2.parm2 = 0.2;
endmodule
```

June 2005 175 Product Version 5.5

Instantiating Modules and Primitives

## **Precedence Rules for Overriding Parameter Values**

Use the following rules to determine which parameter override takes precedence when a parameter value is overridden by more than one assignment.

- If overrides take place at different levels of the module hierarchy, the highest level override takes precedence.
- If overrides take place at the same level of the module hierarchy, an override done by the defparam statement takes precedence over overrides done by module instantiation statements.

# **Instantiating Analog Primitives**

The remaining sections of the chapter describe how to instantiate some analog primitives in your code. For more information, see the "Preparing the Design: Using Analog Primitives and Subcircuits" chapter of the *Cadence AMS Simulator User Guide*.

As you can instantiate Verilog-A modules in other Verilog-A modules, you can instantiate Spectre and SPICE masters in Verilog-A modules. You can also instantiate models and subcircuits in Verilog-A modules. For example, the following Verilog-A module instantiates two Spectre primitives: a resistor and an isource.

When you connect a net of a discrete discipline to an analog primitive, the simulator automatically inserts a connect module between the two.

However, some instances require parameter values that are not directly supported by the Verilog-A language. The following sections illustrate how to set such values in the instantiation statement.

## **Instantiating Analog Primitives that Use Array Valued Parameters**

Some analog primitives take array valued parameters. For example, you might instantiate the svcvs primitive like this:

```
module fm_demodulator(vin, vout, vgnd) ;
input vin, vgnd ;
output vout ;
```

Instantiating Modules and Primitives

```
electrical vin, vout, vgnd ;
parameter real gain = 1 ;
   svcvs #(.gain(gain),.poles({-1M, 0, -1M, 0}))
        af_filter (vout, vgnd, vin, vgnd) ;
   analog begin
        ...
   end
endmodule
```

This fm\_demodulator module sets the array parameter poles to a comma-separated list enclosed by a set of square brackets.

## **Instantiating Modules that Use Unsupported Parameter Types**

Spectre built-in primitives take parameter values that are not supported directly by the Verilog-A language. The following cases illustrate how to instantiate such modules.

To set a parameter that takes a string type value, set the value to a string constant. For example, the next fragment shows how you might set the file parameter of the vsource device.

```
vsource #(.type("pwl"), .file("mydata.dat") V1(src,qnd);
```

To set an enumerated parameter in an instance of a Spectre built-in primitive, enclose the enumerated value in quotation marks. For example, the next fragment sets the parameter type to the value pulse.

```
vsource #(.type("pulse"),.val1(5),.period(50u)) Vclk(clk,gnd);
```

# **Using an m-factor (Multiplicity Factor)**

An m-factor is a value that can be inherited down a hierarchy of instances. Circuit designers use m-factors to mimic parallel copies of identical devices without having to instantiate large sets of devices in parallel. The value of the inherited m-factor in a particular module instance is the product of the m-factor values in the ancestors of the instance and of the m-factor value in the instance itself. If there are no passed m-factors in the instance or in the ancestors of the instance, the value of the m-factor is one.

To enable m-factors in Verilog-AMS, the AMS simulator supports two Cadence attributes: passed\_mfactor and inherited\_mfactor. The former is used to pass the m-factor down the hierarchy and the latter is used to access the value of the m-factor. Typically, the AMS netlister inserts the passed\_mfactor attribute so that you only need to insert the inherited\_mfactor parameter.

Instantiating Modules and Primitives

## Passing an m-factor Down the Hierarchy

To pass an m-factor down the hierarchy, you

- 1. Use the passed\_mfactor attribute to specify which parameter is the m-factor.
- **2.** Pass the specified m-factor parameter, with the desired m-factor value, to the instance.

For example, the following statement illustrates how to pass an m-factor parameter called  $\mathfrak{m}$  down the hierarchy.

```
one #(.m(3)) (* integer passed_mfactor = "m"; *) One();
```

This example specifies an m-factor parameter called  $\mathfrak{m}$ , gives it the value 3, and passes that value down to instance  $\mathtt{One}$  of the module called  $\mathtt{one}$ . The module being instantiated does not have to have the  $\mathfrak{m}$  parameter declared in its interface.

## Accessing an Inherited m-factor

To use an inherited m-factor, you use the inherited\_mfactor attribute on a parameter declaration. Using this attribute on a parameter declaration sets the value of the parameter to the value of the m-factor inherited by the module.

For example, the following statement illustrates how to access an m-factor parameter called m.

```
parameter real (* integer inherited_mfactor; *) m=1;
```

There is an alternative attribute form that leads to a statement like this.

```
(* inherited_mfactor *) parameter real m=1;
```

## Example: Using an m-factor

The following example illustrates how the m-factor value is passed down the hierarchy and how the effective value is the product of the m-factors in the current instance and in the ancestors of the current instance.

```
//Verilog-AMS HDL for "amslib", "top" "verilogams"
'include "constants.vams"
module top;
   resistor R1(a,b);
   one #(.m(3)) (* integer passed_mfactor = "m"; *) One();
// The above sets the m-factor for instance One to 3.
endmodule

//Verilog-AMS HDL for "amslib", "one" "verilogams"
```

Instantiating Modules and Primitives

```
'include "constants.vams"
'include "disciplines.vams"
module one ( );
   parameter real (* integer inherited_mfactor; *) m=1;
   resistor R1(a,b);
   two Two();
   analog $strobe ("Inherited mfactor in module one is %f",m);
// Value of m-factor is 3, as set in module top.
endmodule
//Verilog-AMS HDL for "amslib", "two" "verilogams"
'include "constants.vams"
'include "disciplines.vams"
    three #(.m(2)) (* integer passed_mfactor="m";*) Three();
// m-factor is not accessed in this module, but a factor of 2
// is added.
endmodule
//Verilog-AMS HDL for "amslib", "three" "verilogams"
'include "constants.vams"
'include "disciplines.vams"
module three ( );
   parameter real (* integer inherited_mfactor; *) m=1;
// The effective value of m-factor is now 3 * 2 = 6.
   resistor R1(a,b);
    four Four(); // No m-factor is specified.
   analog $strobe ("Inherited mfactor in module three is %f",m);
endmodule
//Verilog-AMS HDL for "amslib", "four" "verilogams"
'include "constants.vams"
'include "disciplines.vams"
module four ( );
   resistor R1(a,b);
endmodule.
```

When you simulate, these modules produce output like the following.

```
ncsim> run inherited mfactor in module one is 3.000000 inherited mfactor in module three is 6.000000
```

# **Including Verilog-A Modules in Spectre Subcircuits**

Users of AMS Designer can instantiate Spectre cells in their Verilog-AMS code. By using the ahdl\_include statement, those Spectre cells can, in turn, instantiate behavioral Verilog-A

Instantiating Modules and Primitives

modules (but not SpectreHDL modules). This situation, which users of Spectre libraries often encounter, is summarized by the following diagram.



To set up a hierarchy like this one, you use an ahdl\_include statement in the Spectre subcircuit to include the Verilog-A module. The included Verilog-A module must be a leaf-level cell. In other words, the Verilog-A module can contain only behavioral code; structural code is not allowed.

The ahdl\_include statement used in the Spectre subcircuit has the following format.

ahdl\_include "filename"

For filename, use either a full or a relative path that resolves across your network. For a Verilog-A file, filename must have a .va file extension.

For example, to include in your Spectre subcircuit a Verilog-A npn instance with the name ahdlNpn, you use a statement like the following,

```
ahdl_include "/usr/ahdlNpn.va"
```

Be sure that you make the Spectre subcircuit available by defining the MODELPATH variable. For more information about this procedure, see the "<u>Using Subcircuits and Models Written in SPICE or Spectre"</u> section, in Chapter 3, of the *Cadence AMS Simulator User Guide*.

June 2005 180 Product Version 5.5

11

## Mixed-Signal Aspects of Verilog-AMS

The Cadence<sup>®</sup> Verilog<sup>®</sup>-AMS language brings analog and digital modeling together in a single language. This chapter describes the mixed-signal features of Verilog-AMS and how the continuous (analog) and discrete (digital) domains interact.

## **Fundamental Mixed-Signal Concepts**

Becoming familiar with the following terms will help you understand the discussion in this chapter.

#### **Domains**

The domain of a value refers to the method used to calculate the value. In Verilog-AMS,

- The potentials and flows described in natures are calculated in the continuous domain.
- Register contents and the states of gate primitives are calculated in the discrete domain.
- The values of real and integer variables are calculated in either the continuous or discrete domain, depending on the context in which their values are assigned. The domain of a variable is that of the context from which its value is assigned.

Values calculated in the discrete domain change value instantaneously and only at integer multiples of a minimum resolvable time. Values calculated in the continuous domain vary continuously.

#### **Contexts**

Statements in a Verilog-AMS module description can appear in the body of an analog block, in the body of an initial or always block, or outside of any block. Statements that appear in an analog block are in the *continuous context*; statements in any other location are in the *discrete context*. A particular variable can be assigned values in either context, but not in both contexts.

Mixed-Signal Aspects of Verilog-AMS

#### Nets, Nodes, Ports, and Signals

In Verilog-AMS, hierarchical structures are created when higher-level modules create instances of lower level modules and communicate with those instances through input, output, and bidirectional ports. A *port* represents the physical connection of an expression in the instantiating or parent module with an expression in the instantiated or child module. The expressions, which can include registers, variables, and nets of both continuous and discrete disciplines, are referred to as *connections*. A port of an instantiated module has two nets, the upper connection, which is a net in the instantiating module, and the lower connection, which is a net in the instantiated module.

A net is said to be in the discrete domain if it has an associated discrete discipline. A net is in the continuous domain if it has an associated continuous discipline. A *signal* is a hierarchical collection of nets that, because of port connections, are contiguous. If all the nets that make up a signal are in the discrete domain, the signal is a *digital signal*. If all the nets that make up a signal are in the continuous domain, the signal is an *analog signal*. A signal that consists of nets from both domains is called a *mixed signal*. Similarly, a port whose connections are both analog is an *analog port*, a port whose connections are both digital is a *digital port*, and a port with one analog connection and one digital connection is a *mixed port*.

Nets and variables in the continuous domain are termed *continuous nets* and *continuous variables*. Nets and variables in the discrete domain are termed *discrete nets* and *discrete variables*.

If a signal is analog or mixed, then it is associated with a node. Regardless of the number of analog nets in an analog or mixed signal, and regardless of how the analog nets in a mixed signal are interspersed with digital nets, the analog portion of an analog or mixed signal is represented by only a single electrical node. This guarantees that at any instant in time the analog portion of a mixed or analog signal has one, and only one, value that represents its potential with respect to ground.

Analog nodes and branches are allowed only as arguments to signal access functions, analog functions, and analog primitive and module instantiations. They cannot be connected to digital primitives.

For additional information, see Appendix A, "Nodal Analysis."

### **Mixed-signal and Net Disciplines**

The discipline of a continuous net specifies the tolerance (abstol) used to calculate the potential of the associated node. A mixed signal might have multiple continuous nets of different compatible continuous disciplines, with different abstol values. In this case, the

Mixed-Signal Aspects of Verilog-AMS

abstol of the associated node is the smallest of the abstol values specified in the disciplines associated with the continuous nets of the signal.

#### **Behavioral Interaction**

Verilog-AMS supports various types of blocks used to describe behavior. In general, digital behavior is described in initial and always blocks and analog behavior is described in analog blocks. In a Verilog-AMS module, you can have, at most, one analog block and any number of initial and always blocks.

The nets and variables of each domain can be referenced in the other context, which is how information passes between the continuous and discrete domains. Read operations of nets and variables in both domains are allowed from both contexts. Write operations of nets and variables are only allowed from within the context of their domain.

The following example illustrates some of these capabilities.

```
integer above;
                    // Will be an analog-owned variable.
                   // Will be a digital-owned variable.
integer d;
electrical in;
                   // Enter the digital context.
always begin
   if (above)
                   // Read the analog variable in the digital context.
    #5 d = 1;
                   // Write the variable d in the digital context.
   if ( below )
    #5 d = 0;
                   // d, because written in digital context, is owned by digital.
end
analog begin
                   // Enter the analog context.
   @ (cross (V(in) - 2.5, +1)
      above = 1; // Write to the variable above in the analog context.
   @ (cross (V(in) - 2.5, -1))
      above = 0; // above, because written in analog context, is
                            owned by analog.
   if ( d == 1 ) // Read the value of d in the analog context.
       $strobe(" d is still high\n");
end
```

#### Using Verilog-AMS, you can

- Access discrete primaries, such as nets and variables, from a continuous context
- Access continuous primaries, such as flows, potentials and variables, from a discrete context
- Detect discrete events from a continuous context
- Detect continuous events from a discrete context.

Mixed-Signal Aspects of Verilog-AMS

#### **Accessing Discrete Nets and Variables from a Continuous Context**

Using Verilog-AMS, you can access discrete nets and variables from a continuous context. The following table shows how values map from the discrete context to the analog context.

| Type of discrete net or variable | Example                                                                   | Equivalent continuous variable type                                                                                                                                                                                                                                                                                                                                                         | Mapping from discrete to continuous                                                                                                                                                                                                                                                     |
|----------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| real                             | real r;<br>real rm[0:8];                                                  | real                                                                                                                                                                                                                                                                                                                                                                                        | Discrete real values are accessed in the continuous context as real numbers.                                                                                                                                                                                                            |
| integer                          | <pre>integer i; integer im[0:4];</pre>                                    | integer                                                                                                                                                                                                                                                                                                                                                                                     | Discrete integer values are accessed in the continuous context as integer numbers.                                                                                                                                                                                                      |
| bit                              | <pre>reg r1; wire w1; reg [0:9] r[0:7]; reg r[0:66]; reg [0:34] rb;</pre> | integer                                                                                                                                                                                                                                                                                                                                                                                     | Discrete bit and bit groupings (buses and part selects) are accessed in the continuous context as integer numbers. $x$ and $z$ values cannot be represented as analog integers. Furthermore, it is illegal in the analog context to reference digital bits that are set to $x$ or $z$ . |
|                                  |                                                                           | The sign bit (bit 31) of the integer is always set to zero, and the lowest bit of the bit grouping is mapped to the 0th bit of the integer. Then, the next bit of the bus is mapped to the 1st bit of the integer and so on. If the bus width is less than 31 bits, the higher bits of the integer are set to zero. It is illegal to access a discrete bit grouping with more than 31 bits. |                                                                                                                                                                                                                                                                                         |

The following example shows code that accesses the value of a discrete primary from a continuous context.

```
module onebit_dac (in, out) ;
input in ;
inout out ;
wire in ;
logic in ;
electrical out ;
real vout ;
```

Mixed-Signal Aspects of Verilog-AMS

#### **Accessing Continuous Nets and Variables from a Discrete Context**

Using access functions, you can probe continuous nets from within a discrete context. All probes that are legal in the continuous context of a module are also legal from within the discrete context. For more information on access functions, see "Obtaining and Setting Signal Values" on page 110.

The following example illustrates how you might access a continuous net from the discrete context.

```
module sampler (in, clk, out);
inout in;
input clk;
output out;
electrical in; // "in" is a continuous net.
wire clk;
reg out;
always @(posedge clk) // Entering the discrete context.
    out = V(in); // Access the continuous net.
endmodule
```

Continuous variables can be accessed for reading from any discrete context in the same module that the continuous variables are declared. Because the discrete domain can fully represent all continuous types, a continuous variable is fully visible when it is read in a discrete context.

The following example illustrates this capability.

Mixed-Signal Aspects of Verilog-AMS

#### **Detecting Discrete Events from a Continuous Context**

You can detect discrete events from within a continuous context. The arguments to discrete events in continuous contexts are considered part of the discrete context. A discrete event in a continuous context is non-blocking, like the other events allowed in continuous contexts.

The following example illustrates a discrete event being detected in a continuous context.

#### **Detecting Continuous Events from a Discrete Context**

You can detect analog (continuous) events from within a discrete context. The arguments to these events are considered part of the continuous context. An analog event used in a discrete context is blocking like other discrete events.

The following example illustrates an analog event being detected in a discrete context.

```
module sampler2 (in, clk, out);
input in, clk;
output out;
wire in;
reg out;
electrical clk;
always @(cross(V(clk) - 2.5, 1)) // Code to detect the analog event.
    out = in;
endmodule
```

#### **Connect Modules**

The Verilog-AMS language allows you to describe analog and digital components and to connect these components together. A *connect module* is a module automatically or manually inserted to connect the continuous and discrete disciplines (mixed-nets) of the design hierarchy together. A connect module contains the code required to translate and propagate signals between the analog and digital components. This section contains details about the following aspects of using connect modules.

Coding connect modules

Mixed-Signal Aspects of Verilog-AMS

- Understanding the factors affecting the placement of connect modules
- Understanding the behavior of connect modules

Some additional examples of connect modules can be found at:

```
your_install_dir/tools/affirma_ams/etc/connect_lib
```

### **Coding Connect Modules**

Connect modules have the following syntax.

```
connectmodule_declaration ::=
        connectmodule module_identifier ( port, port );
        connectmodule items 1
        endmodule
port ::=
        port_identifier
connectmodule items ::=
        { connectmodule_item }
        analog_block
connectmodule_item ::=
        connectmodule item declaration
        defparam override
        analog primitive instantiation
        digital_continuous_assignment
        digital_gate_instantiation
        digital_udp_instantiation
        digital_specify_block
        digital initial construct
        digital always construct
connectmodule item declaration ::=
        parameter_declaration
        input_declaration
        output_declaration
        inout_declaration
        integer declaration
        net_discipline_declaration
        real_declaration
```

#### **Specifying Port Directions in Connect Modules**

The disciplines associated with the two specified ports, and the directions declared in the module, together determine when the connect module can be used to connect the discrete and continuous domains of a mixed net.

For example, the following connect module, d2a, can bridge

A mixed input port whose upper connection is compatible with the logic discipline and whose lower connection is compatible with the electrical discipline

Mixed-Signal Aspects of Verilog-AMS

A mixed output port whose upper connection is compatible with the electrical discipline and whose lower connection is compatible with the logic discipline.

```
connectmodule d2a(in,out);
   input in ;
   output out ;
   logic in ;
   electrical out ;
endmodule
```

The next example, a2d, defines a connect module that can bridge

- A mixed output port whose upper connection is compatible with the logical discipline and whose lower connection is compatible with the electrical discipline
- A mixed input port whose upper connection is compatible with the electrical discipline and whose lower connection is compatible with the logic discipline

```
connectmodule a2d(out, in) ;
   output out ;
   input in ;
   logic out ;
   electrical in ;
endmodule
```

The final example, bidir, defines a connect module that can bridge any mixed port where one connection is compatible with the logic discipline and the other connection is compatible with the electrical discipline.

```
connectmodule bidir(out, in) ;
   inout out ;
   inout in ;
   logic out ;
   electrical in ;
endmodule
```

The d2a, a2d, and bidir examples illustrate all the direction combinations that are allowed in a connect module. You must not define a connect module that declares both ports as input or both ports as output.

#### **Coding to Meet Connect Module Requirements**

Connect modules have two functions:

- Translating between the analog and digital domains
- Using analog information to control the propagation of digital signals

This section presents examples that illustrate how to code connect modules to handle these requirements. For more information, see "<u>Driver-Receiver Segregation</u>" on page 203.

Mixed-Signal Aspects of Verilog-AMS

#### Example: Using Analog Data to Control Digital Propagation

In the following connect module, the analog code determines when the ordinary driver outputs propagate to the ordinary receivers. The c2e connect module drives the digital port d (through the register tmp) only when the analog value rises above or falls below a 2.5-volt threshold.

```
connectmodule c2e(d,a);
inout d;
inout a;
cmos1 d;
electrical a;
reg tmp;
assign d = tmp ;
                     // Bind d to a register.
analog
                      // Translate from digital to analog.
    V(a) \leftarrow transition(d == 1 ? 5.0 : 0.0, 3n, 3n);
always @( cross ( V(a) - 2.5, +1 ) )
                      // Propagate the digital signal when
    tmp = 1 b1;
                      // the analog value rises to 2.5v.
always @( cross ( V(a) - 2.5, -1 ) )
    tmp = 1'b0;  // Propagate the digital signal when
                      // the analog value falls to 2.5v.
endmodule
```

#### Example: Using Driver Access Functions to Control Digital Propagation

The connect module described in this section uses driver access functions to examine the values of individual digital drivers. The module uses assumptions about the analog characteristics of a <code>cmos1 (logic)</code> driver to present to port a an accurate analog equivalent of the digital signal. The module then uses the voltage at port a to determine the logic state that propagates to the receivers of the digital signal.

The module embodies the following assumptions about cmos1 (logic):

- The equivalent analog circuit of an output is a function of the rail-to-ground supply voltage supply.
- The equivalent analog circuit when a gate output in cmos1 (logic) is driven high can be approximated by a resistance impedence1 between the output and the rail.
- The equivalent analog circuit when a gate output in cmos1 (logic) is driven low can be approximated by a resistance impedence0 between the output and ground.
- The effect of the impedance between output and rail when the output is driven low, and of the impedance between output and ground when the output is driven high, is negligible.

Mixed-Signal Aspects of Verilog-AMS

This connect module effectively adds another parallel resistor from output to ground whenever a digital output connected to the net goes low and adds another parallel resistor from output to rail (supply) whenever a digital output connected to the net goes high.

```
'include "disciplines.vams"
'timescale 1ns/1ps
connectmodule d2a(d,a);
input d;
output a;
logic d;
electrical rail, a, gnd;
reg out;
ground gnd;
branch (rail,a) pull_up;
branch (a,gnd) pull_down;
branch (rail, gnd) power;
parameter real impedence0 = 120.0;
parameter real impedence1 = 100.0;
parameter real impedenceOff = 1e6;
parameter real vt_hi = 3.5;
parameter real vt_lo = 1.5;
parameter real supply = 5.0;
integer i, num_ones, num_zeros;
// net resolution(d, out);
                   // Cadence method used instead of net_resolution
    assign d=out;
initial begin
    num ones=0;
    num zeros=0;
end
always @(driver_update(d)) begin
    num_ones = 0;
    num zeros = 0;
    for ( i = 0; i < $driver_count(d); i=i+1 )</pre>
        if ( $driver_state(d,i) == 1 )
            num_ones = num_ones + 1;
        else
            num zeros = num zeros + 1;
end
always @(cross(V(a) - vt_hi, -1)) or cross(V(a) - vt_lo, +1))
    out = 1'bx;
always @(cross(V(a) - vt hi, +1))
    out = 1'b1;
always @(cross(V(a) - vt_lo, -1))
    out = 1'b0;
analog begin
// Approximately one impedencel resistor to rail per high output
// connected to the digital net.
    V(pull_up) <+ 1/((1/impedence1)*num_ones+(1/impedenceOff)) * I(pull_up);</pre>
// Approximately one impedence0 resistor to ground per low output
// connected to the digital net.
    V(pull_down) <+ 1/((1/impedence0)*num_zeros+(1/impedenceOff)) *I(pull_down);
    V(power) <+ supply;
end
endmodule
```

Mixed-Signal Aspects of Verilog-AMS

If this module is used as the d2a in the following schematic,

- The delay from digital drivers to the digital receiver is a function of the value of the capacitor
- The delay with two gates driving the signal is approximately half as long as the delay with one gate driving the signal



#### **Using Automatically-Inserted Connect Modules**

To make use of an automatically-inserted connect module, you must specify the circumstances in which it is to be used. To do that, use the connect specification discussed in the next section. After that, the simulator automatically inserts the connect module according to the criteria that you specify. For an example of a design that uses automatically inserted connect modules, see <u>"Example: Automatic Insertion of Connect Modules"</u> on page 194.

#### **Choosing and Specializing Connect Modules**

Use the connect specification to declare which connect modules are to be automatically inserted in mixed ports. There can be multiple connect module declarations with port disciplines and directions that match each discrete/continuous discipline pair. The connect specification specifies which to use.

```
connect_specification ::=
    connectrules connectrule_identifier ;
    { connect_spec_item }
    endconnectrules
```

Mixed-Signal Aspects of Verilog-AMS

```
connect_spec_item ::=
        connect_insertion
        connect_resolution
connect_insertion ::=
        connect connect_module_identifier [connect_mode] [#(attribute_list)]
        [ [direction] discipline iden, [direction] discipline iden ];
connect_mode ::=
       merged
       split
attribute list ::=
       attribute
       attribute_list , attribute
attribute ::=
        •parameter_identifier ( expression )
direction ::=
        input
        output
        inout
```

connect\_module\_identifier is the connect module to be used to connect mixed nets that have the disciplines declared in the connect module. For example, if d2a is defined as

```
connectmodule d2a(in,out);
   input in ;
   output out ;
   logic in ;
   electrical out ;
endmodule
```

#### then the specification

```
connect d2a ;
```

designates the d2a module as the connect module to insert automatically to bridge a mixed input port whose upper connection is compatible with the logic discipline and whose lower connection is compatible with the electrical discipline.

connect resolution is further defined as follows.

You use the connect\_resolution statement to specify a single discipline to use during the discipline resolution process when multiple nets with compatible discipline are part of the same mixed net.

connect\_mode specifies whether all ports of a common discrete discipline and port direction share a single connect module or have individual connect modules. This attribute is discussed further in "connect mode Attribute Affects Connect Module Placement" on page 196.

Mixed-Signal Aspects of Verilog-AMS

attribute\_list allows you to override the default parameter values of the connect module. The expressions that specify the overriding values must not be out-of-module references. For example, the following statement specifies values for tt and vcc.

```
connect d2a_035u #(.tt(3.5n), .vcc(3.3));
```

direction allows you to override the port directions specified in the connect module. For example, using the connect module d2a, defined above, the statement

```
connect d2a output logic, input electrical;
```

designates the d2a module as the connect module to insert automatically to bridge a mixed input port whose upper connection is compatible with the electrical discipline and whose lower connection is compatible with the logic discipline or a mixed output port whose lower connection is compatible with electrical and whose upper connection is compatible with logic.

You can use the discipline identifiers to specify different discipline combinations for the connect module. For example, the connect module daa, as it is coded, can only be used to bridge the logic and electrical disciplines. However, you can use it for other discipline pairs by coding something like this.

```
connect d2a logic, sig flow i;
```

To use this discipline override form of the connect specification, the discipline you specify for the continuous domain must be compatible with the continuous discipline specified in the connect module. Similarly, the discipline you specify for the discrete domain must be compatible with the discrete discipline specified in the connect module.

#### Where AMS Designer Searches for Connect Rules and Connect Modules

On the ncelab command line, you can list multiple connectrules blocks, each of which can contain many connect rules. Each connect rule specifies a connect module to be inserted when the connect rule is selected. A connect rule and the connect module it specifies can be in different libraries.

The AMS elaborator uses the following approach to determine which connectrules block and which connect rule to use.

1. The elaborator searches, in order, as many of the connectrules blocks listed on the command line as necessary to find a valid connect rule. For example, if the command line is

```
ncelab cRuleBlockA cRuleBlockB
```

the elaborator looks first at the connect rules in cRuleBlockA. If there are no valid connect rules in cRuleBlockA, then the elaborator looks at the connect rules in cRuleBlockB.

June 2005 193 Product Version 5.5

Mixed-Signal Aspects of Verilog-AMS

- To determine whether a connect rule is valid, the elaborator attempts to locate (as described in the next step) a connect module that matches the name specified by the connect rule and the discipline and direction requirements for the port and net being connected.
- 3. The elaborator searches the following locations, in order, for a connect module that matches each connect rule in the connectrules block.
  - ☐ The parent library of the connect module instance.

The elaborator inserts connect modules between a lower port and an upper net. The parent library is the library containing the module in which the upper net is located.

- ☐ The library that contains the connectrules block.
- ☐ The libraries listed in the cds.lib file.

If, in any single one of these libraries, the elaborator finds one (and only one) connect module that matches the selected connect rule, the connect rule is valid. After finding a connect module that makes the connect rule valid, the elaborator searches the rest of the current library, but does not go on to other libraries.

If any single one of these libraries contains more than one connect module that matches the selected connect rule, the elaborator issues an error.

4. If, in a connectrules block, there are multiple valid connect rules, the elaborator selects the last such valid connect rule listed. If there are no valid connect rules, the elaborator looks in the next connectrules block listed on the ncelab command.

#### **Example: Automatic Insertion of Connect Modules**

This example describes a ring of digital and analog inverters. To bridge between the discrete and continuous domains, the design uses two connect modules: elec\_to\_logic and logic\_to\_elect. The simulator automatically inserts the elec\_to\_logic connect module between the out port of instance a3 and net n1, which is bound to the in port of instance d1. The simulator automatically inserts the logic\_to\_elect connect module between the out port of instance d2 and net n3, which is bound to the in port of instance a3.

```
module ring;
    dig_inv d1 (n1, n2);
    dig_inv d2 (n2, n3);
    analog_inv a3 (n3, n1);
endmodule
module dig_inv(in, out);
    input in;
    output out;
    logic in, out
```

Mixed-Signal Aspects of Verilog-AMS

```
always begin
        out = #10 ~in;
    end
endmodule
module analog_inv(in, out);
    input in;
    output out;
    electrical in, out;
    parameter real vth =2.5;
    analog begin
        if (V(in) > vth)) outval = 0;
    else
        outval = 5 ;
    V(out) <+ transition(outval);</pre>
endmodule
connectmodule elect_to_logic(el,cm);
    input el;
    output cm;
    reg cm;
    electrical el;
    logic cm;
        @(cross(V(el) - 2.5, 1) cm = 1;
    always
        @(cross(V(el) - 2.5, -1) cm = 0;
endmodule
connectmodule logic_to_elect(cm,el);
    input cm;
    output el;
    logic cm;
    electrical el;
    analog
        V(el) < + transition((cm == 1) ? 5.0 : 0.0);
endmodule
connectrules crules ;
    connect elect_to_logic; // Specifies which appropriate connect module to use.
    connect logic_to_elect;
endconnectrules
```

#### **Names for Automatically Inserted Connect Module Instances**

Parameters of automatically inserted connection instances can be individually set by using the defparam statement. To facilitate this, the instance names for the automatically inserted modules are entirely predictable.

To determine the name of a connect module instance when the <code>connect\_mode</code> attribute value is <code>merged</code>

1. Identify the discipline, DisciplineName, at the bottom connection.

Mixed-Signal Aspects of Verilog-AMS

- **2.** Identify the common signal, *Net*.
- **3.** Identify the connect module, *ModuleName*.

The instance name of the connect module is

```
Net__ModuleName__DisciplineName
```

where the name sections are joined by double underscores.

To determine an instance name when the connect\_mode attribute value is split

- **1.** Identify the discipline of the common net, Net, at the top connection.
- **2.** Identify the local instance name (non-hierarchical name) at the bottom connection, InstName.
- **3.** Identify the port name at the bottom connection, *PortName*.

The instance name of the connect module is,

```
Net__InstName__PortName
```

where the name sections are joined by double underscores.

#### **Understanding the Factors Affecting Connect Module Placement**

By definition, connect modules are inserted between analog nets and digital nets. There are several factors, however, that affect where the boundary between analog and digital nets is drawn. These factors include

- The value of the connect\_mode attributes of connect statements
- The disciplines used to explicitly declare nets
- The result of discipline resolution, which assigns disciplines and domains to nets whose disciplines and domains are otherwise unknown
- The use of aliased ports, which can result in the insertion of connect modules.

#### connect\_mode Attribute Affects Connect Module Placement

The connect\_mode attribute of the connect statement controls the segmentation of the signal at each level of the hierarchy when a connect module is inserted. This attribute applies only when there is more than one port of discrete discipline on a signal for which the connect statement applies. The attribute has two possible values: split and merged. The split value indicates that there should be one connect module inserted per port. The merged

Mixed-Signal Aspects of Verilog-AMS

value, which is the default, specifies that there is to be only one connect module inserted for all the ports on a signal that match a given connect statement.

#### connect\_mode Merged

The merged value for the connect\_mode attribute instructs the elaborator to group all ports (whether input, output, or inout) and to insert just one connect module for all of them, provided that the needed connect module is the same for all the ports.

The following figure illustrates the effect of the merged value in three connect statements.

```
connectrules example ;
   connect d2a merged input ttl, output electrical ;
   connect bidir merged output electrical, input ttl ;
   connect bidir merged inout ttl, inout electrical ;
endconnectrules
```

Notice how connecting the electrical signal to the TTL input and inout ports results in the insertion of a single connect module, bidir. Connecting the electrical signal to the TTL output ports results in the insertion of a single, but different, module, d2a.



Mixed-Signal Aspects of Verilog-AMS

#### connect\_mode Split

The split value for the connect\_mode attribute instructs the simulator to insert a connect module for each port. The following figure illustrates the effect of the split value in three connect statements.

```
connectrules example ;
   connect d2a split input ttl, output electrical ;
   connect a2d merged output electrical, input ttl;
   connect bidir merged inout ttl, inout electrical;
endconnectrules
```

With this specification, connecting the electrical signal to the TTL input ports results in the insertion of a single instance of the a2d connect module, as specified by the merged value. Similarly, a single instance of the bidir connect module is inserted for the inout ports. However, the split value used for the d2a connect statement results in the insertion of a distinct instance of the connect module for each output port.



#### **Disciplines Used to Declare Nets Affect Connect Module Placement**

Connect modules are inserted at the boundary between the analog and digital domains. It follows that changing the location of the boundary can affect where connect modules are

Mixed-Signal Aspects of Verilog-AMS

placed. For example, if the wires in the following schematic are digital, a single connect module is inserted between the analog capacitor and the digital inverters.



However, if net n1 is analog, two connect modules are inserted.



In this case, the c2e module translates the digital output of inverter d1 into analog voltage for n1, and the e2c module translates analog voltage back into a digital signal for inverter d2. The analog capacitor connects directly to analog net n1.

#### **Discipline Resolution Affects Connect Module Placement**

Another factor that affects the location of the boundary between the analog and digital domains and, therefore, where connect modules are inserted, is *discipline resolution*. Discipline resolution is the process of assigning a domain and discipline to nets whose domain and discipline are otherwise unknown (or whose discipline is wire).

The factors that affect discipline resolution are listed in the following table.

| Factor                                                                                    | For more information, see       |
|-------------------------------------------------------------------------------------------|---------------------------------|
| The disciplines that are used in the design, including the disciplines used for inherited | <u>"Disciplines"</u> on page 57 |
| connections                                                                               |                                 |

June 2005 199 Product Version 5.5

Mixed-Signal Aspects of Verilog-AMS

| Factor                                                  | For more information, see                                                                             |  |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|
| The value of the 'default_discipline compiler directive | "Setting a Default Discrete Discipline for Signals" on page 215                                       |  |
| The use of discipline resolution connect statements     | "Using Discipline Resolution Connect Statements" on page 200                                          |  |
| The discipline resolution method selected               | "Discipline Resolution Methods" on page 200                                                           |  |
| The way that mixed-domain buses are used                | "Discipline Resolution in Buses" on page 202                                                          |  |
| The use of aliased ports.                               | "How Aliased Signals Are Netlisted" in chapter 4, of the <i>Virtuoso AMS Environment User Guide</i> . |  |

#### **Using Discipline Resolution Connect Statements**

Use the discipline resolution connect statement to specify a single discipline to resolve to when multiple nets with compatible disciplines are part of the same mixed net.

discipline\_to\_use is the single discipline to be used for the net.

discipline\_list is the list of compatible disciplines that are to resolve to a single discipline.

#### For example,

```
connect electrical, electrical_hi_cur, electrical_low_power resolveto electrical
```

#### Discipline Resolution Methods

Discipline resolution applies to the following kinds of nets: wire, tri, wor, trireg, wand, tri0, tri1, supply0, supply1, wreal, and nets of unknown disciplines. If a net resolves to the analog domain, any digital property the net has is ignored. If a net resolves to the digital domain, any digital property that it has is considered during further processing.

Verilog-AMS provides two methods of discipline resolution: default and detailed. The two methods assign domains and disciplines to unknown signal segments in different ways,

Mixed-Signal Aspects of Verilog-AMS

resulting in different boundaries between the analog and digital domains. If you do not want to use the default method, you use the elaborator option -DResolution to specify that the detailed method is to be used.

The default and detailed methods have different effects, as listed in the following table.

| Default method                                                                                                                                                    | Detailed method                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Propagates both continuous and discrete disciplines up the hierarchy, which typically results in <i>fewer</i> connections between the analog and digital domains. | Propagates continuous disciplines up and back down the hierarchy to meet discrete disciplines. This method typically results in <i>more</i> connections between the analog and digital domains. |
| Produces connection elements between the analog and digital domains that tend to be <i>higher</i> in the hierarchy.                                               | Produces connection elements between the analog and digital domains that tend to be <i>lower</i> in the hierarchy.                                                                              |
| Assigns <i>digital</i> disciplines to more nets on a mixed signal.                                                                                                | Assigns <i>analog</i> disciplines to more nets on a mixed signal.                                                                                                                               |

The methods use the following steps to assign domains and disciplines:

- 1. Traverse each signal hierarchically, starting at the bottom, until a net is found that has no assigned discipline.
- **2.** Examine the connections of the segment and assign a domain to the segment.
  - For the default method, examine the connections of the segment to only the upper parts of ports. If all such connections are digital, assign the segment to the digital domain. If any such connection is analog, assign the segment to the analog domain.
  - □ For the detailed method, examine the connections of the segment to *both the upper and the lower* parts of ports. If all such connections are digital, assign the segment to the digital domain. If any such connection is analog, assign the segment to the analog domain.
- **3.** Apply 'default\_discipline directives, as appropriate, to nets with digital domains.
- **4.** For each net that has not yet been assigned a discipline, examine the ports to which the segment is connected.
  - For the default method, examine all ports to which the segment forms the *upper* connection. Create a list of all the disciplines at the lower connections of these ports whose domains match the domain of the net.

Mixed-Signal Aspects of Verilog-AMS

- □ For the detailed method, examine all ports to which the segment forms the *upper* or *lower* connection. Create a list of all the disciplines at the other connections of these ports whose domains match the domain of the net.
- **5.** Use the list created in the previous step to determine the discipline of the net.
  - ☐ If there is only a single discipline in the list, assign that discipline to the net.
  - If there is more than one discipline in the list, and the contents of the list match the discipline list of a resolution connect statement (the connect...using syntax), assign to the net the resolved discipline given by the statement.
  - If there is more than one discipline in the list but the contents of the list do not match the discipline list of a resolution connect statement, the discipline of the net remains unknown.
- **6.** (detailed method only.) Traverse each signal hierarchically, starting at the top. When a net is found that has no assigned discipline, repeat step 2 through step 5.

#### Discipline Resolution in Buses

The individual nets in a bus with an unknown domain are assigned domains according to the following rules.

- If any net in a bus with an unknown domain is used in a behavioral statement, every net in the bus is assigned to the digital domain.
- If any net in a bus with an unknown domain is connected to an analog primitive, every net in the bus is assigned to the analog domain.
- The nets in buses that are used only to establish connectivity can, according to how they are connected, all be assigned to the analog domain, all be assigned to the digital domain, or some nets can be assigned to the analog domain and some to the digital domain. This latter kind of bus is known as a *mixed bus*.

In a mixed bus, the domains of each net are individually determined by the connections of that particular net, using the discipline resolution methods described in "Discipline Resolution Methods" on page 200.

## **Understanding How Connect Modules Operate**

The previous sections discuss the factors that affect where connect modules are inserted in a design. The following sections discuss the behavior of connect modules after they are inserted. The issues include

Mixed-Signal Aspects of Verilog-AMS

- Driver-receiver segregation
- Digital islands
- The independent behavior of connect modules

#### **Driver-Receiver Segregation**

In a purely digital net, drivers generate signals that propagate directly to receivers. In a mixed net, analog components can affect the propagation of the digital signals. To allow for this possibility, the AMS simulator uses a technique called *driver-receiver segregation*. With driver-receiver segregation, which occurs with every mixed net, digital signals propagate only through connect modules inserted between the drivers and receivers.

Be aware that digital nets connected to the ports of manually inserted connect modules behave as mixed nets and are subject to driver-receiver segregation.

#### Conceptual Overview of Driver-Receiver Segregation

To make the concept of driver-receiver segregation more concrete, consider the following purely digital circuit containing two inverters.



In this circuit, the driver, d1, contributes a value directly to the receiver, d2.

Now add an analog capacitor to the circuit.



Mixed-Signal Aspects of Verilog-AMS

Adding the analog capacitor turns the net between d1 and d2 into a mixed net. Because the net is mixed, it is subject to driver-receiver segregation, which severs the direct connection between d1 and d2. After driver-receiver segregation, the circuit looks like this.



A connect module reestablishes the link between the digital components and translates between the analog and digital domains. Conceptually, the circuit has the following schematic with the connect module added.



This figure illustrates how the connect module, c2e, has both a digital input side and a digital output side, even when c2e is coded with only a single digital port. The c2e module must have two sides because part of its function is reading values from d1 and propagating them to d2. This is an important point. To ensure that digital values propagate through a connect module, the connect module code must be written to handle the task. Otherwise, the drivers have no effect on the receivers.

In a connect module, as in regular modules, all digital ports behave like inout ports, whether they are coded as inout, input, or output ports. For example, in the following code for the connect module c2e, the single digital port is both read and driven, in spite of the fact that the port is defined as input.

Mixed-Signal Aspects of Verilog-AMS

```
cmos1 d;
electrical a;
assign d = d; // Both read and drive the digital port.
analog // Perform digital to analog translation.
    V(a) <+ transition( d == 1 ? 5.0 : 0.0 );
endmodule</pre>
```

To summarize the basic concepts in driver-receiver segregation:

- Every mixed net is subject to driver-receiver segregation.
- Drivers segregated from receivers by a connect module can drive signals to receivers only if the connect module propagates the signals.
- Digital ports in connect modules can be both read and driven, regardless of the way they are defined.

#### Digital Islands Limit the Range of Connect Modules

An important aspect of driver-receiver segregation has to do with the concept of *digital islands*. A digital island is the set of drivers and receivers interconnected by a purely digital net. Digital islands end at any connection to a mixed or analog net. For example, the following schematic contains three digital islands, each identified with dashed lines.



In this schematic, e2c1, c2e1, and c2e2 are connect modules, each connecting a digital island to the analog wire, W1.

A connect module receives digital signals only from within the digital island isolated by the connect module and drives only the receivers located in the digital island. For example,

Mixed-Signal Aspects of Verilog-AMS

referring to the above schematic, the digital port on the c2e1 module receives signals only from d1 and d3, which are the drivers in the digital island connected to the module. The c2e1 module does not receive signals from d4 and d5, which are located in a different digital island. Similarly, c2e1 propagates digital values only to the receiver d2. The c2e1 module does not propagate digital values to d6, which is in a different digital island.

#### **Multiple Connect Modules Act Independently**

In a purely digital circuit with multiple drivers, the digital value acted on by the receiver is resolved from all of the digital values written by drivers. In the following schematic, for example, the Verilog-AMS simulator resolves the values written by d3 and d1 and propagates the result to d2.



When connect modules act as drivers and receivers, however, there is another consideration: each connect module behaves as though it is the only connect module involved. For example, add an analog source and an analog capacitor to the previous schematic so that it looks like this.



Mixed-Signal Aspects of Verilog-AMS

The e2c connect module behaves as though the c2e connect module does not exist, so the only drivers that affect e2c are the ordinary drivers d3 and d1. Similarly, c2e is affected only by drivers d3 and d1, not by any digital value that e2c might contribute.

The connect modules e2c and c2e both write to their digital ports as they propagate digital values from the ordinary drivers to the ordinary receivers. Again, each connect module operates independently of the other, so each one sends a digital signal. The simulator resolves the two signals and sends the resolved signal to d2.

The independence of connect modules is also apparent when you use the driver access functions. For example, applying the <code>driver\_count</code> function to the digital port of <code>e2c</code> returns the value 2, indicating that there are two drivers associated with that signal. Similarly, applying <code>driver\_count</code> to the digital port of <code>c2e</code> returns the value 2, indicating that there are two drivers associated with the signal. Neither count includes the other connect module because each connect module behaves as though the other does not exist.

June 2005 207 Product Version 5.5

# Cadence Verilog-AMS Language Reference Mixed-Signal Aspects of Verilog-AMS

12

## **Controlling the Compiler**

This chapter describes how to use the Cadence<sup>®</sup> Verilog<sup>®</sup>-AMS compiler directives for a range of tasks, including

- Implementing Text Macros on page 210
- Compiling Code Conditionally on page 212
- Including Files at Compilation Time on page 213
- Adjusting the Time Scale on page 213
- Setting Default Rise and Fall Times on page 214
- Resetting Directives to Default Values on page 215
- Setting a Default Discrete Discipline for Signals on page 215

This chapter also describes a predefined macro that you can use to determine whether your simulator is at least MMSIM 6.0.

Checking the Simulator Version on page 216

Controlling the Compiler

## **Using Compiler Directives**

The following compiler directives are available in Verilog-AMS. You can identify them by the initial accent grave ( ` ) character, which is different from the single quote character ( ' ).

- `define
- `undef
- `ifdef
- `include
- `timescale
- `resetall

macro\_text.

- `default\_discipline
- `default\_transition

## **Implementing Text Macros**

By using the text macro substitution capability provided by the `define and `undef compiler directives, you can simplify your code and facilitate necessary changes. For example, you can use a text macro to represent a constant you use throughout your code. If you need to change the value of the constant, you can then change it in a single location.

## `define Compiler Directive

Use the `define compiler directive to create a macro for text substitution.

Controlling the Compiler

Subject to the restrictions in the next paragraph, you can include one-line comments in  $macro\_text$ . If you do, the comments do not become part of the text that is substituted.  $macro\_text$  can also be blank, in which case using the macro has no effect.

You must not split macro\_text across comments, numbers, strings, identifiers, keywords, or operators.

text\_macro\_identifier is the name you want to assign to the macro. You refer to this name later when you refer to the macro. text\_macro\_identifier must not be the same as any of the compiler directive keywords but can be the same as an ordinary identifier. For example, signal\_name and `signal\_name are different.



If your macro includes arguments, there must be no space between  $text\_macro\_identifier$  and the left parenthesis.

To use a macro you have created with the `define compiler directive, use this syntax:

text\_macro\_identifier is a name assigned to a macro by using the `define compiler directive. To refer to the name, precede it with the accent grave ( ` ) character.



If your macro includes arguments, there must be no space between  $text\_macro\_identifier$  and the left parenthesis.

list\_of\_actual\_arguments corresponds with the list of formal arguments defined with the `define compiler directive. When you use the macro, each actual argument substitutes for the corresponding formal argument.

For example, the following code fragment defines a macro named sum:

```
`define sum(a,b) ((a)+(b)) // Defines the macro
```

To use sum, you might code something like this.

```
if (`sum(p,q) > 5) begin
    c = 0;
end
```

The next example defines an adc with a variable delay.

Controlling the Compiler

```
`define var_adc(dly) adc #(dly)

`var_adc(2) g121 (q21, n10, n11);

`var_adc(5) g122 (q22, n10, n11);
```

#### **`undef Compiler Directive**

Use the `undef compiler directive to undefine a macro previously defined with the `define compiler directive.

```
undefine_compiler_directive ::=
   `undef text_macro_identifier
```

If you attempt to undefine a compiler directive that was not previously defined, the compiler issues a warning.

## **Compiling Code Conditionally**

Use the `ifdef compiler directive to control the inclusion or exclusion of code at compilation time.

text\_macro\_identifier is a Verilog-AMS identifier. first\_group\_of\_lines and second\_group\_of\_lines are parts of your Verilog-AMS source description.

If you defined text\_macro\_identifier by using the `define directive, the compiler compiles first\_group\_of\_lines and ignores second\_group\_of\_lines. If you did not define text\_macro\_identifier but you include an `else, the compiler ignores first\_group\_of\_lines and compiles second\_group\_of\_lines.

You can use an `ifdef compiler directive anywhere in your source description. You can, in fact, nest an `ifdef directive inside another `ifdef directive.

You must ensure that all your code, including code ignored by the compiler, follows the Verilog-AMS lexical conventions for white space, comments, numbers, strings, identifiers, keywords, and operators.

Controlling the Compiler

## **Including Files at Compilation Time**

Use the `include compiler directive to insert the entire contents of a file into a source file during compilation.

```
include_compiler_directive ::=
   include "file"
```

file is the full or relative path of the file you want to include in the source file. file can contain additional `include directives. You can add a comment after the filename.

When you use the `include compiler directive, the result is as though the contents of the included source file appear in place of the directive. For example,

```
`include "parts/resistors/standard/count.va" // Include the counter.
```

would place the entire contents of file count.va in the source file at the place where the `include directive is coded.

Where the compiler looks for file depends on whether you specify an absolute path, a relative path, or a simple filename. If the compiler does not find the file, the compiler generates an error message.

## **Adjusting the Time Scale**

Use the `timescale compiler directive to specify the time unit and time precision of the modules that follow it. This directive affects only digital contexts.

time\_integer is one of the three integers: 1, 10, or 100.

time\_unit is one of the following:

| time_unit | Meaning      |
|-----------|--------------|
| s         | seconds      |
| ms        | milliseconds |
| us        | microseconds |

Controlling the Compiler

| time_unit | Meaning      |
|-----------|--------------|
| ns        | nanoseconds  |
| ps        | picoseconds  |
| fs        | femtoseconds |

The time\_unit specifies the unit of measurement for time values such as the simulation time and delay values.

The time\_precision specifies how delay values are rounded before being used in simulation. The values used in simulation are accurate to within the unit of time specified by time\_precision. The time\_precision you specify must be less than or equal to time\_period. The smallest time\_precision argument of all the `timescale compiler directives in the design determines the time unit of the simulation.

The `timescale directive sets the transition time in the transition filter and in Z-transform filters when neither local transition settings nor a `default\_transition directive is used. However, Cadence recommends using the `default\_transition directive instead.

The following example illustrates how to use the `timescale directive.

```
`timescale 1 ns / 1 ps
```

In this example, all time values in the modules which follow the directive are multiples of 1 ns because the time\_unit argument is 1 ns. Delays are rounded to a precision of one-thousandth of a nanosecond because the time\_precision argument is 1 ps, or one-thousandth of a nanosecond.

## **Setting Default Rise and Fall Times**

Use the `default\_transition compiler directive to specify default rise and fall times for the transition and Z-transform filters. This directive affects only analog contexts.

transition\_time is an integer value that specifies the default rise and fall times for transition and Z-transform filters that do not have specified rise and fall times.

If your description includes more than one `default\_transition directive, the effective rise and fall times are derived from the immediately preceding directive.

Controlling the Compiler

The `default\_transition directive takes precedence over `timescale directives for setting the transition time in the transition and Z-transform transform filters when local transition settings are not provided.

If you include neither a `default\_transition directive nor a `timescale directive in your description, the default rise and fall times for transition and Z-transform filters is 0.

## **Resetting Directives to Default Values**

Use the `resetall compiler directive to set all compiler directives, except the `timescale directive, to their default values.

```
resetall_compiler_directive ::=
    resetall
```

Placing the `resetall compiler directive at the beginning of each of your source text files, followed immediately by the directives you want to use in that file, ensures that only desired directives are active.

Note: Use the `resetall directive with care because it resets the

```
`define DISCIPLINES_VAMS
```

directive in the discipline.vams file, which is included by most Verilog-AMS files.

## Setting a Default Discrete Discipline for Signals

Use the `default\_discipline compiler directive to specify a default discrete discipline for signals that do not have an explicit discipline declaration. This directive cannot be used inside of modules.

```
default discipline compiler directive ::=
         'default_discipline [ discipline_identifier [qualifier] [scope]]
qualifier ::=
        reg
        wire
        tri
        wand
        triand
        wor
        wreal
        trior
        trireg
        tri0
        tri1
        supply0
        supply1
scope ::=
        instance_identifier
```

Controlling the Compiler

discipline\_identifier is the discrete discipline to be associated with signals that do not have explicit discipline declarations. Using the `default\_discipline directive without specifying a discipline\_identifier turns off the directive, so subsequent signals without a discipline are associated with the empty discipline.

qualifier indicates the kind of signal to be acted upon by the `default\_discipline directive. If you do not specify a qualifier, the `default\_discipline compiler directive is in effect for every signal that lacks an explicit discipline declaration.

instance\_identifier is the name of a module. The `default\_discipline compiler directive is effective only in the indicated module. If you do not specify a module, the `default\_discipline is effective in every module.

You can have more than one `default\_discipline directive in effect at a time, provided that each differs in scope, qualifier, or both. Each directive remains in effect until the compiler encounters another `default\_discipline with the same combination of qualifier and scope.

For example, the following statement illustrates how to use both a qualifier and a scope.

```
`default_discipline logic trireg example1.instance5 ;
```

In the following module, the signals in1, in2, and out are all associated with the discipline logic by default.

## **Checking the Simulator Version**

Use the CDS\_MMSIM6\_0\_OR\_LATER macro to check whether the simulator you are using is version 6.0 or later.

```
CDS_MMSIM6_0_OR_LATER_macro_call::=
   `ifdef CDS_MMSIM6_0_OR_LATER
```

The CDS\_MMSIM6.0\_OR\_LATER macro is predefined in the disciplines.vams file, so all you need to do is call the macro. The returned value is T if your simulator is MMSIM6.0 or later; otherwise the returned value is nil. You can use this macro to choose different Verilog-A or Verilog-AMS statements to be used in a module when the simulator version is 6.0 or greater.

A

# **Nodal Analysis**

This appendix briefly introduces Kirchhoff's Laws and describes how the simulator uses them to simulate an analog system. For information, see

- Kirchhoff's Laws on page 218
- Simulating an Analog System on page 219

# Kirchhoff's Laws

Simulation of the analog content of Verilog<sup>®</sup>-A language modules is based on two sets of relationships. The first set, called the *constitutive relationships*, consists of formulas that describe the behavior of each component. Some formulas are supplied as built-in primitives. You provide other formulas in the form of module definitions.

The second set of relationships, the *interconnection relationships*, describes the structure of the network. This set, which contains information on how the nodes of the components are connected, is independent of the behavior of the constituent components. Kirchhoff's laws provide the following properties relating the quantities present on the nodes and on the branches that connect the nodes.

- Kirchhoff's Flow Law
  - The algebraic sum of all the flows out of a node at any instant is zero.
- Kirchhoff's Potential Law

The algebraic sum of all the branch potentials around a loop at any instant is zero.

These laws assume that a node is infinitely small so that there is negligible difference in potential between any two points on the node and a negligible accumulation of flow.

#### Kirchhoff's Laws



 $flow_1 + flow_2 + flow_3 = 0$ 



Kirchhoff's Potential Law

 $potential_1 + potential_2 + potential_3 + potential_4 = 0$ 

**Nodal Analysis** 

# Simulating an Analog System

To describe an analog network, simulators combine constitutive relationships with Kirchhoff's laws in *nodal analysis* to form a system of differential-algebraic equations of the form

$$f(v,t) = \frac{dq(v,t)}{dt} + i(v,t) = 0$$
$$v(0) = v_0$$

These equations are a restatement of Kirchhoff's Flow Law.

v is a vector containing all node potentials.

t is time.

q and i are the dynamic and static portions of the flow.

f is a vector containing the total flow out of each node.

 $v_0$  is the vector of initial conditions.

# **Transient Analysis**

The equation describing the network is differential and nonlinear, which makes it impossible to solve directly. There are a number of different approaches to solving this problem numerically. However, all approaches break time into increments and solve the nonlinear equations iteratively.

The simulator replaces the time derivative operator (dq/dt) with a discrete-time finite difference approximation. The simulation time interval is discretized and solved at individual time points along the interval. The simulator controls the interval between the time points to ensure the accuracy of the finite difference approximation. At each time point, the simulator solves iteratively a system of nonlinear algebraic equations. Like most circuit simulators, the AMS simulator uses the Newton-Raphson method to solve this system.

# Convergence

In Verilog-A, the analog behavioral description is evaluated iteratively until the Newton-Raphson method converges. (For a graphical representation of this process, see <u>"Simulator Flow for Analog Systems"</u> on page 26.) On the first iteration, the signal values used in Verilog-A expressions are approximate and do not satisfy Kirchhoff's laws.

In fact, the initial values might not be reasonable; so you must write models that do something reasonable even when given unreasonable signal values.

**Nodal Analysis** 

For example, if you compute the log or square root of a signal value, some signal values cause the arguments to these functions to become negative, even though a real-world system never exhibits negative values.

As the iteration progresses, the signal values approach the solution. Iteration continues until two convergence criteria are satisfied. The first criterion is that the proposed solution on this iteration,  $v^{(j)}(t)$ , must be close to the proposed solution on the previous iteration,  $v^{(j-1)}(t)$ , and

$$\left|v_n^{(j)} - v_n^{(j-1)}\right| < reltol\left(max\left(\left|v_n^{(j)}\right|, \left|v_n^{(j-1)}\right|\right)\right) + abstol$$

where reltol is the relative tolerance and abstol is the absolute tolerance.

reltol is set as a simulator option and typically has a value of 0.001. There can be many absolute tolerances, and which one is used depends on the resolved discipline of the net. You set absolute tolerances by specifying the abstol attribute for the natures you use. The absolute tolerance is important when  $v_n$  is converging to zero. Without abstol, the iteration never converges.

The second criterion ensures that Kirchhoff's Flow Law is satisfied:

$$\left| \sum_{n} f_{n}(v^{(j)}) \right| < reltol(max(\left| f^{i}_{n}(v^{(j)}) \right|)) + abstol$$

where  $f_n^i(v^{(j)})$  is the flow exiting node n from branch i.

Both of these criteria specify the absolute tolerance to ensure that convergence is not precluded when  $v_n$  or  $f_n(v)$  go to zero. While you can set the relative tolerance once in an options statement in the analog simulation control file (.scs) to work effectively on any node in the circuit, you must scale the absolute tolerance appropriately for the associated branches. Set the absolute tolerance to be the largest value that is negligible on all the branches with which it is associated.

The simulator uses absolute tolerance to get an idea of the scale of signals. Absolute tolerances are typically 1,000 to 1,000,000 times smaller than the largest typical value for signals of a particular quantity. For example, in a typical integrated circuit, the largest potential is about 5 volts; so the default absolute tolerance for voltage is 1  $\mu$ V. The largest current is about 1 mA; so the default absolute tolerance for current is 1 pA.

B

# **Analog Probes and Sources**

This appendix describes what analog probes and sources are and gives some examples of using them. For information, see

- Probes on page 222
- Port Branches on page 222
- Sources on page 223

For examples, see

- Linear Conductor on page 227
- <u>Linear Resistor</u> on page 227
- RLC Circuit on page 227
- Simple Implicit Diode on page 228

Analog Probes and Sources

## Overview of Probes and Sources

A *probe* is a branch in which no value is assigned for either the potential or the flow, anywhere in the module. A *source* is a branch in which either the potential or the flow is assigned a value by a contribution statement somewhere in the module.

You might find it useful to describe component behavior as a network of probes and sources.

- It is sometimes easier to describe a component first as a network of probes and sources, and then use the rules presented here to map the network into a behavioral description.
- A complex behavioral description is sometimes easier to understand if it is converted into a network of probes and sources.

The probe and source interpretation provides the additional benefit of unambiguously defining what the response will be when you manipulate a signal.

# **Probes**

A *flow probe* is a branch in which the flow is used in an expression somewhere in the module. A *potential probe* is a branch in which the potential is used. You must not measure both the potential and the flow of a probe branch.

The equivalent circuit model for a potential probe is

The branch flow of a potential probe is zero.

The equivalent circuit model for a flow probe is



The branch potential of a flow probe is zero.

# **Port Branches**

You can use the port access function to monitor the flow into the port of a module. The name of the access function is derived from the flow nature of the discipline of the port and you use the (<>) operator to delimit the port name. For example, I(<a>) accesses the current through module port a.

**Analog Probes and Sources** 

A port branch, which is a special form of a flow probe, measures the flow into a port rather than across a branch. When a port is connected to numerous branches, using a port branch provides a quick way of summing the flow.

The expression  $V(\langle a \rangle)$  is invalid for ports and nets, where V is a potential access function. The port branch probe  $I(\langle a \rangle)$  cannot be used on the left side of a contribution operator <+. As a result of these restrictions, you cannot use port branches to create behavioral resistors, capacitors, and inductors.

In the following example, the simulator issues a warning if the current through the diode becomes too large.

# **Sources**

A *potential source* is a branch in which the potential is assigned a value by a contribution statement somewhere in the module. A *flow source* is a branch in which the flow is assigned a value. A branch cannot simultaneously be both a potential and a flow source, although it can switch between the two kinds. For additional information, see <u>"Switch Branches"</u> on page 225.

Analog Probes and Sources

The circuit model for a potential source branch shows that you can obtain both the flow and the potential for a potential source branch.



Similarly, the circuit model for a flow source branch shows that you can obtain the flow and potential for a flow source branch.



With the flow and potential sources, you can model the four basic controlled sources, using node or branch declarations and contribution statements like those in the following code fragments.

The model for a voltage-controlled voltage source is

```
branch (ps,ns) in, (p,n) out;
V(out) <+ A * V(in);</pre>
```

The model for a *voltage-controlled current source* is

```
branch (ps,ns) in, (p,n) out;
I(out) <+ A * V(in);</pre>
```

The model for a current-controlled voltage source is

```
branch (ps,ns) in, (p,n) out;
V(out) <+ A * I(in);</pre>
```

**Analog Probes and Sources** 

The model for a *current-controlled current source* is

```
branch (ps,ns) in, (p,n) out;
I(out) <+ A * I(in);</pre>
```

# **Unassigned Sources**

If you do not assign a value to a branch, the branch flow, by default, is set to zero. In the following fragment, for example, when closed is true, V(p,n) is set to zero. When closed is false, the current I(p,n) is set to zero.

```
if (closed)
   V(p,n) <+ 0 ;
else
   I(p,n) <+ 0 ;</pre>
```

Alternatively, you could achieve the same result with

```
if (closed)
     V(p,n) <+ 0 ;</pre>
```

This code fragment also sets V(p,n) to zero when closed is true. When closed is false, the current is set to zero by default.

### **Switch Branches**

Switch branches are branches that change from source potential branches into source flow branches, and vice versa. Switch branches are useful when you want to model ideal switches or mechanical stops.

To switch a branch to being a potential source, assign to its potential. To switch a branch to being a flow source, assign to its flow. The circuit model for a switch branch illustrates the

**Analog Probes and Sources** 

effect, with the position of the switch dependent upon whether you assign to the potential or to the flow of the branch.



As an example of a switch branch, consider the module idealRelay.

```
module idealRelay (pout, nout, psense, nsense);
input psense, nsense;
output pout, nout;
electrical pout, nout, psense, nsense;
parameter real thresh = 2.5;
analog begin
   if (V(psense, nsense) > thresh)
       V(pout, nout) <+ 0.0; // Becomes potential source else
       I(pout, nout) <+ 0.0; // Becomes flow source end
endmodule</pre>
```

The simulator assumes that a discontinuity of order zero occurs whenever the branch switches; so you do not have to use the discontinuity function with switch branches. For more information about the discontinuity function, see <u>"Announcing Discontinuity"</u> on page 105.

# **Examples of Sources and Probes**

The following examples illustrate how to construct models using sources and probes.

**Analog Probes and Sources** 

#### **Linear Conductor**

The model for a linear conductor is

```
Module myconductor(p,n);
parameter real G=1;
electrical p,n;
branch (p,n) cond;
analog begin
   I(cond) <+ G * V(cond);
end
endmodule
```

The contribution to I(cond) makes cond a current (flow) source branch, and V(cond) accesses the potential probe built into the current source branch.

#### **Linear Resistor**

The model for a linear resistor is

```
module myresistor(p,n) ;
parameter real R=1 ;
electrical p,n;
branch (p,n) res ;
analog begin
   V(res) <+ R * I(res);
end
endmodule</pre>
```

The contribution to V(res) makes res a potential source branch. I(res) accesses the flow probe built into the potential source branch.

#### **RLC Circuit**

A series RLC circuit is formulated by summing the voltage across the three components.

$$v(t) = Ri(t) + L\frac{d}{dt}i(t) + \frac{1}{C}\int_{-\infty}^{t} i(\tau)d\tau$$

To describe the series RLC circuit with probes and sources, you might write

$$V(p,n) <+ R*I(p,n) + L*ddt(I(p,n)) + idt(I(p,n))/C;$$

A parallel RLC circuit is formulated by summing the currents through the three components.

**Analog Probes and Sources** 

$$i(t) = \frac{v(t)}{R} + C\frac{d}{dt}v(t) + \frac{1}{L}\int_{-\infty}^{t} v(\tau)d\tau$$

To describe the parallel RLC circuit, you might code

$$I(p,n) \leftarrow V(p,n)/R + C*ddt(V(p,n)) + idt(V(p,n))/L$$
;

# **Simple Implicit Diode**

This example illustrates a case where the model equation is implicit. The model equation is implicit because the current I(a,c) appears on both sides of the contribution operator. The equation specifies the current of the branch, making it a flow source branch. In addition, both the voltage and the current of the branch are used in the behavioral description.

$$I(a,c) <+ is * (limexp((V(a,c) - rs * I(a,c)) / Vt) - 1) ;$$

C

# **Standard Definitions**

The following definitions are included in the  ${\tt disciplines.vams}$  and  ${\tt constants.vams}$  files, which are supplied with the Cadence Verilog A language. To see the contents of these files, go to

- <u>disciplines.vams File</u> on page 230
- constants.vams File on page 234

You can use these definitions as they are, change them, or override them. For example, to override the default value of the abstol attribute of the nature current, define CURRENT\_ABSTOL before including the disciplines.vams file.

For information on how to include these definitions in your files, see <u>"Including Files at Compilation Time"</u> on page 213.

Standard Definitions

# disciplines.vams File

```
`ifdef DISCIPLINES VAMS
`else
`define DISCIPLINES_VAMS 1
// Natures and Disciplines
//
discipline logic
    domain discrete;
enddiscipline
* Default absolute tolerances may be overridden by setting the
 * appropriate _ABSTOL prior to including this file
// Electrical
// Current in amperes
nature Current
              = "A";
   units
   access
             = I;
   idt nature = Charge;
`ifdef CURRENT_ABSTOL
   abstol = `CURRENT_ABSTOL;
`else
   abstol = 1e-12;
`endif
endnature
// Charge in coulombs
nature Charge
          = "coul";
= Q;
   units
   access
   ddt_nature = Current;
`ifdef CHARGE_ABSTOL
   abstol = `CHARGE_ABSTOL;
`else
   abstol = 1e-14;
`endif
endnature
// Potential in volts
nature Voltage
              = "V";
   units
              = V;
   access
   idt_nature = Flux;
`ifdef VOLTAGE_ABSTOL
   abstol = `VOLTAGE_ABSTOL;
`else
   abstol
             = 1e-6;
`endif
endnature
// Flux in Webers
nature Flux
   units
             = "Wb";
   access = Phi;
   ddt_nature = Voltage;
`ifdef FLUX_ABSTOL
   abstol = `FLUX_ABSTOL;
```

Standard Definitions

```
`else
    abstol
             = 1e-9;
`endif
endnature
// Conservative discipline
discipline electrical
    potential Voltage;
    flow
                 Current;
enddiscipline
// Signal flow disciplines
discipline voltage
   potential
                 Voltage;
enddiscipline
discipline current
   potential
                 Current;
enddiscipline
// Magnetic
// Magnetomotive force in Ampere-Turns.
nature Magneto_Motive_Force
            = "A*turn";
    units
              = MMF;
    access
`ifdef MAGNETO_MOTIVE_FORCE_ABSTOL
             = `MAGNETO_MOTIVE_FORCE_ABSTOL;
`else
   abstol
             = 1e-12;
`endif
endnature
// Conservative discipline
discipline magnetic
   potential
                Magneto_Motive_Force;
    flow
                 Flux;
enddiscipline
// Thermal
// Temperature in Celsius
nature Temperature
           = "C";
   units
             = Temp;
    access
`ifdef TEMPERATURE_ABSTOL
    abstol
             = `TEMPERATURE_ABSTOL;
`else
    abstol
             = 1e-4;
`endif
endnature
// Power in Watts
nature Power
   units
              = "W";
   access
              = Pwr;
`ifdef POWER_ABSTOL
             = `POWER ABSTOL;
    abstol
`else
    abstol
             = 1e-9;
`endif
endnature
```

Standard Definitions

```
// Conservative discipline
discipline thermal
    potential
                Temperature;
    flow
                 Power;
enddiscipline
// Kinematic
// Position in meters
nature Position
   units = "m";
access = Pos;
   ddt_nature = Velocity;
`ifdef POSITION_ABSTOL
             = `POSITION_ABSTOL;
   abstol
`else
   abstol = 1e-6;
`endif
endnature
// Velocity in meters per second
nature Velocity
            = "m/s";
= Vel;
    units
    access
    ddt_nature = Acceleration;
    idt_nature = Position;
`ifdef VELOCITY_ABSTOL
             = `VELOCITY ABSTOL;
    abstol
`else
    abstol = 1e-6;
`endif
endnature
// Acceleration in meters per second squared
nature Acceleration
   units = m/s^2;
    access
             = Acc;
    ddt_nature = Impulse;
    idt_nature = Velocity;
`ifdef ACCELERATION_ABSTOL
    abstol = `ACCELERATION ABSTOL;
`else
    abstol = 1e-6;
`endif
endnature
// Impulse in meters per second cubed
nature Impulse
           = "m/s^3";
   units
             = Imp;
    access
    idt nature = Acceleration;
`ifdef IMPULSE_ABSTOL
    abstol = `IMPULSE_ABSTOL;
`else
   abstol = 1e-6;
`endif
endnature
// Force in newtons
nature Force
   units
               = "N";
            = F;
    access
`ifdef FORCE ABSTOL
```

Standard Definitions

```
abstol = `FORCE_ABSTOL;
`else
    abstol
             = 1e-6;
`endif
endnature
// Conservative disciplines
discipline kinematic
    potential
                Position;
    flow
                Force;
enddiscipline
discipline kinematic v
    potential
                Velocity;
    flow
                Force;
enddiscipline
// Rotational
// Angle in radians
nature Angle
   units
               = "rads";
    access
              = Theta;
   ddt nature = Angular Velocity;
`ifdef ANGLE_ABSTOL
             = `ANGLE_ABSTOL;
    abstol
`else
   abstol
             = 1e-6;
`endif
endnature
// Angular Velocity in radians per second
nature Angular_Velocity
           = "rads/s";
= Omega;
    units
    access
   ddt_nature = Angular_Acceleration;
    idt_nature = Angle;
`ifdef ANGULAR_VELOCITY_ABSTOL
    abstol
             = `ANGULAR_VELOCITY_ABSTOL;
`else
   abstol
             = 1e-6;
`endif
endnature
// Angular acceleration in radians per second squared
nature Angular_Acceleration
           = "rads/s^2";
    units
             = Alpha;
    access
    idt_nature = Angular_Velocity;
`ifdef ANGULAR_ACCELERATION_ABSTOL
   abstol
             = `ANGULAR_ACCELERATION_ABSTOL;
 else
   abstol
              = 1e-6;
`endif
endnature
// Force in newtons
nature Angular_Force
   units = N*m'';
              = Tau;
    access
`ifdef ANGULAR_FORCE_ABSTOL
   abstol = `ANGULAR_FORCE_ABSTOL;
`else
             = 1e-6;
    abstol
```

Standard Definitions

```
`endif
endnature
// Conservative disciplines
discipline rotational
    potential
                 Angle;
    flow
                 Angular Force;
enddiscipline
discipline rotational_omega
    potential
                 Angular_Velocity;
                 Angular_Force;
    flow
enddiscipline
`endif
```

# constants.vams File

```
// Mathematical and physical constants
`ifdef CONSTANTS_VAMS
`else
`define CONSTANTS VAMS 1
// M is a mathmatical constant
`define
          ΜЕ
                      2.7182818284590452354
`define
          M_LOG2E
                      1.4426950408889634074
`define
          M_LOG10E
                    0.43429448190325182765
`define
          M LN2
                      0.69314718055994530942
`define
        M LN10
                      2.30258509299404568402
                      3.14159265358979323846
`define
        M_PI
define
          M_TWO_PI
                      6.28318530717958647652
define
          M_PI_2
                      1.57079632679489661923
define
          M_PI_4
                      0.78539816339744830962
`define
          M 1 PI
                      0.31830988618379067154
          M_2_PI
`define
                      0.63661977236758134308
`define
          M_2_SQRTPI 1.12837916709551257390
`define
          M SQRT2
                      1.41421356237309504880
`define
          M SQRT1 2 0.70710678118654752440
// P_ is a physical constant
// charge of electron in coulombs
define
                      1.6021918e-19
          P_Q
// speed of light in vacuum in meters/sec
                      2.997924562e8
`define
           PС
// Boltzmann's constant in joules/kelvin
                      1.3806226e-23
define
          PΚ
// Planck's constant in joules*sec
`define
                      6.6260755e-34
           P_H
// permittivity of vacuum in farads/meter
           P EPSO
                      8.85418792394420013968e-12
define
// permeability of vacuum in henrys/meter
          P UO
                      (4.0e-7 * M PI)
`define
// zero celsius in kelvin
`define
          P CELSIUS0 273.15
`endif
```

D

# Sample Model Library

This appendix discusses the Sample Model Library, which is included with this product. The library contains the following types of components:

- Analog Components on page 237
- Basic Components on page 254
- Control Components on page 262
- Logic Components on page 270
- Electromagnetic Components on page 290
- Functional Blocks on page 293
- Magnetic Components on page 316
- Mathematical Components on page 320
- Measure Components on page 337
- Mechanical Systems on page 357
- Mixed-Signal Components on page 364
- Power Electronics Components on page 373
- Semiconductor Components on page 376
- <u>Telecommunications Components</u> on page 384

You can use these models as they are, you can copy them and modify them to create new parts, or you can use them as examples. The models are in the following directory in the software hierarchy:

Refer to the README file in this directory for a list of the files containing the models. The filenames have the suffix . . For example, the model for the switch is located in sw. . Each model has an associated test circuit that can be used to simulate the model.

Sample Model Library

These models are also integrated into a Cadence<sup>®</sup> design framework II library, complete with symbols and Component Description Formats (CDFs). If you are using the Cadence analog design environment, you can access these models by adding the following library to your library path:

your\_install\_dir/tools/dfII/samples/artist/ahdlLib

This appendix provides a list of the parts and functions in the sample library. They are grouped according to application.

In the terminal description and parameter descriptions, the letters between the square brackets, such as [V,A] and [V], refer to the units associated with the terminal or parameter. V means volts, A means amps. (val, flow) means that any units can be used.

June 2005 236 Product Version 5.5

Sample Model Library

# **Analog Components**

# **Analog Multiplexer**

#### **Terminals**

vin1, vin2: [V,A]

vsel: selection voltage [V,A]

vout: [V,A]

# **Description**

When vsel > vth, the output voltage follows vin1.

When vsel < vth, the output voltage follows vin2.

#### **Instance Parameters**

vth = 1->0 threshold voltage for the selection line [V]

Sample Model Library

# **Current Deadband Amplifier**

#### **Terminals**

iin\_p, iin\_n: differential input current terminals [V,A]

iout: output current terminal [V,A]

### **Description**

Outputs ileak when differential input current (iin\_p - iin\_n) is between idead\_low and idead\_high. When outside the deadband, the output current is an amplified version of the differential input current plus ileak.

#### **Instance Parameters**

idead\_low = lower range of dead band [A]
idead\_high = upper range of dead band [A]
ileak = offset current; only output in deadband [A]
gain\_low = differential current gain in lower region []
gain\_high = differential current gain in lower region []

Sample Model Library

# **Hard Current Clamp**

#### **Terminals**

vin: input terminal [V,A]

vout: output terminal [V,A]

vgnd: gnd terminal [V,A]

## **Description**

Hard limits output current to between iclamp\_upper and iclamp\_lower of the input current.

#### **Instance Parameters**

iclamp\_upper = upper clamping current [A]

iclamp\_lower = lower clamping current [A]

Sample Model Library

# **Hard Voltage Clamp**

#### **Terminals**

vin: input terminal [V,A]

vout: output terminal [V,A]

vgnd: gnd terminal [V,A]

## **Description**

vout- vgnd hard clamped/limited to between vclamp\_upper and vclamp\_lower of vinvgnd.

#### **Instance Parameters**

vclamp\_upper = upper clamping voltage [A]

vclamp\_lower = lower clamping voltage [A]

Sample Model Library

# **Open Circuit Fault**

#### **Terminals**

vp, vn: output terminals [V,A]

# **Description**

At time=twait, the connection between the two terminals is opened. Before this, the connection between the terminals is closed.

#### **Instance Parameters**

twait = time to wait before open fault happens [s]

Sample Model Library

# **Operational Amplifier**

#### **Terminals**

vin\_p, vin\_n: differential input voltage [V,A]

vout: output voltage [V,A]

vref: reference voltage [V,A]

vspply\_p: positive supply voltage [V,A]

vspply\_n: negative supply voltage [V,A]

#### **Instance Parameters**

```
gain = gain []
```

freq\_unitygain = unity gain frequency [Hz]

rin = input resistance [Ohms]

vin\_offset = input offset voltage referred to negative [V]

ibias = input current [A]

iin\_max = maximum current [A]

rsrc = source resistance [Ohms]

rout = output resistance [Ohms]

vsoft = soft output limiting value [V]

Sample Model Library

## **Constant Power Sink**

#### **Terminals**

vp, vn: terminals [V,A]

# **Description**

Normally power watts of power is sunk. If the absolute value of vp - vn is above vabsmin, a faction of the power is sunk. The fraction is the ratio of vp - vn to vabsmin.

#### **Instance Parameters**

power = power sunk [Watts]

vabsmin = absolute value of minimum input voltage [V]

Sample Model Library

# **Short Circuit Fault**

#### **Terminals**

vp, vn: output terminals [V,A]

# Description

At time=twait, the two terminals short. Before this, the connection between the terminals is open.

#### **Instance Parameters**

twait = time to wait before short circuit occurs [s]

Sample Model Library

# **Soft Current Clamp**

#### **Terminals**

vin: input terminal [V,A]

vout: output terminal [V,A]

vgnd: gnd terminal [V,A]

#### **Description**

Limits output current to between iclamp\_upper and iclamp\_lower of the input current.

The limiting starts working once the input current gets near iclamp\_lower or iclamp\_upper. The clamping acts exponentially to ensure smoothness.

The fraction of the range (iclamp\_lower, iclamp\_upper) over which the exponential clamping action occurs is exp\_frac.

Excess current coming from vin is routed to vgnd.

#### **Instance Parameters**

```
iclamp_upper = upper clamping current [A]
```

iclamp\_lower = lower clamping current [A]

exp\_frac = fraction of iclamp range from iclamp\_upper and iclamp\_lower at which
exponential clamping starts to have an effect []

Sample Model Library

# **Soft Voltage Clamp**

#### **Terminals**

vin: input terminal [V,A]

vout: output terminal [V,A]

vgnd: gnd terminal [V,A]

### **Description**

vout- vgnd clamped/limited to between vclamp\_upper and vclamp\_lower of vin vgnd.

The limiting starts working once the input voltage gets near vclamp\_lower or vclamp\_upper. The clamping acts exponentially to ensure smoothness.

The fraction of the range (vclamp\_lower, vclamp\_upper) over which the exponential clamping action occurs is exp\_frac.

#### **Instance Parameters**

vclamp\_upper = upper clamping voltage [A]

vclamp\_lower = lower clamping voltage [A]

exp\_frac = fraction of vclamp range from vclamp\_upper and vclamp\_lower at which
exponential clamping starts to have an effect []

Sample Model Library

## **Self-Tuning Resistor**

#### **Terminals**

vp, vn: terminals [V,A]

vtune: the voltage that is being tuned [V,A]

verr: the error in vtune [V,A]

#### **Description**

This element operates in four distinct phases:

- 1. It waits for tsettle seconds with the resistance between vp and vn set to rinit.
- 2. For tdir\_check seconds, it attempts to tune the error away by increasing the resistance in proportion to the size of the error.
- 3. It waits for tsettle seconds with the resistance between vp and vn set to rinit.
- 4. For tdir\_check seconds, it attempts to tune the error away by decreasing the resistance in proportion to the error.
- 5. Based on the results of (2) and (4), it selects which direction is better to tune in and tunes as best it can using integral action. For certain systems, this might lead to unstable behavior.

**Note:** Select tsettle to be greater than the largest system time constant. Select rgain so that the positive feedback is not excessive during the direction sensing phases. Select tdir\_check so that the system has enough time to react but not so big that the resistance drifts too far from rinit. It is better if it can be arranged that verr does not change sign during tuning.

#### **Instance Parameters**

rmax = maximum resistance that tuning res can have [Ohms]

rmin = minimum resistance that tuning res can have [Ohms]

rinit = initial resistance [Ohms]

rgain = gain of integral tuning action [Ohms/(Vs)]

Sample Model Library

vtune\_set = value that vtune must be tuned to [V]

tsettle = amount of time to wait before tuning begins [s]

tdir\_check = amount of time to spend checking each tuning direction [s]

Sample Model Library

# **Untrimmed Capacitor**

#### **Terminals**

vp, vn: terminals [V,A]

#### **Description**

Each instance has a randomly generated value of capacitance, which is calculated at initialization. The distribution of these random values is gaussian (that is, normal) with a c\_mean and a standard deviation of c\_std.

Two seeds are needed to generate the gaussian distribution.

#### **Instance Parameters**

c\_mean = mean capacitance [Ohms]

c\_dev = standard deviation of capacitance [Ohms]

seed1 = first seed value for randomly generating capacitance values []

seed2 = second seed value for randomly generating capacitance values []

show\_val = option to print the value of capacitance to stdout

Sample Model Library

#### **Untrimmed Inductor**

#### **Terminals**

vp, vn: terminals [V,A]

#### **Description**

Each instance has a randomly generated value of inductance, which is calculated at initialization. The distribution of these random values is gaussian (that is, normal) with an 1\_mean and a standard deviation of 1\_std.

Two seeds are needed to generate the gaussian distribution.

#### **Instance Parameters**

1\_mean = mean inductance [Ohms]

1\_dev = standard deviation of inductance [Ohms]

seed1 = first seed value for randomly generating inductance values []

seed2 = second seed value for randomly generating inductance values []

show\_val = option to print the value of inductance to stdout

Sample Model Library

#### **Untrimmed Resistor**

#### **Terminals**

vp, vn: terminals [V,A]

#### **Description**

Each instance has a randomly generated value of resistance, which is calculated at initialization. The distribution of these random values is gaussian (that is, normal) with an  $r_{mean}$  and a standard deviation of  $r_{std}$ .

Two seeds are needed to generate the gaussian distribution.

#### **Instance Parameters**

r\_mean = mean resistance [Ohms]

r\_dev = standard deviation of resistance [Ohms]

seed1 = first seed value for randomly generating resistance values []

seed2 = second seed value for randomly generating resistance values []

show\_val = option to print the value of resistance to stdout

Sample Model Library

# **Voltage Deadband Amplifier**

#### **Terminals**

vin\_p, vin\_n: differential input voltage terminals [V,A]

vout: output voltage terminal [V,A]

### **Description**

Outputs vleak when differential input voltage (vin\_p-vin\_n) is between vdead\_low and vdead\_high. When outside the deadband, the output voltage is an amplified version of the differential input voltage plus vleak.

#### **Instance Parameters**

vdead\_low = lower range of dead band [V]
vdead\_high = upper range of dead band [V]
vleak = offset voltage; only output in deadband [V]
gain\_low = differential voltage gain in lower region []
gain\_high = differential voltage gain in upper region []

Sample Model Library

# **Voltage-Controlled Variable-Gain Amplifier**

#### **Terminals**

vin\_p, vin\_n: differential input terminals [V,A]

vctrl\_p, vctrl\_n: differential-controlling voltage terminals [V,A]

vout: [V,A]

### **Description**

When there is no input offset voltage, the output is vout = gain\_const \* (vctrl\_p - vctrl\_n) \* (vin\_p - vin\_n) + (vout\_high + vout\_low)/2.

When there is an input offset voltage, vin\_offset is subtracted from (vin\_p - vin\_n).

#### **Instance Parameters**

```
gain_const = amplifier gain when (vctrl_p - vctrl_n) = 1 volt []
vout_high = upper output limit [V]
vout_low = lower output limit [V]
vin_offset = input offset [V]
```

Sample Model Library

# **Basic Components**

# Resistor

### **Terminals**

vp, vn: terminals (V,A)

#### **Instance Parameters**

r = resistance (Ohms)

Sample Model Library

# Capacitor

### **Terminals**

vp, vn: terminals (V,A)

# **Instance Parameters**

c = capacitance (F)

Sample Model Library

# Inductor

### **Terminals**

vp, vn: terminals (V,A)

### **Instance Parameters**

1 = inductance (H)

Sample Model Library

# **Voltage-Controlled Voltage Source**

### **Terminals**

vout\_p, vout\_n: controlled voltage terminals [V,A]

vin\_p, vin\_n: controlling voltage terminals [V,A]

#### **Instance Parameters**

gain = voltage gain []

Sample Model Library

# **Current-Controlled Voltage Source**

### **Terminals**

vout\_p, vout\_n: controlled voltage terminals [V,A]

iin\_p, iin\_n: controlling current terminals [V,A]

#### **Instance Parameters**

rm = resistance multiplier (V to I gain) [Ohms]

Sample Model Library

# **Voltage-Controlled Current Source**

### **Terminals**

iout\_p, iout\_n: controlled current source terminals [V,A]

vin\_p, vin\_n: controlling voltage terminals [V,A]

#### **Instance Parameters**

gm = conductance multiplier (V to I gain) [Mhos]

Sample Model Library

# **Current-Controlled Current Source**

### **Terminals**

iout\_p, iout\_n: controlled current terminals [V,A]

iin\_p, iin\_n: controlling current terminals [V,A]

#### **Instance Parameters**

gain = current gain []

Sample Model Library

# **Switch**

#### **Terminals**

vp, vn: output terminals [V,A]

vctrlp, vctrln: control terminals [V,A]

# **Description**

If (vctrlp - vctrln > vth), the branch between vp and vn is shorted. Otherwise, the branch between vp and vn is opened.

#### **Instance Parameters**

vth = threshold voltage [V]

Sample Model Library

# **Control Components**

#### **Error Calculation Block**

#### **Terminals**

sigset: setpoint signal (val, flow)

sigact: actual value signal (val, flow)

sigerr: error: difference between signals (val, flow)

#### **Description**

sigerr = sigset - sigact

**Note:** Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

Sample Model Library

# **Lag Compensator**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Description**

$$TF = gain \times alpha \times \frac{1 + tau \times S}{1 + alpha \times tau \times S}$$

**Note:** Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

gain = compensator gain []

tau = compensator zero at -(1/tau) [s]

alpha = compensator pole at -(1/(alpha\*tau)); alpha > 1 []

Sample Model Library

# **Lead Compensator**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Description**

$$TF = gain \times alpha \times \frac{1 + tau \times S}{1 + alpha \times tau \times S}$$

**Note:** Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

gain = compensator gain []

tau = compensator zero at -(1/tau) [s]

alpha = compensator pole at -(1/(alpha\*tau)); alpha < 1 []

Sample Model Library

# **Lead-Lag Compensator**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Description**

$$TF =$$

$$gain \times alpha1 \times \frac{1 + tau1 \times S}{1 + alpha1 \times tau1 \times S} \times alpha2 \times \frac{1 + tau2 \times S}{1 + alpha2 \times tau2 \times S}$$

Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

```
gain = compensator gain []
tau1 = compensator zero at -(1/tau1) [s]
alpha1 = compensator pole at -(1/(alpha*tau1)); alpha1 > 1 []
tau2 = compensator zero at -(1/tau2) [s]
alpha2 = compensator pole at -(1/(alpha*tau2)); alpha2 < 1 []</pre>
```

Sample Model Library

# **Proportional Controller**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

# **Description**

sigout = kp\*sigin

**Note:** Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

kp = proportional gain []

Sample Model Library

# **Proportional Derivative Controller**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

```
sigout = kp*sigin + kd* dot (sigin)
```

**Note:** Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

kp = proportional gain []

kd = differential gain []

Sample Model Library

# **Proportional Integral Controller**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Description**

This model is a proportional, integral, and derivative controller.

```
sigout = kp * sigin + ki * integ (sigin) + kd* dot (sigin)
```

**Note:** Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

kp = proportional gain []

ki = integral gain []

Sample Model Library

# **Proportional Integral Derivative Controller**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Description**

```
sigout = kp * sigin + ki * integ (sigin) + kd* dot (sigin)
```

**Note:** Defining larger values of abstol and huge for the quantities associated with sigin and sigout can help overcome convergence and clipping problems.

#### **Instance Parameters**

kp = proportional gain []

ki = integral gain []

kd = differential gain []

Sample Model Library

# **Logic Components**

#### **AND Gate**

### **Terminals**

vin1, vin2: [V,A]

vout: [V,A]

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **NAND Gate**

#### **Terminals**

vin1, vin2: [V,A]

vout: [V,A]

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for high [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **OR Gate**

#### **Terminals**

vin1, vin2: [V,A]

vout: [V,A]

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for high [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **NOT Gate**

#### **Terminals**

vin: [V,A]

vout: [V,A]

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for high [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **NOR Gate**

#### **Terminals**

vin1, vin2: [V,A]

vout: [V,A]

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for high [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **XOR Gate**

#### **Terminals**

vin1, vin2: [V,A]

vout: [V,A]

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for high [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **XNOR Gate**

#### **Terminals**

vin1, vin2: [V,A]

vout: [V,A]

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for high [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **D-Type Flip-Flop**

#### **Terminals**

vin\_d: [V,A]

vclk: [V,A]

out\_q, vout\_qbar: [V,A]

### **Description**

Triggered on the rising edge.

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

vtrans\_clk = transition voltage of clock [V]

Sample Model Library

# **Clocked JK Flip-Flop**

#### **Terminals**

vin\_j: [V,A]
vin\_k: [V,A]
vclk: [V,A]

vout\_q: [V,A]

vout\_qbar: [V,A]

# **Description**

Triggered on the rising edge.

### **Logic Table**

| J | K | Q | Q' |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 1  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 0 | 1  |
| 1 | 0 | 1 | 1  |
| 1 | 1 | 0 | 1  |
| 1 | 1 | 1 | 0  |

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

Sample Model Library

# JK-Type Flip-Flop

#### **Terminals**

vin\_j, vin\_k: inputs

vout\_q, vout\_qbar: outputs

# **Description**

Triggered on the rising edge.

### **Logic Table**

| J | K | Q | Q(t+e) |
|---|---|---|--------|
| 0 | 0 | 0 | 0      |
| 0 | 0 | 1 | 1      |
| 0 | 1 | 0 | 0      |
| 0 | 1 | 1 | 0      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 1      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **Level Shifter**

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

# **Description**

sigout = sigin added to sigshift.

#### **Instance Parameters**

sigshift = level shift (val)

Sample Model Library

# **RS-Type Flip-Flop**

#### **Terminals**

vin\_s: [V,A]

vin\_r: [V,A]

vout\_q, vout\_qbar: [V,A]

# **Logic Table**

| S(t) | R(t) | Q(t) | Q(t+e) |
|------|------|------|--------|
| 0    | 0    | 0    | 0      |
| 0    | 0    | 1    | 1      |
| 0    | 1    | 0    | 0      |
| 0    | 1    | 1    | 0      |
| 1    | 0    | 0    | 1      |
| 1    | 0    | 1    | 1      |
| 1    | 1    | 0    | Χ      |
| 1    | 1    | 1    | Χ      |

### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **Trigger-Type (Toggle-Type) Flip-Flop**

#### **Terminals**

vtrig: trigger [V,A]

vout\_q, vout\_qbar: outputs [V,A]

### **Description**

Triggered on the rising edge.

#### **Logic Table**

| Т | Q | Q(t+e) |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 0      |

#### **Instance Parameters**

initial\_state = the initial state/output of the flip-flop []

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

### **Half Adder**

#### **Terminals**

vin1, vin2: bits to be added [V,A]

vout\_sum: vout\_sum out [V,A]

vout\_carry: carry out [V,A]

#### **Instance Parameters**

vlogic\_high = logic high value [V]

vlogic\_low = logic low value [V]

vtrans = threshold for inputs to be high [V]

Sample Model Library

### **Full Adder**

#### **Terminals**

vin1, vin2: bits to be added [V,A]

vin\_carry: carry in [V,A]

vout\_sum: sum out [V,A]

vout\_carry: carry out [V,A]

#### **Instance Parameters**

vlogic\_high = logic high value [V]

vlogic\_low = logic low value [V]

vtrans = threshold for inputs to be high [V]

Sample Model Library

### **Half Subtractor**

#### **Terminals**

vin1, vin2: inputs [V,A]

vout\_diff: difference out [V,A]

vout\_borrow: borrow out [V,A]

#### **Formula**

vin1 - vin2 = vout\_diff and borrow

#### **Truth Table**

| in1 | in2 | diff | borrow |
|-----|-----|------|--------|
| 0   | 0   | 0    | 0      |
| 0   | 1   | 1    | 1      |
| 1   | 0   | 1    | 0      |
| 1   | 1   | 0    | 0      |

#### **Instance Parameters**

vlogic\_high = logic high value [V]

vlogic\_low = logic low value [V]

vtrans = threshold for inputs to be high [V]

Sample Model Library

### **Full Subtractor**

#### **Terminals**

vin1, vin2: inputs [V,A]

vin\_borrow: borrow in [V,A]

vout\_diff: difference out [V,A]

vout\_borrow: borrow out [V,A]

#### **Truth Table**

| in1 | in2 | bin | bout | doff |
|-----|-----|-----|------|------|
| 0   | 0   | 0   | 0    | 0    |
| 0   | 0   | 1   | 1    | 1    |
| 0   | 1   | 0   | 1    | 1    |
| 0   | 1   | 1   | 1    | 0    |
| 1   | 0   | 0   | 0    | 1    |
| 1   | 0   | 1   | 0    | 0    |
| 1   | 1   | 0   | 0    | 0    |
| 1   | 1   | 1   | 1    | 1    |

#### **Instance Parameters**

vlogic\_high = logic high value [V]

vlogic\_low = logic low value [V]

vtrans = threshold for inputs to be high [V]

Sample Model Library

# Parallel Register, 8-Bit

#### **Terminals**

vin\_d0..vin\_d7: input data lines [V,A]

vout\_d0..vout\_d7: output data lines [V,A]

venable: enable line [V,A]

### **Description**

Input occurs on the rising edge of venable.

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

### Serial Register, 8-Bit

#### **Terminals**

vin\_d: input data lines [V,A]

vout\_d: output data lines [V,A]

vclk: enable line [V,A]

### **Description**

Input occurs on the rising edge of vclk.

#### **Instance Parameters**

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

vtrans = voltages above this at input are considered high [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

## **Electromagnetic Components**

### **DC Motor**

#### **Terminals**

vp: positive terminal [V,A]

vn: negative terminal [V,A]

pos\_shaft: motor shaft [rad, Nm]

### **Description**

This is a model of a DC motor driving a shaft.

#### **Instance Parameters**

km = motor constant [Vs/rad]

kf = flux constant [Nm/A]

j = inertia factor [Nms<sup>2</sup>/rad]

d = drag (friction) [Nms/rad]

rm = motor resistance [Ohms]

lm = motor inductance [H]

Sample Model Library

### **Electromagnetic Relay**

#### **Terminals**

vopen: normally opened terminal [V,A]

vcomm: common terminal [V,A]

vclosed: normally closed terminal [V,A]

vctrl\_n: negative control signal [V,A]

vctrl\_p: positive control signal [V,A]

#### **Description**

This is a model of a voltage-controlled single-pole, double-throw switch. When the voltage differential between vctrl\_p and vctrl\_n exceeds vtrig, the normally open branch is shorted (closed). Otherwise, the normally open branch stays open. If the open branch is already closed and the voltage differential between vctrl\_p and vctrl\_n falls below vrelease, the normally open branch is opened.

#### **Instance Parameters**

vtrig = input value to close relay [V]

vrelease = input value to open relay [V]

Sample Model Library

### **Three-Phase Motor**

#### **Terminals**

vp1, vn1: phase 1 terminals [V,A]

vp2, vn2: phase 2 terminals [V,A]

vp3, vn3: phase 3 terminals [V,A]

pos: position of shaft [rad, Nm]

shaft: speed of shaft [rad/s, Nm]

com: rotational reference point [rad/s, Nm]

#### **Instance Parameters**

km = motor constant [Vs/rad]

kf = flux constant [Nm/A]

j = inertia factor [Nms^2/rad]

d = drag (friction) [Nms/rad]

rm = motor resistance [Ohms]

lm = motor inductance [H]

Sample Model Library

## **Functional Blocks**

## **Amplifier**

### **Terminals**

sigin: input (val, flow)

sigout: output (val, flow)

#### **Instance Parameters**

gain = gain between input and output []

sigin\_offset = subtracted from sigin before amplification (val)

Sample Model Library

### Comparator

#### **Terminals**

sigin: (val, flow)

sigref: reference to which sigin is compared (val, flow)

sigout: comparator output (val, flow)

#### Description

Compares (sigin-sigin\_offset) to sigref—the output is related to their difference by a tanh relationship.

If the difference >>> sigref, sigout is sigout\_high.

If the difference = sigref, sigout is (sigout\_high + sigout\_low)/2.

If the difference <<< sigref, sigout is sigout\_low.

Intermediate points are fitting to a tanh scaled by comp\_slope.

```
sigout_high = maximum output of the comparator (val)
sigout_low = minimum output of the comparator (val)
sigin_offset = subtracted from sigin before comparison to sigref (val)
comp_slope = determines the sensitivity of the comparator []
```

Sample Model Library

## **Controlled Integrator**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

sigctrl: (val, flow)

### **Description**

Integration occurs while sigctrl is above sigctrl\_trans.

```
sigout0 = initial sigout value (val)
gain = gain []
sigctrl_trans = if sigcntl is above this, integration occurs (val)
```

Sample Model Library

#### **Deadband**

#### **Terminals**

sigin: input (val, flow)

sigout: output (val, flow)

#### **Description**

Deadband region is when sigin is between sigin\_dead\_high and sigin\_dead\_low. sigout is zero in the deadband region. Above the deadband, the output is sigin - sigin\_dead\_high. Below the deadband, the output is sigin\_dead\_low.

#### **Instance Parameters**

sigin\_dead\_high = upper deadband limit (val)

sigin\_dead\_low = lower deadband limit (val)

Sample Model Library

### **Deadband Differential Amplifier**

#### **Terminals**

sigin\_p, sigin\_n: differential input terminals (val, flow)

sigout: output terminal (val, flow)

#### **Description**

Outputs sigout\_leak when differential input (sigin\_p-sigin\_n) is between sigin\_dead\_low and sigin\_dead\_high. When outside the deadband, the output is an amplified version of the differential input plus sigout\_leak.

```
sigin_dead_low = lower range of dead band (val)
sigin_dead_high = upper range of dead band (val)
sigout_leak = offset signal; only output in deadband (val)
gain_low = differential gain in lower region []
gain_high = differential gain in upper region []
```

Sample Model Library

## **Differential Amplifier (Opamp)**

#### **Terminals**

sigin\_p, sigin\_n: (val, flow)

sigout: (val, flow)

### **Description**

sig\_out is gain times the adjusted input differential signal. The adjusted input differential signal is the differential input minus sigin\_offset.

#### **Instance Parameters**

gain = amplifier differential gain (val)

sigin\_offset = input offset (val)

Sample Model Library

### **Differential Signal Driver**

#### **Terminals**

```
sigin_p, sigin_n: differential input signals (val, flow)
sigout_p, sigout_n: differential output signals (val, flow)
sigref: differential outputs are with reference to this node (val, flow)
```

### **Description**

Amplifies its differential pair of input by an amount gain, producing a differential pair of output signals. The output differential signals appear symmetrically about signef.

```
gain = diffdriver gain []
```

Sample Model Library

### **Differentiator**

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Instance Parameters**

gain **=**[]

Sample Model Library

### Flow-to-Value Converter

### **Terminals**

sigin\_p, sigin\_n: [V,A]

sigout\_p, sigout\_n: [V,A]

### **Description**

val(sigout\_p, sigout\_n) = flow(sigin\_p, sigin\_n)

#### **Instance Parameters**

gain = flow to val gain

Sample Model Library

### **Rectangular Hysteresis**

#### **Terminals**

sigin: (flow, val) sigout: (flow, val)

```
hyst_state_init = the initial output []
sigout_high = maximum input/output (val)
sigout_low = minimum input/output (val)
sigtrig_low = the sigin value that will cause sigout to go low when sigout is high (val)
sigtrig_high = the sigin value that will cause sigout to go high when sigout is low (val)
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

## Integrator

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Instance Parameters**

sigout0 = initial sigout value (val)

gain = []

Sample Model Library

### **Level Shifter**

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

sigout = sigin added to sigshift.

#### **Instance Parameters**

sigshift = level shift (val)

Sample Model Library

### **Limiting Differential Amplifier**

#### **Terminals**

```
sigin_p, sigin_n: (val, flow)
sigout: (val, flow)
```

#### **Description**

Has limited output swing. sigout is gain times the adjusted differential input signal about (sigout\_high + sigout\_low)/2. The adjusted differential input signal is the differential input signal minus sigin\_offset.

```
sigout_high = upper amplifier output limit (val)
sigout_low = lower amplifier output limit (val)
gain = amplifier gain within the limits []
sigin_offset = input offset (val)
```

Sample Model Library

### **Logarithmic Amplifier**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

#### **Description**

sigout is gain times the natural log of the absolute value of the adjusted input. The adjusted input is sigin minus sigin\_offset unless the absolute value of the this is less than min\_sigin. In this case, min\_sigin is used as the adjusted input.

```
min_sigin = absolute value of minimum acceptable sigin (val)
gain = (val)
sigin_offset = input offset (val)
```

Sample Model Library

### Multiplexer

#### **Terminals**

sigin1, sigin2, sigin3: signals to be multiplexed (val, flow)

cntrlp, cntrlm: differential-controlling signal (val, flow)

sigout: (val, flow)

### **Description**

If the differential-controlling signal is below sigth\_high, sigout is sigin1. If the differential-controlling signal is above sigth\_low, sigout is sigin3. In between these two thresholds, sigout = sigin2.

#### **Instance Parameters**

sigth\_high = high threshold value (val)

sigth\_low = low threshold value (val)

Sample Model Library

### Quantizer

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

This model quantizes input with unity gain.

```
nlevel = number of levels to quantize to []
round = if yes, go to nearest q-level, otherwise go to nearest q-level below []
sigout_high = maximum input/output (val)
sigout_low = minimum input/output (val)
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

## Repeater

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

From 0 to period, sigout = sigin. After this, sigout is a periodic repetition of what sigin was between 0 and period.

#### **Instance Parameters**

period = period of repeated waveform (val)

Sample Model Library

### **Saturating Integrator**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

The output is the limited integral of the input. The limits are sigout\_max, sigin\_min. sigout0 must lie between sigout\_max and sigin\_min.

#### **Instance Parameters**

```
sigout0 = initial sigout value (val)
gain = []
sigout_max = maximum signal out (val)
```

sigout\_min = minimum signal out (val)

Sample Model Library

### **Swept Sinusoidal Source**

#### **Terminals**

```
sigout_p, sigout_n: output (val, flow)
```

### **Description**

The instantaneous frequency of the output is sweep\_rate \* time plus start\_freq.

```
start_freq = start frequency [Hz]
sweep_rate = rate of increase in frequency [Hz/s]
amp = amplitude of output sinusoid (val)
points_per_cycle = number of points in a cycle of the output []
```

Sample Model Library

### **Three-Phase Source**

#### **Terminals**

vouta: A-phase terminal [V,A]

voutb: B-phase terminal [V,A]

voutc: C-phase terminal [V,A]

vout\_star: star terminal [V,A]

#### **Instance Parameters**

amp = phase-to-phase voltage amplitude [V]

freq = output frequency [Hz]

Sample Model Library

### **Value-to-Flow Converter**

### **Terminals**

sigin\_p, sigin\_n: [V,A]

sigout\_p, sigout\_n: [V,A]

### **Description**

flow(sigout\_p, sigout\_n) = val(sigin\_p, sigin\_n)

#### **Instance Parameters**

gain = value-to-flow gain []

Sample Model Library

### **Variable Frequency Sinusoidal Source**

#### **Terminals**

sigin: frequency-controlling signal (val, flow)

sigout: (val, flow)

#### **Description**

Outputs a variable frequency sinusoidal signal. Its instantaneous frequency is (center\_freq + freq\_gain \* sigin) [Hz]

#### **Instance Parameters**

amp = amplitude of the output signal (val)

center\_freq = center frequency of oscillation frequency when sigin = 0 [Hz]

freq\_gain = oscillator conversion gain (Hz/val)

Sample Model Library

### Variable-Gain Differential Amplifier

#### **Terminals**

```
sigin_p, sigin_n: differential input terminals (val, flow)
sigctrl_p, sigctrl_n: differential-controlling terminals (val, flow)
sigout: (val, flow)
```

#### **Description**

sigout is the product of gain\_const, (sigctrl\_p - sigctrl\_n), and the adjusted input differential signal added to (sigout\_high + sigout\_low)/2. The adjusted input differential signal is the input differential signal minus sigin\_offset.

```
gain_const = amplifier gain when (sigctrl_p - sigctrl_n) = 1 unit []
sigout_high = upper output limit (val)
sigout_low = lower output limit (val)
sigin_offset = input offset (val)
```

Sample Model Library

## **Magnetic Components**

### **Magnetic Core**

#### **Terminals**

mp: positive MMF terminal [A, Wb]

mn: negative MMF terminal [A, Wb]

#### **Description**

This is a Jiles/Atherton magnetic core model.

#### **Instance Parameters**

len = effective magnetic length of core [m]

area = magnetic cross-section area of core [m<sup>2</sup>]

ms = saturation magnetization

gamma = shaping coefficient

k = bulk coupling coefficient

alpha = interdomain coupling coefficient

c = coefficient for reversible magnetization

Sample Model Library

## **Magnetic Gap**

#### **Terminals**

mp: positive MMF terminal [A, Wb]

mn: negative MMF terminal [A, Wb]

### **Description**

This is a Jiles/Atherton magnetic gap model.

This model is analogous to a linear resistor in an electrical system.

#### **Instance Parameters**

len = effective magnetic length of gap [m]

area = magnetic cross-section area of gap [m<sup>2</sup>]

Sample Model Library

## **Magnetic Winding**

#### **Terminals**

vp: positive voltage terminal [V,A]

vn: negative voltage terminal [V,A]

mp: positive MMF terminal [A, Wb]

mn: negative MMF terminal [A, Wb]

### **Description**

This is a Jiles/Atherton winding model.

#### **Instance Parameters**

num\_turns = number of turns []

rturn = winding resistance per turn [Ohms]

Sample Model Library

#### **Two-Phase Transformer**

#### **Terminals**

vp\_1, vn\_1: [V,A]

vp\_2, vn\_2: [V,A]

#### **Description**

This is structural transformer model implemented using Jiles/Atherton core and winding primitives

#### **Instance Parameters**

turns1 = number of turns in the first winding []

turns1 = number of turns in the second winding []

rwinding1 = resistance per turn of first winding [Ohms]

rwinding2 = resistance per turn of second winding [Ohms]

len = length of the transformer core [m]

area = area of the transformer core  $[m^2]$ 

ms = saturation magnetization

gamma = shaping coefficient

k = bulk coupling coefficient

alpha = interdomain coupling coefficient

c = coefficient for reversible magnetization

Sample Model Library

# **Mathematical Components**

### **Absolute Value**

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

sigout is the absolute value of sigin.

#### **Instance Parameters**

None.

Sample Model Library

### Adder

### **Terminals**

sigin1, sigin2: (val, flow)

sigout: (val, flow)

### **Description**

This model adds two node values.

### **Instance Parameters**

k1 = gain of sigin1 []

k2 = gain of sigin2 []

Sample Model Library

## Adder, 4 Numbers

#### **Terminals**

sigin1, sigin2, sigin3, sigin4: (val, flow)

sigout: (val, flow)

### **Description**

sigout = gain1\*sigin1 + gain2\*sigin2 +gain3\*sigin3 + gain4\*sigin4

#### **Instance Parameters**

gain1 = gain for sigin1 []

gain2 = gain for sigin2 []

gain3 = gain for sigin3 []

gain4 = gain for sigin4 []

Sample Model Library

### Cube

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

sigout is the cube of the sigin.

### **Instance Parameters**

None.

Sample Model Library

### **Cubic Root**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

### **Description**

sigout is the cubic root of sigin.

#### **Instance Parameters**

epsilon = small number added to sigin to ensure not getting pow(0,0.3333..), because pow() is implemented using logs (val)

Sample Model Library

## Divider

#### **Terminals**

signumer: numerator (val, flow)

sigdenom: denominator (val, flow)

sigout: (val, flow)

## **Description**

sigout is gain multiplied by signumer divided by sigdenom unless the absolute value of sigdenom is less than min\_sigdenom. In that case, signumer is divided by min\_sigdenom instead and multiplied by the sign of the sigdenom.

#### **Instance Parameters**

gain = divider gain []

min\_sigdenom = minimum denominator (val)

Sample Model Library

# **Exponential Function**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

## **Description**

sigout is an exponential function of sigin. However, if sigin is greater than max\_sigin, sigin is taken to be max\_sigin. This is necessary because the exponential function explodes very quickly.

#### **Instance Parameters**

max\_sigin = maximum value of sigin accepted (val)

Sample Model Library

# Multiplier

## **Terminals**

sigin1, sigin2: inputs (val, flow)

sigout: terminals (val, flow)

## **Description**

sigout = gain \* sigin1 \* signin2

### **Instance Parameters**

gain = gain of multiplier []

Sample Model Library

# **Natural Log Function**

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

## **Description**

sigout is the natural log of sigin, providing sigin >  $min_sigin$ . If sigin is between 0 and  $min_sigin$ , sigout is the log of  $min_sigin$ . If sigin is less than 0, an error is reported.

#### **Instance Parameters**

min\_sigin = minimum value of sigin (val)

Sample Model Library

# **Polynomial**

### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

## **Description**

This is a model of a third-order polynomial function.

$$sigout = p3 * sigin^3 + p2 * sigin^2 + p1 * sigin + p0$$

#### **Instance Parameters**

p3 = cubic coefficient []

p2 = square coefficient []

p1 = linear coefficient []

p0 = constant coefficient []

Sample Model Library

## **Power Function**

#### **Terminals**

sigin: (val, flow)

sigout: (val, flow)

## **Description**

sigout is sigin to the power of exponent.

#### **Instance Parameters**

exponent = what sigin is raised by []

epsilon = small number added to sigin to ensure not getting pow(0,0.3333..), because pow() is implemented using logs (val)

Sample Model Library

# Reciprocal

## **Terminals**

sigin: (val, flow)

sigout: (val, flow)

# **Description**

sigout is gain/denom

### **Instance Parameters**

gain = gain (val)

min\_sigdenom = minimum denominator (val)

Sample Model Library

# **Signed Number**

## **Terminals**

sigin: (val, flow)

sigout: (val, flow)

## **Description**

This is a model of the sign of the input.

sigout is +1 if sigin >= 0; otherwise, sigout is -1.

#### **Instance Parameters**

Sample Model Library

# Square

## **Terminals**

sigin: input

sigout: output

# Description

sigout is the square of the sigin.

## **Instance Parameters**

Sample Model Library

# **Square Root**

## **Terminals**

sigin: (val, flow)

sigout: (val, flow)

# **Description**

sigout is the square root of sigin.

## **Instance Parameters**

Sample Model Library

## **Subtractor**

## **Terminals**

sigin\_p: input subtracted from (val, flow)

sigin\_n: input that is subtracted (val, flow)

sigout: (val, flow)

### **Instance Parameters**

Sample Model Library

# **Subtractor, 4 Numbers**

#### **Terminals**

sigin1, sigin2, sigin3, sigin4: (val, flow)

sigout: (val, flow)

## **Description**

sigout = gain1\*sigin1 - gain2\*sigin2 - gain3\*sigin3 - gain4\*sigin4

### **Instance Parameters**

gain1 = gain for sigin1

gain2 = gain for sigin2

gain3 = gain for sigin3

gain4 = gain for sigin4

Sample Model Library

# **Measure Components**

## **ADC**, 8-Bit Differential Nonlinearity Measurement

#### **Terminals**

vd0..vd7: data lines from ADC [V,A]

vout: voltage sent from conversion to ADC [V,A]

vclk: clocking signal for the ADC [V,A]

## **Description**

Measures an 8-bit analog-to-digital converter's (ADC's) differential nonlinearity measurement (DNL) using a histogram method. vout is sequentially set to 4,096 equally spaced voltages between vstart and vend. At each different value of vout, a clock pulse is generated causing the ADC to convert this vout value. The resultant code of each conversion is stored.

When all the conversions have been done, the DNL is calculated from the recorded data.

If log\_to\_file is yes, the DNL (differential nonlinearity) is recorded and written to filename.

#### **Instance Parameters**

```
vlogic_high = [V]
```

$$vlogic_low = [V]$$

tsettle = time to allow for settling after the data lines are changed before vd0-7 are recorded [s]—also the period of the ADC conversion clock.

vstart = voltage at which to start conversion sweep []

vend = voltage at which to end conversion sweep []

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

## **ADC, 8-Bit Integral Nonlinearity Measurement**

#### **Terminals**

vd0..vd7: data lines from ADC [V,A]

vout: voltage sent from conversion to ADC [V,A]

vclk: clocking signal for the ADC [V,A]

#### **Description**

Measures an 8-bit ADC's INL using a histogram method. vout is sequentially set to 4,096 equally spaced voltages between vstart and vend. At each different value of vout, a clock pulse is generated causing the ADC to convert this vout value. The resultant code of each conversion is stored.

When all the conversions have been done, the INL is calculated from the recorded data.

If log\_to\_file is yes, the INL (integral nonlinearity) is recorded and written to filename.

#### **Instance Parameters**

```
vlogic_high = [V]
```

tsettle = time to allow for settling after the data lines are changed before vd0-7 are recorded [s]—also the period of the ADC conversion clock.

vstart = voltage at which to start conversion sweep []

vend = voltage at which to end conversion sweep []

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

# **Ammeter (Current Meter)**

#### **Terminals**

vp, vn: terminals [V,A]

vout: measured current converted to a voltage [V,A]

### **Description**

Measures the current between two of its nodes. It has two modes: rms (root-mean-squared) and absolute.

The measurement is passed through a first-order filter with bandwidth bw before being written to a file and appearing at vout. This is useful when doing rms measurements. If bw is set to zero, no filtering is done.

#### **Instance Parameters**

mtype = type of current measurement; absolute or rms []

bw = bw of output filter (a first-order filter) [Hz]

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

# **DAC, 8-Bit Differential Nonlinearity Measurement**

#### **Terminals**

vin: terminal for monitoring DAC output voltages [V,A]

vd0..vd7: data lines for DAC [V,A]

### **Description**

Sweeps through all the 256 codes and records the digital-to-analog converter (DAC) output voltage and writes the maximum DNL found to the output.

If log\_to\_file is yes, the DNL (differential nonlinearity) is recorded and written to filename.

#### **Instance Parameters**

vlogic\_high = [V]

vlogic\_low = [V]

tsettle = time to allow for settling after the data lines are changed before <math>vin is recorded [s]

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

# **DAC, 8-Bit Integral Nonlinearity Measurement**

#### **Terminals**

vin: terminal for monitoring DAC output voltages [V,A]

vd0..vd7: data lines for DAC [V,A]

### **Description**

Sweeps through all the 256 codes and records the DAC output voltage and writes the maximum INL found to the output.

If log\_to\_file is yes, the INL (integral nonlinearity) is recorded and written to filename.

#### **Instance Parameters**

vlogic\_high = [V]

vlogic\_low = [V]

tsettle = time to allow for settling after the data lines are changed before <math>vin is recorded [s]

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

#### **Delta Probe**

#### **Terminals**

start\_pos, start\_neg: signal that controls start of measurement []

stop\_pos, stop\_neg: signal that controls end of measurement []

### **Description**

This probe measures argument delta between the occurrence of the starting and stopping events. It can also be used to find when the start and stop signals cross the specified reference values (by default start\_count and stop\_count are set to 1).

#### **Instance Parameters**

```
start_td, stop_td = signal delays [s]

start_val, stop_val = signal value that starts/end measurement []

start_count, stop_count = number of signal values that starts/end measurement

start_mode = one of the starting/stopping modes []

arg-argument value (simulation time)

rise-crossing of the signal value on rise

fall-crossing-any crossing of the signal value

stop_mode = one of the starting/stopping modes []

arg-argument value (simulation time)

rise-crossing of the signal value on rise

fall-crossing of the signal value on rise

fall-crossing of the signal value on fall

crossing-any crossing of the signal value
```

Sample Model Library

#### **Find Event Probe**

#### **Terminals**

out\_pos, out\_neg: signal to measure []

start\_pos, start\_neg: signal that controls start of measurement []

ref\_pos, ref\_neg: differential reference signal

#### **Description**

This model is of a signal statistics probe. This probe measures the output signal at the occurrence of the event:

- If arg\_val is given, measure at this value.
- If start\_ref\_val is given, measure the output signal when the start signal crosses this value.
- If start\_ref\_val is not given, measure the output signal when it is equal to the reference signal.

#### **Instance Parameters**

```
start = argument value that starts measurements
stop = argument value that stops measurements
start_td = signal delays [s]
start_val = signal value that starts/ends measurement []
start_count = number of signal values that starts/ends measurement
start_mode = one of the starting/stopping modes []
arg-argument value (simulation time)
rise-crossing of the signal value on rise
fall-crossing of the signal value on fall
crossing-any crossing of the signal value
```

Sample Model Library

start\_ref\_val = start signal reference value []

arg\_val = argument value that controls when to measure signals []

- 1. If arg\_val is given, measure at the specified value of the simulation argument. If it is not given, measure at the occurrence of the event.
- 2. If start\_ref\_val is given, measure the output signal when the start signal is equal to the reference value.
- 3. If start\_ref\_val is not given, measure the output signal when the start signal is equal to the reference signal.

June 2005 344 Product Version 5.5

Sample Model Library

# **Find Slope**

#### **Terminals**

out\_pos, out\_neg: signal to measure []

## **Description**

This model is of a signal statistics probe.

This probe measures slope of a signal between arg\_val1 and arg\_val2; if arg\_val2 is not specified, it is set to the value exceeding arg\_val1 by 0.1%.

#### **Instance Parameters**

arg\_val1 = first argument value []

arg\_val2 = (optional) second argument value []

Sample Model Library

# **Frequency Meter**

#### **Terminals**

vp, vn: terminals [V,A]

fout: measured frequency [F,A]

## **Description**

Measures the frequency of the voltage across the terminals by detecting the times at which the last two zero crossings occurred. This method only works on pure AC waveforms.

#### **Instance Parameters**

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

#### **Offset Measurement**

#### **Terminals**

vamp\_out: output voltage of opamp being measured [V,A]

vamp\_p: positive terminal of opamp being measured [V,A]

vamp\_n: negative terminal of opamp being measured [V,A]

vamp\_spply\_p: positive supply of opamp being measured [V,A]

vamp\_spply\_n: negative supply of opamp being measured [V,A]

## Description

This is a model of a slew rate measurer.

The opamp terminals of the opamp under test are connected to this model. It shorts vamp\_out to vamp\_n and grounds vamp\_vp. After tsettle seconds, the voltage read at vamp\_out is taken to be offset.

The result is printed to the screen.

#### **Instance Parameters**

vspply\_p = positive supply voltage required by opamp [V]

vspply\_n = negative supply voltage required by opamp [V]

tsettle = time to let opamp settle before measuring the offset [s]

Sample Model Library

#### **Power Meter**

#### **Terminals**

iin: input for current passing through the meter [V,A]

vp\_iout: positive voltage sending terminal and output for current passing
through the meter [V,A]

vn: negative voltage sensing terminal [V,A]

pout: measured impedance converted to a voltage [V]

va\_out: measured apparent power [W]

pf\_out: measured power factor []

## **Description**

To measure the power being dissipated in a 2-port device, this meter should be placed in the netlist so that the current flowing into the device passes between iin and  $vp\_iout$  first, that  $vp\_iout$  is connected to the positive terminal of the device, and that vn is connected to the negative terminal of the device.

The measured power is the average over time of the product of the voltage across and the current through the device. This average is calculated by integrating the VI product and dividing by time and passing the result through a first-order filter with bandwidth bw.

The apparent power is calculated by finding the rms values of the current and voltage first and filtering them with a first-order filter of bandwidth bw. The apparent power is the product of the voltage and current rms values.

The purpose of the filtering is to remove ripple. Cadence recommends that bw be set to a low value to produce accurate measurements and that at least 10 input AC cycles be allowed before the power meter is considered settled. Also allow time for the filters to settle.

This meter requires accurate integration, so it is desirable that the integration method is set to <code>gear2only</code> in the netlist.

#### **Instance Parameters**

tstart = time to wait before starting measurement [s]

Sample Model Library

bw = bw of rms filters (a first-order filter) [Hz]

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

# Q (Charge) Meter

#### **Terminals**

vp, vn: terminals [V,A]

qout: measured charge [C,A]

## **Description**

Measures the charge that has flown between vn and vp between tstart and tend.

#### **Instance Parameters**

tstart = start time [s]

tend = end time [s]

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

# **Sampler**

#### **Terminal**

sigin: (val, flow)

## **Description**

Samples sigin every tsample and writes the results to filename and labels the data with label. The time variable is recorded if log\_time is yes.

#### **Instance Parameters**

tsample = how often input is sampled [s]

filename = name of file where samples are stored []

label = label for signal being sampled []

log\_time = if the time variable should be logged to a file []

Sample Model Library

#### **Slew Rate Measurement**

#### **Terminals**

vamp\_out: output voltage of the opamp being measured [V,A]

vamp\_p: positive terminal of the opamp being measured [V,A]

vamp\_n: negative terminal of the opamp being measured [V,A]

vamp\_spply\_p: positive supply of the opamp being measured [V,A]

vamp\_spply\_n: negative supply of the opamp being measured [V,A]

## **Description**

Monitors the input and records the times at which it equals vstart and vend. The slew is given to be vstart - vend divided by the time difference.

The result is printed to the screen.

#### **Instance Parameters**

vspply\_p = positive supply voltage required by opamp [V]

vspply\_n = negative supply voltage required by opamp [V]

twait = time to wait before applying pulse to opamp input [V]

vstart = voltage at which to record the first measurement point [V]

vend = voltage at which to record the other measurement point [V]

tmin = minimum time allowed between both measurements before an error is reported [s]

Sample Model Library

## **Signal Statistics Probe**

#### **Terminals**

out\_pos, out\_neg: signal to measure []

start\_pos, start\_neg: signal that controls start of measurement []

stop\_pos, stop\_neg: signal that controls end of measurement []

#### **Description**

This probe measures signals such as minimum, maximum, average, peak-to-peak, root mean square, standard deviation of the output, and start signals within a measuring window. It also gives a correlation coefficient between output and start signals.

#### **Instance Parameters**

```
start_arg = argument value that starts measurements

stop_arg = argument value that stops measurements

start_td, stop_td = signal delays [s]

start_val, stop_val = signal value that starts/end measurement []

start_count, stop_count = number of signal values that starts/end measurement

start_mode = one of starting/stopping modes []

arg-argument value (simulation time)

rise-crossing of the signal value on rise

fall-crossing-any crossing of the signal value

stop_mode = one of starting/stopping modes []

arg-argument value (simulation time)

rise-crossing of the signal value on rise
```

Sample Model Library

fall-crossing of the signal value on fall

crossing—any crossing of the signal value

Sample Model Library

# **Voltage Meter**

#### **Terminals**

vp, vn: terminals [V,A]

vout: measured voltage [V,A]

### **Description**

Measures the voltage between two of its nodes. It has two modes: rms (root-mean-squared) and absolute.

The measurement is passed through a first-order filter with bandwidth bw before being written to a file and appearing at vout. This is useful when doing rms measurements. If bw is set to zero, no filtering is done.

#### **Instance Parameters**

mtype = type of voltage measurement; absolute or rms []

bw = bw of output filter (a first-order filter) [Hz]

log\_to\_file = whether to log the results to a file; yes or no []

Sample Model Library

## Z (Impedance) Meter

#### **Terminals**

iin: input for current passing through the meter [V,A]

vp\_iout: positive voltage-sensing terminal and output for current passing through the meter [V,A]

vn: negative voltage sensing terminal [V,A]

zout: measured impedance converted to a voltage [Ohms]

### **Description**

To measure the impedance across a 2-port device, this meter should be placed in the netlist so that the current flowing into the device passes between iin and  $vp\_iout$  first, that  $vp\_iout$  is connected to the positive terminal of the device, and that vn is connected to the negative terminal of the device.

The impedance is calculated by finding the rms values of the current and voltage first and filtering them with a first-order filter of bandwidth bw. The impedance is the ratio of these filtered Irms and Vrms values. The purpose of the filtering is to remove ripple.

Cadence recommends that bw be set to a low value to produce accurate measurements and that at least 10 input AC cycles be allowed before the zmeter is considered settled. Also allow time for the filters to settle.

The time step size should also be kept small to increase accuracy.

This meter is nonintrusive—that is, it does not drive current in the device being measured. However to work it requires that something else drives current through the device.

#### **Instance Parameters**

bw = bw of rms filters (a first-order filter) [Hz]

log to file = whether to log the results to a file; yes or no []

Sample Model Library

# **Mechanical Systems**

## **Gearbox**

### **Terminals**

wshaft1: shaft of the first gear [rad/s, Nm]

wshaft2: shaft of the second gear [rad/s, Nm]

## **Description**

This is a model of two intermeshed gears.

#### **Instance Parameters**

radius1 = radius of first gear [m]

radius2 = radius of second gear [m]

inertia1 = inertia of first gear [Nms/rad]

inertia2 = inertia of second gear [Nms/rad]

Sample Model Library

# **Mechanical Damper**

## **Terminals**

posp, posn: terminals [m, N]

### **Instance Parameters**

d = friction coefficient [N/m]

Sample Model Library

## **Mechanical Mass**

## **Terminal**

posin: terminal [m, N]

### **Instance Parameters**

m = mass [kg]

gravity = whether gravity acting on the direction of movement of mass []

Sample Model Library

## **Mechanical Restrainer**

## **Terminals**

posp, posn: terminals [m, N]

## **Description**

Limits extension of the nodes to which it is attached.

### **Instance Parameters**

min1 = minimum extension [m]

max1 = maximum extension [m]

Sample Model Library

# Road

#### **Terminal**

posin: terminal [m, N]

# **Description**

This is a model of a road with bumps.

#### **Instance Parameters**

height = height of bumps [m]

length = length of bumps [m]

speed = speed [m/s]

distance = distance to first bump [m]

Sample Model Library

# **Mechanical Spring**

# **Terminals**

posp, posn: terminals [m, N]

#### **Instance Parameters**

k = spring constant [N/m]

1 = length of the spring [m]

Sample Model Library

# Wheel

# **Terminals**

posp, posn: terminals [m, N]

# **Description**

This is a model of a bearing wheel on a fixed surface.

#### **Instance Parameters**

height = height of the wheel [m]

Sample Model Library

# **Mixed-Signal Components**

## Analog-to-Digital Converter, 8-Bit

#### **Terminals**

vin: [V,A]

vclk: [V,A]

vd0..vd7: data output terminals [V,A]

#### **Description**

This ADC comprises 8 comparators. An input voltage is compared to half the reference voltage. If the input exceeds it, bit 7 is set and half the reference voltage is subtracted. If not, bit 7 is assigned zero and no voltage is subtracted from the input. Bit 6 is found by doing an equivalent operation comparing double the adjusted input voltage coming from the first comparator with half the reference voltage. Similarly, all the other bits are found.

Mismatch effects in the comparator reference voltages can be modeled setting mismatch to a nonzero value. The maximum mismatch on a comparator's reference voltage is +/-mismatch percent of that voltage's nominal value.

```
mismatch_fact = maximum mismatch as a percentage of the average value []
vlogic_high = [V]
vlogic_low = [V]
vtrans_clk = clk high-to-low transition voltage [V]
vref = voltage that voltage is done with respect to [V]
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

# **Analog-to-Digital Converter, 8-Bit (Ideal)**

#### **Terminals**

vin: [V,A]

vclk: [V,A]

vd0..vd7: data output terminals [V,A]

# **Description**

This model is ideal because no mismatch is modeled.

#### **Instance Parameters**

tdel, trise, tfall = {usual} [s]

vlogic\_high = [V]

vlogic\_low = [V]

vtrans\_clk = clk high-to-low transition voltage [V]

vref = voltage that voltage is done with respect to [V]

Sample Model Library

#### **Decimator**

#### **Terminals**

vin: [V,A]

vout: [V,A]

vclk: [V,A]

# **Description**

Produces a cumulative average of N samples of vin. vin is sampled on the positive vclk transition. The cumulative average of the previous set of N samples is output until a new set of N samples has been captured.

Transfer Function:  $1/N * (1 - Z^-N)/(1-Z^-1)$ 

#### **Instance Parameters**

```
N = oversampling ratio [V]
```

vtrans\_clk = transition voltage of the clock [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

# **Digital-to-Analog Converter, 8-Bit**

#### **Terminals**

vd0..vd7: data inputs [V,A]

vout: [V,A]

#### **Description**

Mismatch effects can be modeled in this DAC by setting mismatch to a nonzero value. The maximum mismatch on a bit is +/-mismatch percent of that bit's nominal value.

```
vref = reference voltage for the conversion [V]
mismatch_fact = maximum mismatch as a percentage of the average value []
vtrans = logic high-to-low transition voltage [V]
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

# Digital-to-Analog Converter, 8-Bit (Ideal)

#### **Terminals**

vd0..vd7: data inputs [V,A]

vout: [V,A]

#### **Instance Parameters**

vref = reference voltage that conversion is with respect to [V]

vtrans = transition voltage between logic high and low [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

# Sigma-Delta Converter (first-order)

#### **Terminals**

vin: [V,A]

vclk: [V,A]

vout: [V,A]

# **Description**

This is a model of a first-order sigma-delta analog-to-digital converter.

```
vth = threshold voltage of two-level quantizer [V]
vout_high = range of sigma-delta is 0-vout_high [V]
vtrans_clk = transition of voltage of clock [V]
tdel, trise, tfall = {usual}
```

Sample Model Library

# Sample-and-Hold Amplifier (Ideal)

# **Terminals**

vin: [V,A]

vclk: [V,A]

vout: [V,A]

#### **Instance Parameters**

vtrans\_clk = transition voltage of the clock [V]

Sample Model Library

# **Single Shot**

#### **Terminals**

vin: input terminal [V,A]

vout: output terminal [V,A]

# **Description**

This model outputs a logic high pulse of duration pulse\_width if a positive transition is detected on the input.

```
pulse_width = pulse width [s]
vlogic_high = output voltage for high [V]
vlogic_low = output voltage for low [V]
vtrans = voltages above this at input are considered high [V]
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

# **Switched Capacitor Integrator**

#### **Terminals**

vout\_p, vout\_n: output terminals [V,A]

vin\_p, vin\_n: input terminals [V,A]

vphi: switching signal [V,A]

#### **Instance Parameters**

cap\_in = input capacitor value

cap\_fb = feedback capacitor value

vphi\_trans = transition voltage of vphi

Sample Model Library

# **Power Electronics Components**

# **Full Wave Rectifier, Two Phase**

#### **Terminals**

vin\_top: input [V,A]

tfire: delay after positive zero crossing of each phase before phase rectifier fires [s,A]

vout: rectified output voltage [V,A]

#### **Instance Parameters**

ihold = holding current (minimum current for rectifier to work) [A]
switch\_time = maximum amount of time to spend attempting switch-on [s]
vdrop\_rect = total rectification voltage drop [V]

Sample Model Library

# Half Wave Rectifier, Two Phase

#### **Terminals**

vin\_top: input [V,A]

tfire: delay after positive zero crossing of each phase before phase

rectifier fires [s,A]

vout: rectified output voltage [V,A]

#### **Instance Parameters**

ihold = holding current (minimum current for rectifier to work) [A]
switch\_time = maximum amount of time to spend attempting switch-on [s]
vdrop\_rect = total rectification voltage drop [V]

Sample Model Library

# **Thyristor**

# **Terminals**

vanode: anode [V,A]

vcathode: cathode [V,A]

vgate: gate [V,A]

#### **Instance Parameters**

iturn\_on = thyristor gate triggering current [A]

ihold = thyristor hold current [A]

von = thyristor on voltage [V]

Sample Model Library

# **Semiconductor Components**

# **Diode**

#### **Terminals**

vanode: anode voltage [V,A]

vcathode: cathode voltage [V,A]

# **Description**

This model is of a diode based on the Schockley equation.

#### **Instance Parameters**

is = saturation current with negative bias [A]

Sample Model Library

# **MOS Transistor (Level 1)**

#### **Terminals**

vdrain: drain [V,A]

vgate: gate [V,A]

vsource: source [V,A]

vbody: body [V,A]

#### **Description**

This model is of a basic, level-1, Schichmann-Hodges style model of a MOSFET transistor.

#### **Instance Parameters**

```
width = [m]
length = [m]
vto = threshold voltage [V]
gamma = bulk threshold []
phi = bulk junction potential [V]
lambda = channel length modulation []
tox = oxide thickness []
u0 = transconductance factor []
xj = metallurgical junction depth []
is = saturation current []
cj = bulk junction capacitance [F]
vj = bulk junction voltage [V]
```

mj = bulk grading coefficient []

Sample Model Library

fc = forward bias capacitance factor []

tau = parasitic diode factor []

cgbo = gate-bulk overlap capacitance [F]

cgso = gate-source overlap capacitance [F]

cgdo = gate-drain overlap capacitance [F]

dev\_type = the type of MOSFET used []

Sample Model Library

#### **MOS Thin-Film Transistor**

#### **Terminals**

vdrain: drain terminal [V,A]

vgate\_front: front gate terminal [V,A]

vsource: source terminal [V,A]

vgate\_back: back gate terminal [V,A]

#### **Description**

This model is of a silicon-on-insulator thin-film transistor.

This is a model of a fully depleted back surface thin-film transistor MOSFET model. No short-channel effects.

```
length = length []
width = width []
toxf = oxide thickness [m]
toxb = oxide thickness [m]
nsub = [cm<sup>-3</sup>]
ngate = [cm<sup>-3</sup>]
nbody = [cm<sup>-3</sup>]
tb = [m]
u0 = []
lambda = channel length modulation factor []
dev_type = dev_type []
```

Sample Model Library

# **N JFET Transistor**

#### **Terminals**

vdrain: drain voltage [V,A]

vgate: gate voltage [V,A]

vsource: source voltage [V,A]

#### **Description**

This is a model of an n-channel, junction field-effect transistor.

```
area = area []
vto = threshold voltage [V]
beta = gain []
lambda = output conductance factor []
is = saturation current []
gmin = minimal conductance []
cjs = gate-source junction capacitance [F]
cgd = gate-drain junction capacitance [F]
m = emission coefficient []
phi = gate junction barrier potential []
fc = forward bias capacitance factor []
```

Sample Model Library

# **NPN Bipolar Junction Transistor**

#### **Terminals**

vcoll: collector [V,A]
vbase: base [V,A]
vemit: emitter [V,A]
vsubs: substrate [V,A]

#### **Description**

This is a gummel-poon style npn bjt model.

#### **Instance Parameters**

area = cross-section area is = saturation current []ise = base-emitter leakage current isc = base-collector leakage current bf = beta forward []br = beta reverse []nf = forward emission coefficient []nr = reverse emission coefficient Π ne = b-e leakage emission coefficient []nc = b-c leakage emission coefficient []vaf = forward Early voltage [V] var = reverse Early voltage [V] ikf = forward knee current [A]

# Cadence Verilog-AMS Language Reference Sample Model Library

| ikr = reverse knee current [A]                      |
|-----------------------------------------------------|
| cje = capacitance, base-emitter junction [F]        |
| vje = voltage, base-emitter junction [V]            |
| mje = b-e grading exponential factor []             |
| cjc = capacitance, base-collector junction [F]      |
| vjc = voltage, base-collector junction [V]          |
| mjc = b-c grading exponential factor []             |
| cjs = capacitance, collector-substrate junction [F] |
| vjs = voltage, collector-substrate junction [V]     |
| mjs = c-s grading exponential factor []             |
| fc = forward bias capacitance factor []             |
| tf = ideal forward transit time [s]                 |
| xtf = tf bias coefficient []                        |
| vtf = tf-vbc dependence voltage [V]                 |
| itf = high current factor []                        |
| tr = reverse diffusion capacitance [s]              |

Sample Model Library

# **Schottky Diode**

#### **Terminals**

vanode: anode voltage [V,A]

vcathode: cathode voltage [V,A]

#### **Description**

This model is of a diode based on the Schockley equation.

```
area = area of junction []
is = saturation current []
n = emission coefficient []
cjo = zero-bias junction capacitance [F]
m = grading coefficient []
phi = body potential [V]
fc = forward bias capacitance [F]
tt = transit time [s]
bv = reverse breakdown voltage [V]
rs = series resistance [Ohms]
gmin = minimal conductance [Mhos]
```

Sample Model Library

# **Telecommunications Components**

#### **AM Demodulator**

#### **Terminals**

vin: AM RF input signal [V,A]

vout: demodulated signal [V,A]

#### **Description**

Demodulates the signal in vin and outputs it as vout.

Consists of four stages in series:

- 1. RF amp amplifier
- 2. Detector stage (full wave rectifier)
- 3. AF filters stage is a low-pass filter that extracts the AF signal—has gain of one, and two poles at af\_wn [rad/s]
- 4. AF amp stage amplifies by af\_gain and adds af\_lev\_shift

```
rf_gain = gain of RF (radio frequency) stage []
af_wn = location of both AF (audio frequency) filter poles [rad/s]
af_gain = gain of the audio amplifier []
af_lev_shift = added to AF signal after amplification and filtering [V]
```

Sample Model Library

#### **AM Modulator**

#### **Terminals**

vin: input signal [V,A]

vout: modulated signal [V,A]

#### **Description**

vin is limited to the range between vin\_max and vin\_min. It is also scaled so that it lies within the +/-1 range. This produces vin\_adjusted. vout is given by the following formula:

```
vout = unmod_amp * (1 + mod_depth * vin_adjusted) * cos (2 * PI * f_carrier * time)
```

#### **Instance Parameters**

```
f_carrier = carrier frequency [Hz]
```

vin\_max = maximum input signal [V]

vin\_min = minimum input signal [V]

mod\_depth = modulation depth []

unmod\_amp = unmodulation carrier amplitude [V]

Sample Model Library

# **Attenuator**

# **Terminals**

vin: AM input signal [V,A]

vout: rectified AM signal [V,A]

# **Description**

vout is attenuated by attenuation.

#### **Instance Parameters**

attenuation = 20log10 attenuation [dB]

Sample Model Library

# **Audio Source**

#### **Terminals**

vin: [V,A]

vout: [V,A]

## **Description**

This model synthesizes an audio source. Its output is the sum of 4 sinusoidal sources.

#### **Instance Parameters**

amp1 = amplitude of the first sinusoid [V]

amp2 = amplitude of the second sinusoid [V]

amp3 = amplitude of the third sinusoid [V]

amp4 = amplitude of the fourth sinusoid [V]

freq1 = frequency of the first sinusoid [Hz]

freq2 = frequency of the second sinusoid [Hz]

freq3 = frequency of the third sinusoid [Hz]

freq4 = frequency of the fourth sinusoid [Hz]

Sample Model Library

# **Bit Error Rate Calculator**

#### **Terminals**

vin1: [V,A]

vin2: [V,A]

# **Description**

This model compares the two input signals tstart+tperiod/2 and every tperiod seconds later. At the end of the simulation, it prints the bit error rate, which is the number of errors found divided by the number of bits compared.

#### **Instance Parameters**

tstart = when to start measuring [s]

tperiod = how often to compare bits [s]

vtrans = voltages above this at input are considered high [V]

Sample Model Library

# **Charge Pump**

#### **Terminals**

vout: output terminal from which charge pumped/sucked [V,A]

vsrc: source terminal from which charge sourced/sunk [V,A]

siginc, sigdec: Logic signal that controls charge pump operation [V,A]

#### **Description**

This model can source of sink a fixed current, iamp. Its mode depends on the values of siginc and sigdec;

When siginc > vtrans, iamp amps are pumped from the output. When sigdec > vtrans, iamp amps are sucked into the output. When both siginc and sigdec are in the same state, no current is sucked/pumped.

#### **Instance Parameters**

iamp = charging current magnitude [A]

vtrans = voltages above this at input are considered high [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

# Code Generator, 2-Bit

#### **Terminals**

vout0, vout1: output bits [V,A]

# **Description**

Generates a pair of random binary signals.

#### **Instance Parameters**

seed = random seed

tperiod = period of output code [s]

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

# **Code Generator, 4-Bit**

#### **Terminals**

vout\_b0-3: output bits [V,A]

# **Description**

This model is of a random 4-bit code generator.

This model outputs a different, randomly generated, 4-bit code every tperiod seconds.

#### **Instance Parameters**

tperiod = period of the code generation [s]
vlogic\_high = output voltage for high [V]
vlogic\_low = output voltage for low [V]
tdel, trise, tfall = {usual} [s]

Sample Model Library

#### **Decider**

#### **Terminals**

vin: [V,A]

vout: [V,A]

#### **Description**

This model samples this input signal a number of times and outputs the most likely value of the binary data contained in the signal.

A decision on what data is contained in the input is made each tperiod. During each decision period, a sample of the input is taken each tsample. A count of the number of samples with values greater than (vlogic\_high + vlogic\_low)/2 is kept. If at the end of the period, this count is greater than half the number of samples taken, a logic 1 is output. If it is less than half the number of samples, vlogic\_low is output. Otherwise, the output is (vlogic\_high + vlogic\_low)/2.

The sampling starts at tstart.

```
tperiod = period of binary data being extracted [s]
tsample = sampling period [s]
vlogic_high = output voltage for high [V]
vlogic_low = output voltage for low [V]
tstart = time at which to start sampling [s]
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

# **Digital Phase Locked Loop (PLL)**

#### **Terminals**

vin: [V,A]

vout: [V,A]

#### **Description**

The model comprises a number of submodels: digital phase detector, a change pump, a low-pass filter (LPF), and a digital voltage-controlled oscillator (VCO).

They are arranged in the following way:



#### **Instance Parameters**

pump\_iamp = amplitude of the charge pump's output current [A]

vco\_cen\_freq = center frequency of the VCO [Hz]

vco\_gain = the gain of the VCO []

lpf\_zero\_freq = zero frequency of LPF (low-pass filter) [Hz]

lpf\_pole\_freq = pole frequency of LPF [Hz]

lpf\_r\_nom = nominal resistance of RC network implementing LPF

Sample Model Library

# **Digital Voltage-Controlled Oscillator**

#### **Terminals**

vin: [V,A]

vout: [V,A]

# **Description**

The output is a square wave with instantaneous frequency:

```
center_freq + vco_gain * vin
```

#### **Instance Parameters**

center\_freq = center frequency of oscillation frequency when vin = 0 [Hz]
vco\_gain = oscillator conversion gain [Hz/volt]

vlogic\_high = output voltage for high [V]

vlogic\_low = output voltage for low [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

#### **FM Demodulator**

#### **Terminals**

vin: FM RF input signal [V,A]

vout: demodulated signal [V,A]

#### **Description**

Demodulates the signal in vin and outputs it as vout.

Consists of four stages in series:

- 1. RF amp stage amplifiers vin
- 2. Detector stage is a phase locked loop (PLL)
- 3. AF filters stage is a low-pass filter that extracts the AF signal. The filter has gain of one, and two poles at af\_wn [rad/s]
- 4. AF amp stage amplifies by af\_gain and adds af\_lev\_shift.

```
rf_gain = gain of RF (radio frequency) stage []

pll_out_bw = bandwidth of PLL output filter [Hz]

pll_vco_gain = gain of the PLL's VCO []

pll_vco_cf = the center frequency of the PLLs [Hz]

af_wn = location of both AF (audio frequency) filter poles [Hz]

af_gain = gain of the audio amplifier []

af_lev_shift = added to AF signal after amplification and filtering [V]
```

Sample Model Library

# **FM Modulator**

#### **Terminals**

vin: input signal [V,A]

vout: modulated signal [V,A]

# **Description**

```
vout = amp * sin (phase)
where phase = integ (2 * PI * f_carrier + vin_gain * vin)
```

#### **Instance Parameters**

f\_carrier = carrier frequency [Hz]

amp = amplitude of the FM modulator output []

vin\_gain = amplification of vin\_signal before it is used to modulate the FM carrier signal []

Sample Model Library

### **Frequency-Phase Detector**

#### **Terminals**

vin\_if: signal whose phase is being detected [V,A]

vin\_lo: signal from local oscillator [V,A]

sigout\_inc: logic signal to control charge pump [V,A]

sigout\_dec: logic signal to control charge pump [V,A]

### **Description**

The freq\_ph\_detector can have three states: behind, ahead, and same. The specific state is determined by the positive-going transitions of the signals vin\_if and vin\_lo.

Positive transitions on vin\_if causes the state to become the next higher state unless the state is already ahead.

Positive transitions on vin\_lo cause the state to become the next lower state unless the state is already behind.

The output depends on the state the detector is in:

```
ahead => sigout_inc = high, sigout_dec = low
same => sigout_inc = high, sigout_dec = high
behind => sigout_inc = low, sigout_dec = high
```

The output signals are expected to be used by a charge\_pump.

#### **Instance Parameters**

```
vlogic_high = output voltage for high [V]
vlogic_low = output voltage for low [V]
vtrans = voltages above this at input are considered high [V]
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

### **Mixer**

### **Terminals**

vin1, vin2: [V,A]

vout: [V,A]

### **Description**

vout = gain \* vin1 \* vin2

### **Instance Parameters**

gain = gain of mixer []

Sample Model Library

### **Noise Source**

### **Terminals**

vin: [V,A]

vout: [V,A]

### **Description**

This is an approximate white noise source.

**Note:** It is *not* a true white source because its output changes every time step and the time step is dependent on the behavior of the circuit.

### **Instance Parameters**

amp = amplitude of the output signal about 0 [V]

Sample Model Library

### **PCM Demodulator, 8-Bit**

#### **Terminals**

vin: input signal [V,A]

vout: demodulated signal [V,A]

### **Description**

The PCM demodulator samples vin at  $bit_rate$  [Hz] starting at  $tstart + 0.5/bit_rate$ . Each set of 8 samples is considered a binary word, and these sets are converted to an output voltage using a linear 8-bit binary code with 0 representing  $vin_min$  and 255 representing  $vin_max$ . The first bit received is the LSB, bit 0; the last bit received is the MSB, bit 7.

The output rate is bit\_rate/8.

#### **Instance Parameters**

```
freq_sample = sample frequency [Hz]

tstart = when to start sampling [s]

vout_min = minimum input voltage [V]

vout_max = maximum input voltage [V]

vtrans = voltages above this at input are considered high [V]

tdel, trise, tfall = {usual} [s]
```

Sample Model Library

### **PCM Modulator, 8-Bit**

#### **Terminals**

vin: input signal [V,A]

vout: modulated signal [V,A]

### **Description**

The PCM modulator samples vin at a sample\_freq [Hz] starting at tstart. Once a sample has been obtained, it is converted to a linear 8-bit binary code with 0 representing vin\_min and 255 representing vin\_max.

The bits are in the code and are sequentially put through <code>vout</code> at a rate 8 times <code>sample\_freq</code> with <code>vlogic\_high</code> signifying a 1 and <code>vlogic\_low</code> signifying a 0. The first bit transmitted is the LSB, bit 0; the last bit transmitted is the MSB, bit 7.

Clipping occurs when the input is outside vin\_min and vin\_max.

#### **Instance Parameters**

```
sample_freq = sample frequency [Hz]

tstart = when to start sampling [s]

vin_min = minimum input voltage [V]

vin_max = maximum input voltage [V]

vlogic_high = output voltage for high [V]

vlogic_low = output voltage for low [V]

tdel, trise, tfall = {usual} [s]
```

Sample Model Library

### **Phase Detector**

### **Terminals**

vlocal\_osc: local oscillator voltage [V,A]

vin\_rf: PLL radio frequency input voltage [V,A]

vif: intermediate frequency output voltage [V,A]

### **Instance Parameters**

gain = gain of detector []

mtype = type of phase detection to be used; chopper or multiplier []

Sample Model Library

### **Phase Locked Loop**

### **Terminals**

vlocal\_osc: local oscillator voltage [V,A]

vin\_rf: PLL radio frequency input voltage [V,A]

vout: voltage proportional to the frequency being locked onto [V,A]

vout\_ph\_det: output of the phase detector [V,A]

### **Instance Parameters**

vco\_gain = gain of VCO cell [Hz/V]

vco\_center\_freq = VCO oscillation frequency [Hz]

phase\_detect\_type = type of phase detection cell to be used []

vout\_filt\_bandwidth = bandwidth of the low-pass filter on output [Hz]

Sample Model Library

### **PM Demodulator**

#### **Terminals**

vin: PM RF input signal [V,A]

vout: demodulated signal [V,A]

### **Description**

Demodulates the signal in vin and outputs it as vout.

Consists of four stages in series:

- 1. RF amp stage amplifiers vin.
- 2. Detector stage is a phase locked loop (PLL)—the phase detector output is tapped.
- 3. AF filters stage is a low-pass filter that extracts the AF signal—has gain of one, and two poles at af\_wn [rad/s].
- 4. AF amp stage amplifies by af\_gain and adds af\_lev\_shift.

#### **Instance Parameters**

```
rf_gain = gain of RF (radio frequency) stage []

pll_out_bw = bandwidth of PLL output filter [Hz]

pll_vco_gain = gain of the PLL's VCO []

pll_vco_cf = the center frequency of the PLLs [Hz]

af_wn = location of both AF (audio frequency) filter poles [Hz]

af_gain = gain of the audio amplifier []

af_lev_shift = added to AF signal after amplification and filtering [V]
```

Sample Model Library

### **PM Modulator**

### **Terminals**

vin: input signal [V,A]

vout: modulated signal [V,A]

### **Description**

```
vout = amp * sin(2 * PI * f_carrier * time + phase_max * vin_adjusted)
```

where vin\_adjusted is scaled version of vin that lies within the +/-1 range.

Before scaling, vin is limited to the range between vin\_max and vin\_min by clipping.

#### **Instance Parameters**

f\_carrier = carrier frequency [Hz]

amp = amplitude of the PM modulator output []

vin max = maximum acceptable input (clipping occurs above this) [V]

vin\_min = minimum acceptable input (clipping occurs above this) [V]

phase\_max = the phase shift produced when the modulating signal is at vin\_max [rad]

Sample Model Library

### **QAM 16-ary Demodulator**

#### **Terminals**

vin: input [V,A]

vout\_bit[0-4]: demodulated codes [V,A]

### **Description**

This model is of a QPSK (quadrature phase shift key) modulator.

Demodulates a 16ary encoded QAM signal by separately sampling the input signal at 90 degrees (q-phase) and 180 degrees (i-phase).

This model does not contain a dynamic synchronizing mechanism for ensuring that sampling occurs at the correct time points. Synchronizing can be statically adjusted by changing tstart. tstart should correspond to when the input QAM signal is at 0 degrees.

The i-phase contains the two MSBs. The q-phase contains the two LSBs.

The constellation diagram representing this relationship follows.



Each code box is vbox width volts wide.

### **Instance Parameters**

freq = demodulation frequency [Hz]

Sample Model Library

vbox\_width = width of modulation code box in constellation diagram [V]
vlogic\_high = output voltage for high [V]
vlogic\_low = output voltage for low [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

### **Quadrature Amplitude 16-ary Modulator**

### **Terminals**

vin\_b[0-3]: bits of input code [V,A]

vout: modulated output [V,A]

### **Description**

This model does 16 value (4-Bit) QAM.

It encodes the MSBs on the i-phase and the LSBs on the q-phase. Its constellation diagram can be represented as



The two MSBs are encoded on the i-phase. The two LSBs are encoded on the q-phase.

The modulating formula is Vout = i\_phase \* cos(wt) + q\_phase \* sin(wt)

i\_phase and q\_phase vary between -phase\_ampl and phase\_ampl.

#### **Instance Parameters**

freq = modulation frequency [Hz]

phase\_ampl = amplitude of the i-phase and q-phase signals [V]

vtrans = voltages above this at input are considered high [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

### **QPSK Demodulator**

#### **Terminals**

vin: input [V,A]

vout\_i: i-phase output [V,A]

vout\_q: q-phase output [V,A]

### **Description**

Does a QPSK demodulation on the input signal. It does not contain a dynamic synchronizing mechanism. Synchronizing can be adjusted by changing tstart.

Detection works by separately sampling the i-phase of vin and the q-phase of vin at freq Hz and 90 degrees out of phase. The first i-phase sample is done at tstart + 0.5/freq, the next 1/freq seconds later, etc. Similarly, the first q-phase sample is done at tstart + 0.25/freq, the next 1/freq seconds later, and so on.

For the i-phase, a high is detected if the sample < -vthresh. For the q-phase, a high is detected if the sample > vthresh.

#### **Instance Parameters**

```
freq = demodulation frequency [Hz]
vthresh = threshold detection voltage [V]
vlogic_high = output voltage for high [V]
vlogic_low = output voltage for low [V]
tstart = time at which demodulation starts [s]
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

### **QPSK Modulator**

### **Terminals**

vin\_i, vin\_q: quadrature inputs [V,A]

vout: modulator output [V,A]

### **Description**

This takes two sampled quadrature inputs and does QPSK modulation on them.

### **Instance Parameters**

freq = modulation frequency [Hz]

amp = modulator amplitude [V]

vtrans = voltages above this at input are considered high [V]

tdel, trise, tfall = {usual} [s]

Sample Model Library

### **Random Bit Stream Generator**

### **Terminal**

vout: [V,A]

### **Description**

This model generates a random stream of bits.

### **Instance Parameters**

```
tperiod = period of stream [s]
seed = random number seed []
vlogic_high = output voltage for high [V]
vlogic_low = output voltage for low [V]
tdel, trise, tfall = {usual} [s]
```

Sample Model Library

### **Transmission Channel**

### **Terminals**

vin: AM input signal [V,A]

vout: rectified AM signal [V,A]

### **Description**

vin has noise\_amp noise added to it and the resultant is attenuated by attenuation [dB].

### **Instance Parameters**

attenuation = 20log10 attenuation [dB]

noise\_amp = amplitude of noise added to vin before attenuation [V]

Sample Model Library

### **Voltage-Controlled Oscillator**

### **Terminals**

vin: oscillation-controlling voltage [V,A]

vout: [V,A]

### **Instance Parameters**

amp = amplitude of the output signal [V]

center\_freq = center frequency of oscillation frequency when vin = 0 [Hz]

vco\_gain = oscillator conversion gain [Hz/volt]

# Cadence Verilog-AMS Language Reference Sample Model Library

June 2005 414 Product Version 5.5

## **Verilog-A Keywords**

This appendix contains the list of the Cadence<sup>®</sup> Verilog<sup>®</sup>-A language keywords. *Keywords* are predefined nonescaped identifiers that are used to define the language constructs. Some keywords are not used in this release.

The simulator does not interpret a Verilog-A keyword preceded by a backslash character as a keyword. For more information, see <u>"Identifiers"</u> on page 44.

| above      | atan2        | cosh          |
|------------|--------------|---------------|
| abs        | atanh        | cross         |
| absdelay   | begin        | ddt           |
| acos       | bound_step   | deassign      |
| acosh      | branch       | default       |
| ac_stim    | buf          | defparam      |
| aliasparam | bufif0       | delay         |
| always     | bufif1       | disable       |
| analog     | case         | discipline    |
| analysis   | casex        | discontinuity |
| and        | casez        | driver_update |
| asin       | ceil         | edge          |
| asinh      | cmos         | else          |
| assign     | connectrules | end           |
| atan       | cos          | endcase       |

Verilog-A Keywords

endconnectrules ground macromodule

enddiscipline highz0 max

endfunction highz1 medium

endmodule hypot min

endnature idt module

endprimitive idtmod nand

endspecify if nature

endtable ifnone negedge

endtask inf net\_resolution

event initial nmos

exclude initial\_step noise\_table

exp inout nor

final\_step input not

flicker\_noise integer notif0

floor join notif1

flow laplace\_nd or

for laplace\_np output

force laplace\_zd parameter

forever laplace\_zp pmos

fork large posedge

from last\_crossing potential

function limexp pow

generate ln primitive

genvar log pull0

June 2005 416 Product Version 5.5

Verilog-A Keywords

pull1 tri1 specparam triand pullup sqrt pulldown strobe trior strong0 trireg pwr strong1 vectored rcmos real supply0 vt realtime supply1 wait table wand reg table\_model release weak0 weak1 repeat tan tanh while rnmos white noise rpmos task rtran temperature wire rtranif0 time wor rtranif1 timer wreal scalared tran xnor tranif0 sin xor sinh tranif1 zi\_nd slew transition zi\_np small tri zi\_zd specify tri0 zi\_zp

Verilog-A Keywords

### **Keywords to Support Backward Compatibility**

The keywords in this section are provided for backward compatibility.

abstol delay units

access discontinuity vt

bound\_step idt\_nature

ddt\_nature temperature

### **Discipline and Nature Keywords**

Discipline and nature keywords are used between the keywords discipline and enddiscipline and between the keywords nature and endnature. The items listed below are keywords only in that context.

abstol ddt\_nature idt\_nature

access discrete units

continuous domain

### **Connect Rules Keywords**

Connect rules keywords are used between the keywords connectrules and endconnectrules. The items listed below are keywords only in that context.

connect resolveto

merged split

F

## **Unsupported Elements of Verilog-AMS**

The Cadence<sup>®</sup> Verilog<sup>®</sup>-AMS language is specified in the *Verilog-AMS Language Reference Manual: Analog & Mixed-Signal Extensions to Verilog HDL*, produced by Open Verilog International. The Cadence implementation of Verilog-AMS does not support all of the specified elements of the Verilog-AMS language in all the contexts in which the language specification says they are to be supported.

The tables in this section list the unsupported elements according to the following classifications:

- Unsupported elements that should be supported in behavioral contexts, such as: expressions; initial, always, and analog blocks; and user-defined tasks and functions.
- Unsupported elements that should be supported in analog contexts, such as analog blocks and analog functions.
- Unsupported elements that should be supported in structural contexts such as those that exist outside behavioral contexts and have to do with hierarchy, natures, and disciplines.
- Unsupported elements that should be supported in digital contexts, such as initial and always blocks, and user-defined digital tasks and digital functions.

Unsupported Elements of Verilog-AMS

### **Unsupported Elements for Behavioral Contexts**

| Feature                                                                                  | Comment                                                                                                                                                    |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Net attributes, except for net.potential.abstol and net.flow.abstol, which are supported |                                                                                                                                                            |
| String variables                                                                         | Cannot be assigned in analog block. Cannot be used in \$strobe in the analog block.                                                                        |
| Using probes containing vector net elements in a digital block.                          |                                                                                                                                                            |
| Out-of-module references                                                                 | Not supported to analog nets, branches, or nature attributes.                                                                                              |
| Standard math and transcendental functions                                               | Inside the analog block, expressions that contain hierarchical references are not supported. Domain ranges are checked only for exp, sqrt, pow, and atan2. |
| \$rdist functions                                                                        | Supported in analog contexts but not in digital contexts.                                                                                                  |
| Global events                                                                            | The @analog_identifier form is not supported.                                                                                                              |
| @timer                                                                                   | Not supported in the digital context.                                                                                                                      |
| \$realtime                                                                               | Not supported in the analog context. Use \$abstime instead, in the analog context.                                                                         |

### **Unsupported Elements for Behavioral Analog Contexts**

| Feature                                                      | Comment                                         |
|--------------------------------------------------------------|-------------------------------------------------|
| Parameters used to specify ranges for the generate statement |                                                 |
| Parameter declarations                                       | Not supported in analog user-defined functions. |
| The genvar statement                                         |                                                 |
| Arrays passed to functions                                   |                                                 |

# Cadence Verilog-AMS Language Reference Unsupported Elements of Verilog-AMS

### **Unsupported Elements for Behavioral Analog Contexts**

| Feature                                                | Comment                                                                                                                                   |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| ddt (time derivative) operator                         | Nesting is not allowed. For example, ddt(ddt()) is prohibited. The abstol argument has no effect. A nature cannot be used as an argument. |
| Laplace transform filters                              | Parameter-sized array arguments are not supported.                                                                                        |
| Analog functions                                       | Parameters are not allowed as arguments.                                                                                                  |
| Analog vector nets                                     | Not supported for the Tcl value command.                                                                                                  |
| Digital transition sensitivities                       | Transition sensitivities such as @dVal are not supported in analog contexts. Event sensitivities such as                                  |
|                                                        | @(posedge dVal or negedge dVal)                                                                                                           |
|                                                        | must be used instead.                                                                                                                     |
| The concatenation operator                             |                                                                                                                                           |
| \$stime                                                |                                                                                                                                           |
| \$time                                                 |                                                                                                                                           |
| \$monitor and \$fmonitor                               |                                                                                                                                           |
| \$monitor off/on                                       |                                                                                                                                           |
| \$printtimescale                                       |                                                                                                                                           |
| \$timeformat                                           |                                                                                                                                           |
| \$bitstoreal                                           |                                                                                                                                           |
| \$itor                                                 |                                                                                                                                           |
| \$realtobits                                           |                                                                                                                                           |
| \$rtoi                                                 |                                                                                                                                           |
| \$readmen used with the %b, %h, and %r specifications. |                                                                                                                                           |

June 2005 421 Product Version 5.5

# Cadence Verilog-AMS Language Reference Unsupported Elements of Verilog-AMS

### **Unsupported Elements for Structural Contexts**

| Feature                                       | Comment                                                                                                                                               |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Derived natures                               |                                                                                                                                                       |
| Overriding nature attributes from disciplines |                                                                                                                                                       |
| Array ranges for nets                         |                                                                                                                                                       |
| Array ranges for ground nodes                 |                                                                                                                                                       |
| Parameter arrays                              | Parameter array declarations are not supported. Parameter array assignments are supported only in analog primitives.                                  |
| Module instantiation inside a generate block  | Generate blocks, because they can be used only in analog blocks, can contain only behavioral code.                                                    |
| Parameter-sized vector nets                   |                                                                                                                                                       |
| User-defined attributes                       | Only the Cadence huge, blowup, and maxdelta attributes are supported.                                                                                 |
| Vector branches                               |                                                                                                                                                       |
| Vector arguments for simulator functions      |                                                                                                                                                       |
| Vector ground nodes                           |                                                                                                                                                       |
| Parameter-sized ports                         |                                                                                                                                                       |
| Out-of-module references                      | Supported for voltage probes on nets. Not supported for branches, or for nature attributes.                                                           |
| Discipline resolution                         | If out-of-module references are used in port connections, the port discipline is not used to determine the discipline of the out-of-module reference. |
| net_resolution                                |                                                                                                                                                       |

Unsupported Elements of Verilog-AMS

The next list contains only VPI functions. The unsupported aspect of these functions is that they cannot be called with wreal arguments, digital real vectors, or analog arguments of any kind.

# Unsupported Elements for Behavioral Digital Contexts When wreal Arguments Are Used

| Feature                         | Comment |
|---------------------------------|---------|
| \$compare                       |         |
| \$strobe_compare                |         |
| \$countdrivers                  |         |
| \$deposit                       |         |
| <pre>\$incpattern_read</pre>    |         |
| \$async\$and\$array             |         |
| \$async\$nand\$array            |         |
| \$async\$or\$array              |         |
| \$async\$nor\$array             |         |
| \$sync\$and\$array              |         |
| \$sync\$nand\$array             |         |
| \$sync\$or\$array               |         |
| \$sync\$nor\$array              |         |
| \$async\$and\$plane             |         |
| <pre>\$async\$nand\$plane</pre> |         |
| <pre>\$async\$or\$plane</pre>   |         |
| \$async\$nor\$plane             |         |
| \$sync\$and\$plane              |         |
| \$sync\$nand\$plane             |         |
| \$sync\$or\$plane               |         |
| \$sync\$nor\$plane              |         |
| <pre>\$q_initialize</pre>       |         |
| \$q_full                        |         |

June 2005 423 Product Version 5.5

Unsupported Elements of Verilog-AMS

# Unsupported Elements for Behavioral Digital Contexts When wreal Arguments Are Used, continued

| Feature                | Comment |
|------------------------|---------|
| \$q_remove             |         |
| \$q_add                |         |
| \$q_exam               |         |
| \$scope                |         |
| \$dumpports            |         |
| \$dumpports_close      |         |
| \$lsi_dumpports        |         |
| \$lsi_close            |         |
| \$writememb            |         |
| \$writememh            |         |
| \$recordvars           |         |
| \$recordfile           |         |
| \$recordon             |         |
| <pre>\$recordoff</pre> |         |
| \$signalscan           |         |
| \$signalscankill       |         |
| \$signalscanabort      |         |
| \$recordabort          |         |
| \$recordclose          |         |
| \$recordfilecopy       |         |
| \$recordfilechange     |         |
| \$signalscanconnect    |         |
| \$signalscancommand    |         |
| \$recordsetup          |         |

June 2005 424 Product Version 5.5

G

## **Updating Verilog-A Modules**

The Verilog<sup>®</sup>-A language is a subset of Verilog-AMS, but some of the language elements in that subset have changed since Verilog-A was released by itself. As a consequence, you might need to revise your Verilog-A modules before using them as Verilog-AMS modules. The following table highlights the differences.

| Feature                             | Independent<br>Verilog-A                                    | Verilog-AMS                                                        | Change<br>type        |
|-------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------|-----------------------|
| Analog time                         | \$realtime                                                  | \$abstime                                                          | new                   |
| Empty discipline                    | Predefined as type wire                                     | Type not defined                                                   | default<br>definition |
| Implicit nodes                      | 'default_nodetype<br>discipline_identifier<br>default: wire | default type: empty discipline, no domain type                     | default<br>definition |
| initial_step                        | Default = TRAN                                              | Default = ALL                                                      | default<br>definition |
| final_step                          | Default = TRAN                                              | Default = ALL                                                      | default<br>definition |
| \$realtime                          | <pre>\$realtime: timescale =1 sec</pre>                     | <pre>\$realtime: timescale= 'timescale def=1n. See \$abstime</pre> | definition            |
| Discontinuity function              | discontinuity(x)                                            | \$discontinuity(x)                                                 | syntax                |
| Limiting<br>exponential<br>function | <pre>\$limexp(expression)</pre>                             | <pre>limexp(expression)</pre>                                      | syntax                |

**Updating Verilog-A Modules** 

| Feature                             | Independent<br>Verilog-A                                             | Verilog-AMS                                                          | Change<br>type |
|-------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|----------------|
| Port branch access                  | I(a,a)                                                               | I( <a>)</a>                                                          | syntax         |
|                                     | <b>Note:</b> Cadence <sup>®</sup> Verilog-A supports only this form. | <b>Note:</b> This form is <i>not</i> supported in Cadence Verilog-A. |                |
| Timestep control (maximum stepsize) | <pre>bound_step(const_ expression)</pre>                             | <pre>\$bound_step(expr)</pre>                                        | syntax         |
| Continuous waveform delay           | delay()                                                              | absdelay()                                                           | syntax         |
| User-defined analog functions       | Function                                                             | Analog function                                                      | syntax         |
| Discipline domain                   | N/A, assumed continuous                                              | Now continuous (default) and discrete                                | Extension      |
| Time tolerance on timer functions   | N/A                                                                  | Supports additional time tolerance argument for timer()              | Extension      |
| Time tolerance on transition filter | N/A                                                                  | Supports additional time tolerance argument for transition()         | Extension      |
| 'default_nodetype                   | 'default_nodetype                                                    | 'default_discipline                                                  | Obsolete       |
| Generate statement                  | generate                                                             | N/A                                                                  | Obsolete       |
| Null statement                      | ;                                                                    | Limited to case, conditional, and event statements                   | Obsolete       |

## **Suggestions for Updating Models**

The remainder of this appendix describes some of these changes in greater detail and suggests ways of modifying your existing Verilog-A models so that they work in version 4.4.6 of Verilog-A and in version 1.0 of Verilog-AMS. The changes recommended here might not work with 4.4.5 or earlier versions of Verilog-A.

June 2005 426 Product Version 5.5

**Updating Verilog-A Modules** 

### **Current Probes**

OVI Verilog-A 1.0 syntax for a current probe is I(a,a). OVI Verilog-AMS 2.0 changes this to  $I(\langle a \rangle)$ .

**Suggested change**: Put I ( <a>) inside an `ifdef \_\_\_VAMS\_ENABLE\_\_, which makes the syntax effective only for Verilog-AMS. For example, change

```
iin_val = I(vin,vin);

to

`ifdef __VAMS_ENABLE__
        iin_val = I(<vin>);

`else
        iin_val = I(vin,vin);
`endif
```

Verilog-A warning: None

### **Analog Functions**

OVI Verilog-A 1.0 declaration of an analog function is

```
function name;
```

OVI Verilog-AMS 2.0 uses the syntax

```
analog function name;
```

**Suggested change:** Prefix all function declarations by the word analog. For example, change

```
function real foo;

to
analog function real foo;
```

Verilog-A warning: None

### **NULL Statements**

OVI Verilog-A 1.0 allows NULL statements to be used anywhere in an analog block. OVI Verilog-AMS 2.0 allows NULL statements to be used only after case statements or event control statements.

### Suggested change:

Remove illegal NULL statements. For example, change

**Updating Verilog-A Modules** 

begin end;

to

begin end

Verilog-A warning: None

### inf Used as a Number

Spectre Verilog-A allows 'inf to be used as a number. OVI Verilog-AMS 2.0 allows 'inf to be used only on ranges.

### Suggested change:

Change all illegal references to 'inf to a large number such as 1M. For example, change;

parameter real points\_per\_cycle = inf from [6:inf];

to

parameter real points\_per\_cycle = 1M from [6:inf];

Verilog-A warning: None

### **Changing Delay to Absdelay**

OVI Verilog-A 1.0 uses delay as the analog delay operator but OVI Verilog-AMS 2.0 uses absdelay.

**Suggested change:** Change delay to absdelay. This change usually leads to faster, better results.

Verilog-A warning: None

### Changing \$realtime to \$abstime

OVI Verilog-A 1.0 uses \$realtime as absolute time but OVI Verilog-AMS 2.0 uses \$abstime.

Suggested change: Change \$realtime to \$abstime.

Verilog-A warning: Yes

**Updating Verilog-A Modules** 

### Changing bound\_step to \$bound\_step

OVI Verilog-A 1.0 uses bound\_step for step bounding but OVI Verilog-AMS 2.0 uses \$bound\_step.

Suggested change: Change bound\_step to \$bound\_step.

Verilog-A warning: None

### **Changing Array Specifications**

OVI Verilog-A 1.0 uses [] to specify arrays but OVI Verilog-AMS 2.0 uses {}.

**Suggested change:** Change [ ] to { }. For example, change

```
svcvs #(.poles([-2*`PI*bw,0])) output_filter
to
svcvs #(.poles({-2*`PI*bw,0})) output_filter
```

Verilog-A warning: None

### **Chained Assignments Made Illegal**

Spectre-Verilog-A allows chained assignments, such as x=y=z, but OVI Verilog-AMS 2.0 makes this illegal.

**Suggested change:** Break chain assignments into single assignments. For example, change

```
x=y=z;
to
y = z; x = y;
```

Verilog-A warning: None

### **Real Argument Not Supported as Direction Argument**

Spectre-Verilog-A allows real numbers to be used for the arguments of @cross and last\_crossing but OVI Verilog-AMS 2.0 makes this illegal.

Suggested change: Change the real numbers to integers. For example, change

```
@(cross(V(in),1.0) begin
```

**Updating Verilog-A Modules** 

to

@(cross(V(in),1) begin

Verilog-A warning: None

### \$limexp Changed to limexp

OVI Verilog-A 1.0 uses \$limexp, but OVI Verilog-AMS 2.0 uses limexp.

**Suggested change:** Change \$limexp to limexp. For example, change

```
I(vp,vn) <+ is * ($limexp(vacross/$vt) - 1);
to
I(vp,vn) <+ is * (limexp(vacross/$vt) - 1);</pre>
```

Verilog-A warning: None

### 'if 'MACRO is Not Allowed

Spectre-Verilog-A allows users to type 'if 'MACRO, but OVI Verilog-AMS 2.0, 1.0 and 1364 say this is illegal.

**Suggested change:** Change 'if 'MACRO to 'if MACRO (Do not use the tick mark for the macro). For example, change

```
`ifdef `CHECK_BACK_SURFACE

to
`ifdef CHECK_BACK_SURFACE
```

Verilog-A warning: None

### **\$warning is Not Allowed**

Spectre-Verilog-A supports \$warning, but OVI Verilog-AMS 2.0, 1.0 and 1364 do not support this as a standard built-in function.

Suggested change: Change \$warning to \$strobe.

Verilog-A warning: None

Updating Verilog-A Modules

### discontinuity Changed to \$discontinuity

OVI Verilog-A 1.0 uses discontinuity, but OVI Verilog-AMS 2.0 uses \$discontinuity.

Suggested change: Change discontinuity to \$discontinuity.

Verilog-A warning: None

# Cadence Verilog-AMS Language Reference Updating Verilog-A Modules

## **Glossary**

### Α

### analog context

The context of statements that appear in the body of an analog block.

### analog HDL

An analog hardware description language for describing analog circuits and functions.

### analog port

A port whose connections are both analog.

### analog signal

A hierarchical collection of interconnected nets, where all the nets are of a continuous discipline.

### В

### behavioral description

The mathematical mapping of inputs to outputs for a module, including intermediate variables and control flow.

#### behavioral model

A version of a module with a unique set of parameters designed to model a specific component.

#### block

A level within the behavioral description of a module, delimited by begin and end.

#### branch

A path between two nodes. Each branch has two associated quantities, a potential and a flow, with a reference direction for each.

Glossary

#### C

### component

The fundamental unit within a system. A component encapsulates behavior and structure. Modules and models can represent a single component, or a component with many subcomponents.

### connect module

A module automatically or manually inserted by using the connect statement, which contains the code required to translate and propagate signals between the analog and digital nets comprising a signal.

### constitutive relationships

The expressions and statements that relate the outputs, inputs, and parameters of a module. These relationships constitute a behavioral description.

#### continuous context

#### continuous net

A net of a continuous discipline.

#### continuous variable

A variable whose value is calculated in the continuous domain.

#### control flow

The conditional and iterative statements that control the behavior of a module. These statements evaluate variables (counters, flags, and tokens) to control the operation of different sections of a behavioral description.

#### child module

A module instantiated inside the behavioral description of another, "parent" module.

### D

#### declaration

A definition of the properties of a variable, node, port, parameter, or net.

### digital context

The context of statements that appear in a location other than an analog block.

Glossary

### digital island

The set of drivers and receivers interconnected by a digital net or a contiguous collection of digital nets.

### digital port

A port whose connections are both digital.

### digital signal

A hierarchical collection of interconnected nets where all the nets are of a discrete discipline.

### discipline

A user-defined binding of potential and flow natures and other attributes to a net. Disciplines are used to declare analog nets and can also be used as part of the declaration of digital nets.

### discipline resolution

The process of assigning a domain and discipline to nets whose domain and discipline are otherwise unknown (or whose discipline is wire.)

#### discrete context

The context of statements that appear in a location other than an analog block.

#### discrete net

A net of a discrete discipline.

#### discrete variable

A variable whose value is calculated in the discrete domain.

#### driver-receiver segregation

The conceptual severing of the connections between drivers and receivers that occurs in mixed nets. When driver-receiver segregation occurs, digital signals propagate only through connect modules inserted between the drivers and receivers.

### dynamic expression

An expression whose value is derived from the evaluation of a derivative (the ddt function). Dynamic expressions define time-dependent module behavior. Some functions cannot operate on dynamic expressions.

Glossary

#### Ε

### element

The fundamental unit within a system, which encapsulates behavior and structure (also known as a *component*).

### F

#### flow

One of the two fundamental quantities used to simulate the behavior of a system. In electrical systems, flow is current.

### G

### global declarations

Declarations of variables and parameters at the beginning of a behavioral description.

### ground

The reference node, which has a potential of zero.

#### instance

A named occurrence of a component created from a module definition. One module definition can occur in multiple instances.

### instantiation

The process of creating an instance from a module definition or simulator primitive, and defining the connectivity and parameters of that instance. (Placing an instance in a circuit or system.)

### Н

### hierarchical system

A system in which the components are also systems.

### Κ

### Kirchhoff's Laws

Physical laws that define the interconnection relationships of nodes, branches, potentials, and flows. Kirchhoff's Laws specify a conservation of flow in and out of a node and a conservation of potential around a loop of branches.

Glossary

#### L

#### level

One block within a behavioral description, delimited by a pair of matching keywords such as begin-end, discipline-enddiscipline.

### leaf component

A component that has no subcomponents.

### M

### mixed port

A port with one analog connection and one digital connection.

### mixed signal

A hierarchical collection of interconnected nets that includes nets associated with both continuous and discrete disciplines.

#### module

A definition of the interfaces and behavior of a component.

### N

#### nature

A named collection of attributes consisting of units, tolerances, and access function names.

### NR method

Newton-Raphson method. A generalized method for solving systems of nonlinear algebraic equations by breaking them into a series of many small linear operations ideally suited for computer processing.

#### net

An expression, which can include registers and variables, and nets of both continuous and discrete disciplines.

#### node

A connection point of two or more branches in a graph. In an electrical system, and equipotential surface can be modeled as a node.

Glossary

### nondynamic expression

An expression whose derivative with respect to time is zero for every point in time.

### Ρ

#### parameter

A variable used to characterize the behavior of an instance of a module. Parameters are defined in the first section of a module, the module interface declarations, and can be specified each time a module is instantiated.

### parameter declaration

The statement in a module definition that defines the instance parameters of the module.

### port

The physical connection of an expression in an instantiating (parent) module with an expression in an instantiated (child) module. A port of an instantiated module has two nets, the upper connection, which is a net in the instantiating module, and the lower connection, which is a net in the instantiated module.

### potential

One of the two fundamental quantities used to simulate the behavior of a system. In electrical systems, potential is voltage.

### primitive

A basic component that is defined entirely in terms of behavior, without reference to any other primitives.

### probe

A branch introduced into a circuit (or system) that does not alter the circuit's behavior, but lets the simulator read the potential or flow at that point.

#### R

#### reference direction

A convention for determining whether the flow through a branch, the potential across a branch, or the flow in or out of a terminal, is positive or negative.

#### reference node

The global node (which has a potential of zero) against which the potentials of all single nodes are measured. In an electrical system, the reference node is ground.

Glossary

### run-time binding (of sources)

The conditional introduction and removal of potential and flow sources during a simulation. A potential source can replace a flow source and vice versa.

### S

#### scope

The current nesting level of a block.

#### seed

A number used to initialize a random number generator, or a string used to initialize a list of automatically generated names, such as for a list of pins.

### signal

- 1. A hierarchical collection of nets that, because of port connections, are contiguous.
- 2. A single valued function of time, such as voltage or current in a transient simulation.

#### structural definitions

Instantiating modules inside other modules through the use of module definitions and declarations to create a hierarchical structure in the module's behavioral description.

#### source

A branch introduced between two nodes to contribute to the potential and flow of those nodes.

#### system

A collection of interconnected components that produces a response when acted upon by a stimulus.

#### V

### Verilog®-A

A language for the behavioral description of continuous-time systems that uses a syntax similar to digital Verilog.

### Verilog-AMS

A mixed-signal language for the behavioral description of continuous-time and discretetime systems that uses a syntax similar to digital Verilog.

# Cadence Verilog-AMS Language Reference Glossary