# Specification and Simulation of Digital Systems

Project by Christian Palmiero s231599
Professor: Luca Sterpone



#### Overview

- Design and implementation of a Self Test Module based on assigned specifications
- Design details: functional entities and choice of patterns
- Timing behaviour
- Simulation of the overall system

# Top-level entity





ok\_status 

fault\_status 

number\_of\_errors

debug\_port

Infotainment Digital System

Self-test Module

### Block diagram





#### Convolutional Encoder

The LogiCORE IP Convolutional Encoder v8.0 is an 8-bit SIPO shift register: the incoming data is brought into the register one bit at a time; the output bits are generated by a logic XOR of some bits from the register.

The bits to be XOR'd are selected by these convolution codes:

- 101110001
- 111101011
- 010011101



#### Core interface

The s\_axis\_data\_tdata is on 8 bits, with 7 padding bits and the least significant bit defined by the user.

The m\_axis\_data\_tdata is on 8 bits, with 5 padding bits and the least 3 significant bits produced by the core.

Finally, the core constraint length is equal to 9 (register width + 1).



# Input patterns

- How many? 2<sup>14</sup> (16384) input patterns have been chosen for testing
- Why so much? Because 2<sup>14</sup> is the maximum number of stimuli that fulfills the assigned timing requirements
- What kind of patterns? 8-bit data words with 7 zeros and a randomly generated least significant bit

#### Memories

- One synchronous single port RAM
- One synchronous single port ROM reading the data directly from a .txt file



# RAM, ROM

- The ROM is divided into a lower half containing the input patterns to be sent to the core and an upper (golden) half containing the expected results (in the faulted simulation this half has been modified voluntarily with incorrect results)
- It's made up of 2<sup>15</sup> (32768) 8-bit words
- The RAM is made up of 2<sup>14</sup> (16384) 8-bit words and contains only erroneous results from the core (if any)

#### Control Unit



#### Control Unit

- It is a FSM with two processes: state\_proc and func\_proc
- It is made of 14 states
- An 8-bit data word is taken from the first half of the ROM and is fed to the core; then, the core output is compared with the corresponding result stored in the second half of the ROM; in case of a mismatch, the erroneous result is stored into the RAM
- Two possible scenarios:
  - no errors (ok status)
  - at least one error (fault status)

# Timing behaviour

- With a 150 MHz clock signal, a 6.67 ns clock period has been selected in the testbench
- The power\_on signal is active for 2 μs
- The test is successfully performed within 500 μs

• If there isn't any erroneous result, the ok\_status signal remains high for 50 μs



- If there is at least one erroneous result, the fault\_status signal remains active until all the debug information are transmitted on the output:
  - Numbers of erroneous results: 1 μs
  - Erroneous results: pattern dependent



# Simulation of the overall system

Let's see how it works!