# CPU Caches Part 1



#### Administrivia

**Computer Science 61C Spring 2021** 

- Project 3A is due Thursday (3/11)
- Midterm Exam Next Wednesday (3/17)
  - We have a Piazza post for study resources
  - Dry Run Open 9am Thursday to 9pm Friday
  - Form for DSP/conflict accommodations
  - Guerrilla review session: March 14th, 4-7pm



## Reminder: Pipelining Hazards

**Computer Science 61C Spring 2021** 

Kolb & Weaver

- A hazard is a situation that prevents starting the next instruction in the next clock cycle
- Structural hazard
  - A required resource is busy
     (e.g. needed in multiple stages)
- Data hazard
  - Data dependency between instructions
  - Need to wait for previous instruction to complete its data read/write
- Control hazard
  - Flow of execution depends on previous instruction

Berkeley EECS

#### How To Deal With Structural Hazards?

**Computer Science 61C Spring 2021** 

- When two different pipeline stages need the same resource
  - E.G. Memory
- Just Throw Money At It!
  - Duplicate resources



#### How To Deal With Data Hazards

**Computer Science 61C Spring 2021** 

- Where the subsequent instruction needs the result of an "in flight" previous instruction
  - lw t0 0(t4)
  - addi t0 t0 0x42
- Reduce the frequency of the hazards:
  - "Forwarding": Take the result from a subsequent stage rather than a register file
- Stall the subsequent instruction(s)
  - Just repeat the second (and subsequent) instructions
  - And insert a "bubble" (noop) into the pipeline
- In classic RISC-V 5-stage pipeline:
  - Only data hazard which requires a stall are when you use data from a load
  - And only a single cycle



#### How To Deal With Control Hazards

**Computer Science 61C Spring 2021** 

- Control hazard: when a control flow change happens "unexpectedly"
  - The subsequent in-flight instructions must not execute:

```
beq t0 t1 foo # Branch taken, but processor didn't guess this
add t0 t2 t3
xor t3 t4 t5
...
foo:
add t0 t4 t5
```

- Reduce the frequency of the hazard:
  - Better "Branch prediction": the processor guesses whether a branch or jump is likely to be taken or not
    - And, if taken, where the new location will be
- Kill the in-flight instructions:
  - Replace with bubbles/noop
- Classic RISC-V 5-stage pipeline:
  - Mispredicted branch requires killing two improperly fetched instructions

### Components of a Computer





#### Processor-DRAM latency gap



1980 microprocessor executes ~one instruction in same time as DRAM access 2015 microprocessor executes ~1000 instructions in same time as DRAM access



Berkeley EECS Slow DRAM access could have disastrous impact on CPU performance!

#### What to do: Library Analogy

Computer Science 61C Spring 202

- Want to write a report using library books
  - E.g., writing about the works of John Steinbeck
- Go to Doe library, look up relevant books, fetch from stacks, and place on desk in library
- If need more, check them out and keep on desk
  - But don't return earlier books since might need them
- You hope this collection of ~10 books on desk enough to write report, despite 10 being only 0.00001% of books in UC Berkeley libraries



### Big Idea: Memory Hierarchy



 Principle of locality + memory hierarchy presents programmer with ≈ as much memory as is available in the cheapest technology at ≈ speed offered by the fastest technology



#### Real Memory Reference Patterns



Donald J. Hatfield, Jeanette Gerald: Program Restructuring for Virtual Memory. IBM Systems Journal 10(3): 168-192 (1971)



#### Big Idea: Locality

Computer Science 61C Spring 202

Kolb & Weaver

#### • Temporal Locality (locality in time)

- Go back to same book on desktop multiple times
- If a memory location is referenced, then it will tend to be referenced again soon
- Spatial Locality (locality in space)
  - When go to book shelf, pick up multiple books on Steinbeck since library stores related books together
  - If a memory location is referenced, the locations with nearby addresses will tend to be referenced soon



#### Memory Reference Patterns



Berkeley EECS

ELECTRICAL ENGINEERING & COMPUTER SCIENCES

Donald J. Hatfield, Jeanette Gerald: Program Restructuring for Virtual Memory. IBM Systems Journal 10(3): 168-192 (1971)

### Principle of Locality

**Computer Science 61C Spring 2021** 

- Principle of Locality: Programs access small portion of address space at any instant of time (spatial locality) and repeatedly access that portion (temporal locality)
- What program structures lead to temporal and spatial locality in instruction accesses?
- In data accesses?



#### Memory Reference Patterns

Computer Science 61C Spring 2021

Kolb & Weaver





## And the Bane of Locality: Pointer Chasing...

Computer Science 61C Spring 2021

- We all love linked lists, trees, etc...
  - Easy to append onto and manipulate...
- But they exhibit poor locality
  - Every time you follow a pointer it is to an unrelated location:
     No spacial reuse from previous pointers
  - And if you don't chase the pointers again you don't get temporal reuse either
- Why modern languages tend to do things a bit differently.
   For example, go has "slices" and "maps":
  - Slice, an easy to append to view into an array
    - Only copies on append when you overwhelm the size
  - Map, a hash table implementation
- But without nearly so much pointer chasing Berkeley EECS

#### Cache Philosophy

**Computer Science 61C Spring 2021** 

- Programmer-invisible hardware mechanism to give *illusion* of speed of fastest memory with size of largest memory
  - Works fine (mostly) even if programmer has no idea what a cache is
    - However, performance-oriented programmers today sometimes "reverse engineer" cache design to design data structures to match cache
    - And modern programming languages try to provide storage abstractions that provide flexibility while still caching well
- Does have limits: When you overwhelm the cache your performance may drop off a cliff...



### Memory Access without Cache

Computer Science 61C Spring 202

- Load word instruction: lw t0 0 (t1)
- t1 contains 0x12F0, Memory[0x12F0] = 99

- 1. Processor issues address 0x12F0 to Memory
- 2. Memory reads word at address 0x12F0 (99)
- 3. Memory sends 99 to Processor
- 4. Processor loads 99 into register t0



## Adding Cache to Computer

Computer Science 61C Spring 2021

Kolb & Weaver





#### Memory Access with Cache

**Computer Science 61C Spring 2021** 

- Load word instruction: lw t0,0(t1)
- t1 contains 0x12F0, Memory[0x12F0] = 99
- With cache: Processor issues address 0x12F0 to Cache
  - 1. Cache checks to see if has copy of data at address 0x12F0 2a. If finds a match (Hit): cache reads 99, sends to processor
    - 2b. No match (Miss): cache sends address 0x12F0 to Memory
      - I. Memory reads 99 at address 0x12F0
      - II. Memory sends 99 to Cache
      - III. Cache replaces word which can store 0x12F0 with new 99
      - IV. Cache sends 99 to processor
  - 2. Processor loads 99 into register t0



## Cache "Tags"

Computer Science 61C Spring 2021

Kolb & Weaver

- Need way to tell if have copy of location in memory so that can decide on hit or miss
- On cache miss, put memory address of block as "tag" of cache block

0x12F0 placed in tag next to data from memory (99)

|   | Tag    | Data |              |
|---|--------|------|--------------|
|   | 0x1F00 | 12   | From earlier |
|   | 0x12F0 | 99   | instructions |
| • | 0xF214 | 7    |              |
|   | 0x001c | 20   |              |



## Anatomy of a 16 Byte Cache, 4 Byte Block

**Computer Science 61C Spring 2021** 

Berkeley EECS

- Operations:
  - Cache Hit
  - Cache Miss
  - Refill cache from memory
  - Flush (empty) the cache
- Cache needs Address Tags to decide if Processor Address is a Cache Hit or Cache Miss
  - Compares all 4 tags
  - "Fully Associative cache"
     Any tag can be in any location so you have to check them all





#### Cache Replacement

**Computer Science 61C Spring 2021** 

- Suppose processor now requests location 0x050C, which contains 11?
- Doesn't match any cache block, so must "evict" one resident block to make room
  - Which block to evict?
- Replace "victim" with new memory block at address 0x050C

| Tag    | Data |
|--------|------|
| 0x1F00 | 12   |
| 0x12F0 | 99   |
| 0x050C | 11   |
| 0x001C | 20   |



### Block Must be Aligned in Memory

Computer Science 61C Spring 202

- Word blocks are aligned, so binary address of all words in cache always ends in 00<sub>two</sub>
- How to take advantage of this to save hardware and energy?
- Don't need to compare last 2 bits of 32-bit byte address (comparator can be narrower)
- => Don't need to store last 2 bits of 32-bit byte address in Cache Tag (Tag can be narrower)



## Anatomy of a 32B Cache, 8B Block

**Computer Science 61C Spring 2021** 

- Blocks must be aligned in pairs, otherwise could get same word twice in cache
- Tags only have even-numbered words
- ⇒ Last 3 bits of address always
  000<sub>two</sub>
- Tags, comparators can be narrower
- Can get hit for either word in block



#### Hardware Cost of Cache

#### Processor

**Computer Science 61C Spring 2021** 

- Need to compare every tag to the Processor address
- Comparators are expensive
- Optimization: use 2 "sets" of data with a total of only 2 comparators
- 1 Address bit selects which set (ex: even and odd set)
- Compare only tags from selected set
- Generalize to more sets





#### Processor Address Fields used by Cache Controller

**Computer Science 61C Spring 202** 

- Block Offset: Byte address within block
- Set Index: Selects which set
- Tag: Remaining portion of processor address



- Size of Index = log<sub>2</sub> (number of sets)
- Size of Tag = Address size Size of Index
  - log<sub>2</sub> (number of bytes/block)



#### What is limit to number of sets?

**Computer Science 61C Spring 2021** 

- For a given total number of blocks, we can save more comparators if have more than 2 sets
- Limit: As Many Sets as Cache Blocks => only one block per set – only needs one comparator!
- Called "Direct-Mapped" Design

| Tag | Index | Block offset |
|-----|-------|--------------|
|-----|-------|--------------|



### Cache Names for Each Organization

Computer Science 61C Spring 202

- "Fully Associative": Block can go anywhere
  - First design in lecture
  - Note: No Index field, but 1 comparator/block
- "Direct Mapped": Block goes one place
  - Note: Only 1 comparator
  - Number of sets = number blocks
- "N-way Set Associative": N places for a block
  - Number of sets = number of blocks / N
  - N comparators
  - Fully Associative: N = number of blocks
  - Direct Mapped: N = 1



## Memory Block-addressing example

Computer Science 61C Spring 2021

| address ← 8 → | address ← 8 | <b></b>     |   | address          | <b>←</b> 8 → |  |
|---------------|-------------|-------------|---|------------------|--------------|--|
| 00000 Byte    | 00000       | 0           | 0 | 00000            |              |  |
| 00001         | 00001       |             | 1 | 00001            |              |  |
| 00010         | 00010 Word  | d           | 2 | 00010            |              |  |
| 00011         | 00011       |             | 3 | 00011            | 8-Byte       |  |
| 00100         | 00100       |             | 4 | 00100            | Block        |  |
| 00101         | 00101       |             | 5 | 00101            |              |  |
| 00110         | 00110       |             | 6 | 00110            |              |  |
| 00111         | 00111       |             | 7 | 00111            |              |  |
| 01000         | 01000       | 1           | 0 | 01000            |              |  |
| 01001         | 01001       |             | 1 | 01001            |              |  |
| 01010         | 01010       |             | 2 | 01010            |              |  |
| 01011         | 01011       |             | 3 | 01011            |              |  |
| 01100         | 01100       |             | 4 | 01100            |              |  |
| 01101         | 01101       |             | 5 | 01101            |              |  |
| 01110         | 01110       |             | 6 | 01110            |              |  |
| 01111         | 01111       |             | 7 | 01111            |              |  |
| 10000         | 10000       | 2           | 0 | 10000            |              |  |
| 10001         | 10001       |             | 1 | 10001            |              |  |
| 10010         | 10010       |             | 2 | 10010            |              |  |
| 10011         | 10011       |             | 3 | 10011            |              |  |
| 10100         | 10100       |             | 4 | 10100            |              |  |
| 10101         | 10101       |             | 5 | 10101            |              |  |
| 10110         | 10110       |             | 6 | 10110            |              |  |
| 10111         | 10111       |             | 7 | 10111            |              |  |
| 11000         | 11000       | 3           | 0 | 11000            |              |  |
| 11001         | 11001       |             | 1 | 11001            |              |  |
| 11010         | 11010       |             | 2 | 11010            |              |  |
| 11011         | 11011       |             | 3 | 11011            |              |  |
| 11100         | 11100       |             | 4 | 11100            |              |  |
| 11101         | 11101       |             | 5 | 11101            |              |  |
| 11110         | 11110       |             | 6 | 11110            |              |  |
| 11111         | 11111       |             | 7 | 11111            |              |  |
|               | 2 LSBs      | are 0 Block | # | 1 <sub>3 L</sub> | SBs are 0    |  |

3/10/16

#### Block number aliasing example

12-bit memory addresses, 16 Byte blocks

| Bloc<br>82 |              | • | Block # mod 8  |                 |
|------------|--------------|---|----------------|-----------------|
| 82         |              |   |                | Block # mod 2 • |
|            | 010100100000 |   | 2 010100100000 | 0 010100100000  |
| 83         | 010100110000 |   | 3 010100110000 | 1 010100110000  |
| 84         | 010101000000 |   | 4 010101000000 | 0 010101000000  |
| 85         | 010101010000 |   | 5 010101010000 | 1 0101010000    |
| 86         | 010101100000 |   | 6 010101100000 | 0 010101100000  |
| 87         | 010101110000 |   | 7 010101110000 | 1 010101110000  |
| 88         | 010110000000 |   | 0 010110000000 | 0 010110000000  |
| 89         | 010110010000 |   | 1 010110010000 | 1 010110010000  |
| 90         | 010110100000 |   | 2 010110100000 | 0 010110100000  |
| 91         | 010110110000 |   | 3 010110110000 | 1 010110110000  |



## Direct Mapped Cache Ex: Mapping a 6-bit Memory Address



- In example, block size is 4 bytes (1 word)
- Memory and cache blocks always the same size, unit of transfer between memory and cache
- # Memory blocks >> # Cache blocks
  - 16 Memory blocks = 16 words = 64 bytes => 6 bits to address all bytes
  - 4 Cache blocks, 4 bytes (1 word) per block
  - 4 Memory blocks map to each cache block
- Memory block to cache block, aka index: middle two bits
- Which memory block is in a given cache block, aka tag: top two bits



### Caching: A Simple First Example



#### One More Detail: Valid Bit

#### Computer Science 61C Spring 202

- When start a new program, cache does not have valid information for this program
- Need an indicator whether this tag entry is valid for this program
- Add a "valid bit" to the cache tag entry
  - 0 => cache miss, even if by chance, address = tag
  - 1 => cache hit, if processor address = tag



## Direct-Mapped Cache Example: 1 word blocks, 4KB data



What kind of locality are we taking advantage of?



## Multiword-Block Direct-Mapped Cache: 16B block size, 4 kB data

**Computer Science 61C Spring 2021 Kolb & Weaver** Byte offset 31 30 ... Hit Data Word offset Tag Index Data Index Valid Tag 253 254 255



# Handling Stores with Write-Through

Computer Science 61C Spring 202

- Store instructions write to memory, changing values
- Need to make sure cache and memory have same values on writes:
   2 policies
- 1) Write-Through Policy: write cache and write through the cache to memory
  - Every write eventually gets to memory
  - Too slow, so include Write Buffer to allow processor to continue once data in Buffer
  - Buffer updates memory in parallel to processor



# Write-Through Cache

## Processor

**Computer Science 61C Spring 2021** 

- Write both values in cache and in memory
- Write buffer stops CPU from stalling if memory cannot keep up
- Write buffer may have multiple entries to absorb bursts of writes
- What if store misses in cache?





# Handling Stores with Write-Back

Computer Science 61C Spring 2021

- 2) Write-Back Policy: write only to cache and then write cache block back to memory when evict block from cache
  - Writes collected in cache, only single write to memory per block
  - Include bit to see if wrote to block or not, and then only write back if bit is set
    - Called "Dirty" bit (writing makes it "dirty")



### Write-Back Cache

#### **Computer Science 61C Spring 2021**

- Store/cache hit, write data in cache only & set dirty bit
  - Memory has stale value
- Store/cache miss, read data from memory, then update and set dirty bit
  - "Write-allocate" policy
- On any miss, write back evicted block, only if dirty. Update cache with new block and clear dirty bit.

## Processor





# Write-Through vs. Write-Back

**Computer Science 61C Spring 2021** 

Kolb & Weaver

## Write-Through:

- Simpler control logic
- More predictable timing simplifies processor control logic
- Easier to make reliable, since memory always has copy of data (big idea: Redundancy!)

### Write-Back

- More complex control logic
- More variable timing (0,1,2 memory accesses per cache access)
- Usually *reduces* write traffic
  - EG, you do a lot of writes to the stack
- Harder to make reliable,
   sometimes cache has only
   copy of data



# Write Policy Choices

**Computer Science 61C Spring 2021** 

Kolb & Weaver

### Cache hit:

- write through: writes both cache & memory on every access
  - Generally higher memory traffic but simpler pipeline & cache design
- write back: writes cache only, memory `written only when dirty entry evicted
  - A dirty bit per line reduces write-back traffic
  - Must handle 0, 1, or 2 accesses to memory for each load/store

### Cache miss:

- no write allocate: only write to main memory
- write allocate (aka fetch on write): fetch into cache
- Common combinations:
  - write through and no write allocate
  - write back with write allocate



# Cache (Performance) Terms

Computer Science 61C Spring 202

Kolb & Weaver

- Hit rate: fraction of accesses that hit in the cache
- Miss rate: 1 Hit rate
- Miss penalty: time to replace a block from lower level in memory hierarchy to cache
- Hit time: time to access cache memory (including tag comparison)

Abbreviation: "\$" = cache (A Berkeley innovation!)



# Average Memory Access Time (AMAT)

**Computer Science 61C Spring 2021** 

Kolb & Weaver

 Average Memory Access Time (AMAT) is the average time to access memory considering both hits and misses in the cache

AMAT = Time for a hit

+ Miss rate × Miss penalty



# Example: Direct-Mapped Cache with 4 Single-Word Blocks, Worst-Case Reference String

**Computer Science 61C Spring 2021** Consider the main memory address reference string of word numbers: Start with an empty cache - all blocks initially marked as not valid 0 miss 0 miss 4 miss 4 miss 00 01 Mem(Q) Mem(0)00 00 Mem(4) Mem(Q) 00 4 miss 4 00 miss 4 miss () 0 miss 01 00 90 Mem(Q) 01 Mem(Q) Mem(4) Mem(4)

> 8 requests, 8 misses
>  Ping-pong effect due to conflict misses - two memory locations that map into the same cache block



## Alternative Block Placement Schemes



- DM placement: mem block 12 in 8 block cache: only one cache block where mem block 12 can be found—(12 modulo 8) = 4
- SA placement: four sets x 2-ways (8 cache blocks), memory block 12 in set (12 mod 4) = 0; either element of the set
- FA placement: mem block 12 can appear in any cache blocks



# Example: 4-Word 2-Way SA \$ Same Reference String

**Computer Science 61C Spring 2021** 

Kolb & Weaver

- Consider the main memory address reference string
  - 0 4 0 4 0 4 0 4

Start with an empty cache - all blocks initially marked as not valid

0 miss
0 miss

000 Mem(0) 010 Mem(4)

4 miss

| 000 | Mem(0) |
|-----|--------|
|     |        |
| 010 | Mem(4) |
|     |        |

o hit

|     | -      |
|-----|--------|
| 000 | Mem(0) |
|     |        |
| 010 | Mem(4) |
|     |        |

4 hit

- 8 requests, 2 misses
- Solves the ping-pong effect in a direct-mapped cache due to conflict misses since now two memory locations that map into the same cache set can co-exist!



# Different Organizations of an Eight-Block Cache

**Computer Science 61C Spring 2021** 

Kolb & Weaver

Total size of \$ in blocks is equal to number of sets × associativity. For fixed \$ size and fixed block size, increasing associativity decreases number of sets while increasing number of elements per set. With eight blocks, an 8-way set-associative \$ is same as a fully associative \$.

## One-way set associative (direct mapped)



### Two-way set associative

| Set | Tag | Data | Tag | Data |
|-----|-----|------|-----|------|
| 0   |     |      |     |      |
| 1   |     |      |     |      |
| 2   |     |      |     |      |
| 3   |     |      |     |      |

#### Four-way set associative

| Set | Tag | Data | Tag | Data | Tag | Data | Tag | Data |  |
|-----|-----|------|-----|------|-----|------|-----|------|--|
| 0   |     |      |     |      |     |      |     |      |  |
| 1   | 1   |      |     |      |     |      | 13  |      |  |

### Eight-way set associative (fully associative)

| Tag | Data |
|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|
|     |      |     |      |     |      |     |      |     |      |     |      |     |      |     |      |



# Range of Set-Associative Caches

**Computer Science 61C Spring 2021** 

Kolb & Weaver

 For a fixed-size cache and fixed block size, each increase by a factor of two in associativity doubles the number of blocks per set (i.e., the number or ways) and halves the number of sets – decreases the size of the index by 1 bit and increases the size of the tag by 1 bit

| Tag | Index | Word offset | Byte | offset |
|-----|-------|-------------|------|--------|
|-----|-------|-------------|------|--------|



## Range of Set-Associative Caches

Computer Science 61C Spring 2021

Kolb & Weaver

 For a fixed-size cache and fixed block size, each increase by a factor of two in associativity doubles the number of blocks per set (i.e., the number or ways) and halves the number of sets – decreases the size of the index by 1 bit and increases the size of the tag by 1 bit





## Total Cache Capacity =

**Computer Science 61C Spring 2021** 

Kolb & Weaver

Associativity × # of sets × block\_size

Bytes = blocks/set × sets × Bytes/block

$$C = N \times S \times B$$

Tag

Index

Byte Offset

address\_size = tag\_size + index\_size + offset\_size = tag\_size + log<sub>2</sub>(S) + log<sub>2</sub>(B)



# Total Cache Capacity =

Associativity × # of sets × block\_size

**Computer Science 61C Spring 2021** 

**Kolb & Weaver** 

$$C = N \times S \times B$$

Tag Index Byte Offset

Clicker Question: C remains constant, S and/or B can change such that C = 2N \* (SB)' => (SB)' = SB/2

Tag\_size = address\_size - 
$$(log_2(S') + log_2(B')) = address_size - log_2(SB)'$$
  
= address\_size -  $log_2(SB/2)$ 

$$=$$
 address\_size  $-$  (log<sub>2</sub>(SB)  $-$  1)



### Costs of Set-Associative Caches

**Computer Science 61C Spring 2021** 

- N-way set-associative cache costs
  - N comparators (delay and area)
  - MUX delay (set selection) before data is available
  - Data available after set selection (and Hit/Miss decision). DM \$: block is available before the Hit/Miss decision
    - In Set-Associative, not possible to just assume a hit and continue and recover later if it was a miss
- When miss occurs, which way's block selected for replacement?
  - Least Recently Used (LRU): one that has been unused the longest (principle of temporal locality)
    - Must track when each way's block was used relative to other blocks in the set
    - For 2-way SA \$, one bit per set → set to 1 when a block is referenced; reset the other way's bit (i.e., "last used")



# Cache Replacement Policies

**Computer Science 61C Spring 2021** 

- Random Replacement
  - Hardware randomly selects a cache evict
- Least-Recently Used
  - Hardware keeps track of access history
  - Replace the entry that has not been used for the longest time
  - For 2-way set-associative cache, need one bit for LRU replacement
- Example of a Simple "Pseudo" LRU Implementation
  - Assume 64 Fully Associative entries
  - Hardware replacement pointer points to one cache entry
  - Whenever access is made to the entry the pointer points to:
    - Move the pointer to the next entry
  - Otherwise: do not move the pointer
- (example of "not-most-recently used" replacement policy) Berkeley EECS



## Benefits of Set-Associative Caches



 Largest gains are in going from direct mapped to 2-way (20%+ reduction in miss rate)



**Computer Science 61C Spring 2021** 

# Sources of Cache Misses (3 C's)

Computer Science 61C Spring 202

- Compulsory (cold start, first reference):
  - 1st access to a block, not a lot you can do about it.
    - If running billions of instructions, compulsory misses are insignificant
- Capacity:
  - Cache cannot contain all blocks accessed by the program
    - Misses that would not occur with infinite cache
- Conflict (collision):
  - Multiple memory locations mapped to same cache set
    - Misses that would not occur with ideal fully associative cache

