

## Lecture 6: RISC-V Datapath II

### **CS10014 Computer Organization**

Department of Computer Science
Tsung Tai Yeh

Thursday: 1:20 pm- 3:10 pm

Classroom: EC-022

# Acknowledgements and Disclaimer

- Slides were developed in the reference with
  - CS 61C at UC Berkeley
    - https://inst.eecs.berkeley.edu/~cs61c/sp23/
  - CS 252 at UC Berkeley
    - https://people.eecs.berkeley.edu/~culler/courses/cs252-s05/
  - CSCE 513 at University of South Carolina
    - https://passlab.github.io/CSCE513/

#### **Outline**

- Processor Datapath
- Immediate Generator
- Load Instruction
- Store Instruction
- Conditional Branch
- Unconditional Jump
- U-Format Instruction

### Processor Datapath (1/3)

#### Datapath

- Elements/wires that process data and addresses in the CPU
  - Registers,ALU,MUX,Memories



## Processor Datapath (2/3)

Edge-triggered write.

If RegWEn=1, RegFile updated with input to dataW on the next rising-clock edge.

**Bold black wires** carry data. Thin orange wires are control logic.



### Processor Datapath (3/3)

Instruction Fetch

0x0FFE1230: add x6, x12, x13

0x0FFE1234: lw x6, 24(x12)

0x0FFE1238: sw x13, 24(x12)

**0x0FFE123C:** beq x12, x13, offset



#### **Outline**

- Processor Datapath
- Immediate Generator
- Load Instruction
- Store Instruction
- Conditional Branch
- Unconditional Jump
- U-Format Instruction

## Immediate Gen.(1/4)

#### Immediate Generator

- Generate 32 or 64-bit immediate value (depending on whether we design 32-bit or 64-bit machine) from an instruction word
- Select the 12-bit from the instruction word and sign-extended to 32 or 64-bit
- Used for I, S, and SB-format (I-format ALU, load, store, and beq)



## Immediate Gen.(2/4)



#### Instruction inst[31:0]

| _      | 31 | 30           | 25 | 24 2     | 20 19 |     | 15 | 14   | 12  | 11      | 7 6 |          | 0 |
|--------|----|--------------|----|----------|-------|-----|----|------|-----|---------|-----|----------|---|
| I-Type |    | imm[11 10:5] |    | imm[4:0] |       | rs1 |    | func | et3 | rd      |     | I-OPCODE |   |
| S-Type |    | imm[11 10:5] |    | rs2      |       | rs1 |    | func | et3 | imm[4:0 | ]   | S-OPCODE |   |



Immediate imm[31:0]

## Immediate Gen.(3/4)





to For now, wire instr[31] directly to imm[31:12]. imm[11] 5 ImmSel 31 12 11 10 5 imm[31:12] imm[10:5] imm[4:0] SSSS SSSS SSSS SSSS SSSS S

Immediate imm[31:0]

## Immediate Gen.(4/4)





SSSS

Immediate imm [31:0]

SSSS

SSSS

SSSS

SSSS

#### **Outline**

- Processor Datapath
- Immediate Generator
- Load Instruction
- Store Instruction
- Conditional Branch
- Unconditional Jump
- U-Format Instruction

24

## Load Instruction (1/4)

I-format: lw x14, 8(x2)

addr = (Base register rs1)
+ (sign-extended imm offset)

| 31 |                  | 0 19 | 15    | 14 12  | 11 /  | б       | 0 |
|----|------------------|------|-------|--------|-------|---------|---|
|    | imm[11:0]        |      | rs1   | funct3 | rd    | opcode  |   |
|    | 00000001000      |      | 00010 | 010    | 01110 | 0000011 |   |
|    | 12               |      | 5     | .3     | 5     | 7       |   |
|    | Crostos on oddro | 00   | " (   | oad wo | rd"   | LOAD    |   |

- Creates an address
- State element access includes a memory read!
  - DMEM (read word at address addr)
  - RegFile Reg[rs1] # read; Reg[rd] # write
  - PC = PC + 4

If load instruction, save **mem**. Otherwise, save **alu**.

## Load Instruction (2/4)

Read memory at address alu = R[rs1] + imm.



# Load Instruction (3/4)

Increment PC to next instruction. *Immediate Generation* ALU computes Block builds a 32-bit immediate imm.

address alu =

R[rs1] + imm.

Read memory at address alu.

Write loaded memory value mem to register.



## Load Instruction (4/4)

#### RV32I can load different width

- To support narrow loads (lb, lh, lbu, lhu)
- Load 32-bit word from memory
- Add additional logic to extract correct byte or halfword
- Sign- or zero-extend result to 32 bits to write into RegFile
   funct3 opcode

| imm[11:0] | rs1 | 000 | rd | 0000011 | lb  |
|-----------|-----|-----|----|---------|-----|
| imm[11:0] | rs1 | 001 | rd | 0000011 | lh  |
| imm[11:0] | rs1 | 010 | rd | 0000011 | lw  |
| imm[11:0] | rs1 | 100 | rd | 0000011 | lbu |
| imm[11:0] | rs1 | 101 | rd | 0000011 | lhu |

#### **Outline**

- Processor Datapath
- Immediate Generator
- Load Instruction
- Store Instruction
- Conditional Branch
- Unconditional Jump
- U-Format Instruction



### Store Instruction (1/4)

S-format: sw x14, 36(x2)

| 31        | 25 24 20 | 19 15 | 14 12  | 11 7     | 6 0     |
|-----------|----------|-------|--------|----------|---------|
| imm[11:5] | rs2      | rs1   | funct3 | imm[4:0] | opcode  |
| 000001    | 01110    | 00010 | 010    | 00100    | 0100011 |

5 "store word" 000001 00100

- **New Immeidate Format:** 
  - addr = (Base register rs1) + (sign-extended imm offset)
- **State Elements Accessed** 
  - DMEM

(write R[rs2] to word at address addr)

RegFile

R[rs1] (base address), R[rs2] (value to store)

PC

PC = PC + 4



## Store Instruction (2/4)

Control MemRW=Write saves rs2 Update Blocks Control ImmSel selects how to to memory on the next rising clock for sw generate immediate type: I, S. edge. add dataW pc+4 inst[11:7] Reg[] addr rsW inst[19:15] R[rs1] inst dataR rsR1 dataR1 inst[24:20] mem addr R[rs2] ALU rsR2 **IMEM DMEM** clk dataR2 dataW inst[31:7] lmm. clk R[rs2] imm[31:0] clk Gen Bsel **ALUSel MemRW WBSel ImmSel** RegWEn inst[31:0] Write Control Logic S 19



# Store Instruction (3/4)

How to set sw control lines?



**WBSel** 

RegWEn

Read(0)

Write(1)

## Store Instruction (4/4)

Increment PC to next instruction.

Build **imm** from S-type instruction.

ALU computes address alu = R[rs1]

Write memory at address **alu**.



#### **Outline**

- Processor Datapath
- Immediate Generator
- Load Instruction
- Store Instruction
- Conditional Branch
- Unconditional Jump
- U-Format Instruction

## Conditional Branch (1/6)

- SB-format: opname rs1, rs2, Label(simm13)
  - BEQ/BNE/BLT/BLTU/BGE/BGEU

| 31        | 25  | 24 | 20  | 19 |     | 15 | 14  | 12  | 11         | 7  | 6 |        | 0 |
|-----------|-----|----|-----|----|-----|----|-----|-----|------------|----|---|--------|---|
| imm[12 10 | :5] |    | rs2 |    | rs1 |    | fun | ct3 | imm[4:1 11 | 1] |   | opcode |   |
| 7         |     |    | 5   |    | 5   |    | 3   | 3   | 5          |    |   | BRANCH |   |

#### PC state element now conditionally changes

RegFile

R[rs1], R[rs2] (read only, for branch comparison)

o PC

- PC = PC + imm (if branch taken)
- Arr PC = PC + 4 (otherwise, not taken)

## Conditional Branch (2/6)



## Conditional Branch (3/6)

The branch comparator is a combinational logic block

#### **Input:**

- 1. Two data busses A and B (datapath R[rs1] and R[rs2])
- 2. BrUn ("Branch Unsigned") control bit

#### **Output:**

- 1. BrEq flag: 1 if A == B
- 2. BrLT flag: 1 if A < B



## Conditional Branch (4/6)

#### Control Logic

- Set BrUn based on current instruction inst[31:0]
- Set PCSel based on branch flags BrLT, BrEq

#### Examples

- o blt:
  - If BrLT=1 and BrEq=0, then PCSel=taken
- ∘ **bge:**  $(A \ge B) = \overline{A < B}$ 
  - If BrLT=0, then PCSel=taken



## Conditional Branch (5/6)





## Conditional Branch (6/6)

If PCSel=taken, update PC to ALU output. Else, update to next instruction PC + 4.

Build **imm** from B-type instruction. Compute branch; feed to Control. Compute **PC** + imm.

Don't write to memory.



#### **Outline**

- Processor Datapath
- Immediate Generator
- Load Instruction
- Store Instruction
- Conditional Branch
- Unconditional Jump
- U-Format Instruction

### Unconditional Jump (1/5)

UJ-Format: jal rd, Label (simm21)

| i-mm [20110.1 | 25         | 24        | 20    | 19 | 15 14      | 12 | 11 | /<br>d | 6      | 0 |
|---------------|------------|-----------|-------|----|------------|----|----|--------|--------|---|
| imm[20 10:    | <b>5</b> ] | 1mm [ 4 : | 1,11] |    | imm[19:12] |    |    | rd     | opcode |   |
|               |            |           |       |    |            |    |    |        |        |   |

#### State Elements updated

o PC

PC = PC + imm (unconditional PC-relative jump)

RegFile

rd = PC + 4 (save return address to RegFile destination register)

## Unconditional Jump (2/5)





# Unconditional Jump (3/5)

Feed PC into blocks.

Generate byte offset **imm** for 20-bit PC-

Write ALU output to PC. relative jump. Compute PC + imm.

Write **PC + 4** to destination register.

Don't write to memory.



## Unconditional Jump (4/5)

• UJ-Format: jalr rd, rs1, imm (simm12)

| 31        | 20 19 | 15  | 14 12  | 11 7 | 6 0    |
|-----------|-------|-----|--------|------|--------|
| imm[11:0] |       | rs1 | funct3 | rd   | opcode |
| 12        | -     | 5   | 3      | 5    | 7      |
| <b>T</b>  |       |     |        |      | JALR   |

#### Two changes to state

- PCPC = R[rs1] + imm (absolute addressing)
- RegFileR[rd] = PC + 4
- jalr uses the same immediates as arithmetic/loads

Control ImmSel is based on instruction format, not instruction. So far: I,S,B,J



## Unconditional Jump (5/5)

Feed PC into blocks. Generate 12-bit imm (I-Format).

Write ALU output to PC.

Write **PC** + 4 to destination register.

Compute PC + imm. Don't write to memory. add dataW pc+4 R[rs1] inst[11:7] rsW inst[19:15] dataR1 rsR1 addr dataR Branch mem inst[24:20] inst rsR2 addr Comp. >ALU dataR2 **DMEM IMEM** Reg[] **→** aataW Imm. inst[31:7] imm[31:0] Gen \*BrUn BrLT Bsel Asel **ALUSel PCSel ImmSel** RegWEn MemRW **WBSel** inst[31:0] Add Read taken BrEa Control Logic

#### **Outline**

- Processor Datapath
- Immediate Generator
- Load Instruction
- Store Instruction
- Conditional Branch
- Unconditional Jump
- U-Format Instruction



### U-Format Instruction(1/4)



Immediate represents *upper 20 bits* of a 32-bit immediate **imm**.

"Destination" Register

- lui: Load Upper Immediate (lui rd, uimm20)
- auipc: Add Upper Immediate to PC (auipc rd, uimm20)
- Both increment PC to next instruction and save to destination register

## U-Format Instruction(2/4)

Generate **imm** with upper 20 bits. (U-format)





## U-Format Instruction(3/4): LUI

Increment PC to next Generate imm with instruction.

Grab only imm! upper 20 bits. (U-format) (ALUSel=B)

Write result to destination register.

Don't write to memory.





### U-Format Instruction(4/4): AUIPC

Increment PC to next Generate **imm** with instruction. upper 20 bits. (U-format)

Add PC + imm!

Write result to destination register.

Don't write to memory.



#### Datapath with Control Signal(1/6)



### Datapath with Control Signal(2/6)

#### Six Control Signals

| Signal name | Effect when deasserted                                                           | Effect when asserted                                                                                    |
|-------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| RegWrite    | None.                                                                            | The register on the Write register input is written with the value on the Write data input.             |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2). | The second ALU operand is the sign-extended, 12 bits of the instruction.                                |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4. | The PC is replaced by the output of the adder that computes the branch target.                          |
| MemRead     | None.                                                                            | Data memory contents designated by the address input are put on the Read data output.                   |
| MemWrite    | None.                                                                            | Data memory contents designated by the address input are replaced by the value on the Write data input. |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.               | The value fed to the register Write data input comes from the data memory.                              |

#### Datapath with Control Signal(3/6)

#### Six 1-bit control

- PCSrc:
  - MUX input to select PC+4 or PC+offset
  - For beg instruction to select next instruction

#### ALUSrc

- MUX input to select input from rs2 or immediate
- For R/I-type ALU and load instruction

#### RegWrite

- Enable signal to enable write to register
- For ALU, and load instruction (write to register)

#### Datapath with Control Signal(4/6)

#### Six 1-bit control

- MemRead:
  - Enable signal to enable read from memory
  - For load instruction

#### MemWrite

- Enable signal to enable write from memory
- For store instruction

#### MemtoReg

- MUX input to select input to write to register from memory or ALU
- For ALU, and load instruction (write to register)

#### Datapath with Control Signal(5/6)

#### One 4-bit control: ALU operation

- 2-bit ALUOp (left)
  - For enabling certain input (A invert or B invert)
- 2-bit ALUOp (right)
  - For enabling one MUX control signal
  - 00 is "and", 01 is "or", 10 is add, 11 is set on less than

| ALUop | Function         |
|-------|------------------|
| 0000  | and              |
| 0001  | or               |
| 0010  | add              |
| 0110  | subtract         |
| 0111  | set on less than |
| 1100  | nor              |

#### Datapath with Control Signal(6/6)

#### Setting six 1-bit controls

**Memto-**Reg-Mem-Mem-ALUOp1 ALUOp0 Instruction **ALUSrc** Reg Write Read Write Branch R-format 0 0 0 0 0 1 0 0 0 0 0 ld X 0 sd 0 0 1 0 0 0 X 0 0 0 0 beq

### **RV32I Datapath**

