# Voltage Controlled Oscillator Design

#### Christopher Hunt

### Abstract

The aim of this lab is to design and analyze a simple sawtooth oscillator based on an inverting Schmitt trigger circuit designed by Moritz Klein. The oscillator's frequency is controlled by a voltage input, which modulates the behavior of an NPN transistor. We will investigate the signals that control the NPN transistor and study its response characteristics. The project will involve building the oscillator circuit, implementing signal analysis techniques, and exploring the effects of different control voltages on the oscillator's output waveform.

To accomplish the objectives of this lab project, we will first construct the sawtooth oscillator circuit using an inverting Schmitt trigger and NPN transistor. We will then examine the behavior of the NPN transistor by studying the signals that control its openness. Additionally, operational amplifiers and AC coupling will be used to eliminate DC offset and enhance the quality of the output waveform.

Through this project, we will gain insights into voltage-controlled oscillators, NPN transistor behavior, and the impact of control signals on the oscillator's output.

### Equipment

- Siglent SDS 1202X-E Serial: SDS1EDEQ6R7384
- HP 6236B Triple Output Power Supply Serial: 15175
- AstroAI DM6000AR Multimeter
- Korg SQ-1 Serial: 048860

## Design

A Voltage Controlled Oscillator (VCO) is an electronic circuit that utilizes an input voltage to regulate and modify the frequency of the generated oscillating waveform. In this lab, the VCO design centers around an inverting Schmitt Trigger, which incorporates hysteresis with two distinct trigger points: a higher threshold voltage  $(V_{High})$  and a lower threshold voltage  $(V_{Low})$ .

In this specific design, an inverting Schmitt Trigger is carefully selected to achieve the desired functionality. When the circuit is powered, the Schmitt Trigger initially produces a high signal. Once the input voltage surpasses the  $V_{High}$  threshold, the output switches to a low signal. Conversely, when the input voltage drops below the  $V_{Low}$  threshold, the output switches back to a high signal. This behavior is achieved by employing a diode to feed the trigger's output back to its input.

To introduce the voltage-controlled behavior of the oscillator, a capacitor is connected to the same input node as the Schmitt Trigger. Upon powering the circuit, the capacitor starts to charge. As soon as the voltage on the capacitor reaches the  $V_{High}$  threshold, the Schmitt Trigger turns off, causing the capacitor to discharge. This discharge process extends the duration during which the input voltage remains above the  $V_{Low}$  threshold.

The rate at which the capacitor discharges can be precisely controlled by adjusting the resistance between the input node and ground. Placing a potentiometer at this point enables manual adjustment of the oscillator's frequency. Alternatively, this adjustment can be automated using transistors. By replacing the potentiometer with an NPN transistor between the input and ground, the amount of current passing from the input node to ground can be modulated by varying the voltage at the transistor's base.

For this specific design, a combination of NPN and PNP transistors is employed, with the PNP transistor configured as an emitter follower. This arrangement effectively addresses potential temperature effects that might challenge a single transistor in maintaining a constant current, potentially impacting the frequency of the sawtooth wave. The NPN and PNP transistors essentially operate in an inverse manner with respect to temperature. As the temperature rises, the NPN transistor opens up, allowing more current to flow. Conversely, the PNP transistor starts to restrict current flow, raising the voltage at the base of the NPN transistor. This process counteracts the temperature's influence, resulting in more stable capacitor drainage and, consequently, a more consistent output frequency.

To facilitate voltage control, the base of the PNP transistor serves as the control point. A simulated potentiometer, achieved by a voltage divider between  $V_{pos}$  and  $V_{neg}$ , allows for setting the lowest frequency when the control voltage is at zero. The external voltage signals applied at VC can then modify the frequency by modulating the voltage applied to the base, providing the VCO with versatile control options.

Subsequently, the generated sawtooth wave is directed to the positive terminal of an amplifier circuit. This circuit plays a crucial role in decoupling the generator from the output, removing any DC offset using AC coupling, and amplifying the output to an appropriate voltage range for subsequent signal processing.

By implementing these components and configurations, the VCO design achieves precise voltage-controlled frequency modulation and incorporates measures to compensate for temperature effects, ensuring stable performance and facilitating signal processing in further stages.



Figure 1: VCO Schematic

### Simulation

We will focus on analyzing five primary nodes in this circuit. Node A serves as the starting point for the sawtooth oscillator. Nodes B and C play a crucial role in regulating the flow of charge, allowing it to either pass to ground from C1 or reducing its flow. Node D represents the AC coupling junction, responsible for eliminating the DC offset from the original sawtooth signal. Lastly, we have  $V_{out1}$ , which denotes the final output of the Voltage-Controlled Oscillator (VCO).

To conduct the simulation, we will use LTSpice. The primary objective of the simulation is to observe the circuit's complete range when the potentiometer is fully open or closed. This will enable us to determine the full frequency range of the sawtooth oscillator. Subsequently, we will test the VC input, expecting the control voltage at VC to vary between 0 and 5 volts. Our goal is for the VCO to increase in frequency on a 1-volt-per-octave scale.

Once we have thoroughly analyzed the control side of the circuit, our next step will involve examining the output AC coupling and amplification.

To test the high-frequency range, we will begin with these conditions on the control side of the circuit: the voltage at VC will be zero,  $V_{pos} = +9V$ , and  $V_{neg} = -9V$ ,  $R_1 = 100k\Omega$ , and  $R_2 = 133k\Omega$ . Voltage levels are taken at nodes A, B, and C.

| Parameter                | Value                |
|--------------------------|----------------------|
| $R_1$                    | 100k                 |
| $R_2$                    | 133k                 |
| NPN Base Voltage $(V_B)$ | 0.521V               |
| PNP Base Voltage $(V_C)$ | 0.00201 V            |
| Oscillator Frequency     | $5{,}334\mathrm{Hz}$ |



Figure 2: High-Frequency Simulation — Voltage at Node A

To test the low-frequency range, we will begin with these conditions on the control side of the circuit: the

voltage at VC will be zero,  $V_{pos}=+9V$ , and  $V_{neg}=-9V$ ,  $R_1=200k\Omega$ , and  $R_2=33k\Omega$ . Voltage levels are taken at nodes A, B, and C.

| Parameter                | Value            |
|--------------------------|------------------|
| $R_1$                    | 200k $\Omega$    |
| $R_2$                    | 33k $\Omega$     |
| NPN Base Voltage $(V_B)$ | 0.370  V         |
| PNP Base Voltage $(V_C)$ | -0.1302  V       |
| Oscillator Frequency     | $18~\mathrm{Hz}$ |



Figure 3: Low-Frequency Simulation — Voltage at Node A

The frequency range of the Oscillator is between 18 Hz and 5,334 Hz. By varying the voltage divider that is created between  $V_{pos}$  and  $V_{neg}$ , we are able to control the speed with which the drain capacitor,  $C_1$ , discharges. Next, we will simulate the effects of the VC input. Simulations will be done for inputs of 0 to 5 volts at 1-volt increments. The base frequency will be kept at the Oscillator's low value.

| CV Input Voltage (V) | Frequency (Hz) |
|----------------------|----------------|
| 0                    | 18             |
| 1                    | 36.23          |
| 2                    | 74.41          |
| 3                    | 154.2          |
| 4                    | 321.0          |
| 5                    | 669.4          |

Table 3: CV Input Voltage and Frequency



Figure 4: Control Voltage Simulations: 0 - 5 volts

When the CV input is increased by 1-volt increments from 0 to 5 volts, the output frequency doubles correspondingly. This exponential frequency increase aligns with the desired mapping of frequency to the 1 octave per volt standard commonly used for voltage-controlled oscillators.

## Implementation

Implementation is next. The circuit was built out on a breadboard (Figure 5). In this design, a potentiometer was used for coarse tuning, and a 1k  $\Omega$  trim pot and 1k  $\Omega$  in series were used for  $R_4$  to aid in attaining the desired voltage at the base of the PNP transistor.



Figure 5: Breadboarded VCO Circuit

First, we will simulate the maximum frequency of the oscillator (Figure 6). With this circuit configuration, the maximum frequency attained is 4854 Hz.



Figure 6: High Frequency — Voltage at Node A

Next, we will simulate the minimum frequency of the oscillator (Figure 7). With this circuit configuration, the minimum frequency attained is 18.5 Hz.



Figure 7: Low Frequency — Voltage at Node A

To test the voltage-controlled behavior of the oscillator, testing was performed by varying control voltages (CV) ranging from 0 to 5 volts in 1-volt increments. The corresponding PNP transistor voltage, NPN transistor voltage, and oscillator frequency were recorded for each control voltage (Table 4).

| $\overline{\mathbf{CV}}$ | PNP Voltage | NPN Voltage | Frequency           |
|--------------------------|-------------|-------------|---------------------|
| 0                        | -0.129 V    | 0.461 V     | 18.5 Hz             |
| 1.01                     | -0.0979 V   | 0.492  V    | $53.2~\mathrm{Hz}$  |
| 2.002                    | -0.0701 V   | 0.519  V    | $148.7~\mathrm{Hz}$ |
| 3.046                    | -0.0399  V  | 0.549  V    | $467.1~\mathrm{Hz}$ |
| 4.01                     | -0.0143 V   | 0.56  V     | $1255~\mathrm{Hz}$  |
| 5.01                     | 0.0134  V   | 0.602  V    | $3610~\mathrm{Hz}$  |

Table 4: CV Input Voltage and Corresponding PNP and NPN Voltage and Output Frequency

### Conclusion

Summary of the lab and its outcomes