iviaskRay

#### Introduction

#### Linker

On x86-64 On PowerPC6

#### DWW DE

Address ranges

Specific data

#### LLD

Why is deleting bytes

References

## RISC-V linker relaxation and LLD

MaskRay

https://maskray.me

#### Introductio

#### . . .

On x86-64 On PowerPC6

### DWARF

Address ranges
.debug\_line

Languagespecific data area

#### LLD

Why is deleting bytes difficult

Reference

- 1 Introduction
- 2 Linker relaxation
- 3 DWARF
- 4 Language-specific data area
- 5 LLD
- **6** References

Introduction

RISC-V linker relaxation and

### Introduction

### **MaskRay**

■ LLVM contributor

Introduction

RISC-V linker relaxation and LLD

MaskRay

### Introduction

### Linker

On x86-64 On PowerP

DW/A DI

#### . . . .

.debug\_line

Languagespecific data

#### LLD

Why is deleting byte

References

### MaskRay

- LLVM contributor
- (Tiny) binutils/GCC/Linux kernel contributor

MaskRay

### Introduction

### Linker

On x86-64 On PowerP0

#### DWAR

Address ranges .debug\_line

Languagespecific data area

#### LLD

Why is deleting bytes

References

### MaskRay

- LLVM contributor
- (Tiny) binutils/GCC/Linux kernel contributor
- ccls owner (C++ language server)

MaskRay

### Introduction

### Linker

On x86-64 On PowerP0

DWARF

Address range .debug\_line

Languagespecific data area

#### LLD

Why is deleting byte

References

### MaskRay

- LLVM contributor
- (Tiny) binutils/GCC/Linux kernel contributor
- ccls owner (C++ language server)
- 退休的算法竞赛 + 超算 +CTF 选手

Linker relaxation

RISC-V linker relaxation and LLD

MaskRay

Linker relaxation

On PowerPCI

DWAR

.debug\_line

Languagespecific data

LLD

Why is deleting byte

References

### Linker relaxation

■ Rewrite code sequence (one or more instructions) to improve performance

ĺ

traduction

### Linker relaxation

On X86-64
On PowerPC

DWARF

Address ranges

Languagespecific data

LLD

Steps
Why is deleting byt

References

### Linker relaxation

- Rewrite code sequence (one or more instructions) to improve performance
- "link-time optimization" with a good balance of code size/ speed/convenience

```
RISC-V linker relaxation and LLD
```

—Linker relaxat \_\_\_\_On x86-64

RISC-V linker relaxation and LLD

MaskRay

Introduction

relaxation
On x86-64
On PowerPC6

OWARE

Address ranges

Languagespecific data area

LLD

Why is deleting byte

References

```
// x86-64 GOTPCRELX
int var;
int foo(void) { return var: }
movq var@GOTPCREL(%rip), %rax # load address from GOT
  -> leaq (var-.)(%rip), %rax # set address relative to RIP
movl (%rax), %eax
                               # load variable value
reta
// x86-64 General Dynamic to Local Exec
__thread int tls;
int bar(void) { return tls: }
pushq %rax # ABI required 16-byte stack alignment
data16 leag tls@TLSGD(%rip), %rdi
  -> movq %fs:0, %rax
data16 data16 rex64 call __tls_get_addr@PLT
  -> leaq tls@TPOFF(%rax), %rax
movl (%rax), %eax
popg %rcx
reta
```

```
RISC-V linker relaxation and LLD
Linker relaxation
On PowerPC64
```

```
RISC-V linker
relaxation and
LLD
```

MaskRay

Introductio

```
. . .
```

On ×86-64

On PowerPC64

#### OWARE

Address ranges

specific data area

### LLD

Why is deleting bytes difficult

blr

deferences

```
// PowerPC64 ELFv2 toc-indirect to toc-relative
int var: int foo(void) { return var: }
addis 2, 12, .TOC.-.Lfunc_gep0@ha
addi 2, 2, .TOC.-.Lfunc gep0@l
addis 3, 2, .LCO@toc@ha
  -> addis 3, 2, .LC0@toc@ha
ld 3, .LC0@toc@1(3)
  -> addi 3, 3, .LC0@toc@1
lwa 3, 0(3)
blr
// PowerPC64 ELFv2 General Dynamic to Local Exec
_thread int tls; int bar(void) { return tls; }
addis 2, 12, .TOC.-.Lfunc gepO@ha # TOC setup
addi 2, 2, .TOC .- .Lfunc_gep0@l
mflr 0
std 0, 16(1)
                              # save return address
stdu 1, -32(1)
                              # push stack frame
addis 3, 2, tls@got@tlsgd@ha # load tls_index
  -> nop
addi 3, 3, tls@got@tlsgd@l
  -> addis 3, 13, x@tprel@ha
bl tls get addr(tls@tlsgd)
                               # call tls get addr
 -> nop
                              # maybe TOC restore
nop
  -> addi 3, 3, x@tprel@l
lwa 3, 0(3)
                              # load variable value
addi 1, 1, 32
                              # pop stack frame
ld 0, 16(1)
                              # load return address
mtlr 0
```

MaskRay

#### Introduction

Linker relaxation On x86-64 On PowerPC64 On RISC-V

DWARF
Address ranges
.debug\_line

Languagespecific data area

LLD

Steps
Why is deleting byt

References

### Linker relaxation on RISC-V

- lui a0, %hi(sym); addi a0, a0, %lo(sym)⇒ addi a0, offset(gp)
- .LO: auipc a0, %pcrel\_hi(sym); addi a0, a0, %pcrel\_lo(.LO)⇒ addi a0, offset(gp)
- GP relaxation: "12-bit offsets ought to be enough for everyone"



Ť

Introduction

#### Linker

relaxation

On PowerPC

On RISC

714/A DE

#### DVVAIN

.debug\_line

Languagespecific data

#### LLD

Why is deleting byte

References

### Linker relaxation in RISC-V (cont.)

■ call sym # auipc ra, ..; jalr ra, ..(ra) $\Rightarrow$  jal sym

```
RISC-V linker relaxation and LLD
```

```
Linker relaxation
On RISC-V
```

```
RISC-V linker
relaxation and
LLD
```

MaskRay

Introductio

On x86-64

On PowerPC

NWA RI

Address ranges
.debug\_line

specific data

LLD

Why is deleting bytes

References

```
void ext(void):
void foo(void) {
  ext();
  ext():
  ext():
  ext();
0000000000000000 < text>:
# sh_addralign=4, insert NOP of sh_addrline-2 bytes
       0 . 01 00
                       nop
               00000000000000000: R RISCV ALIGN
                                                       *ARS*+0x2
0000000000000002 <foo>:
       2: 41 11
                       addi
                               sp, sp, -16
       4: 06 e4
                       sd
                               ra, 8(sp)
       6: 97 00 00 00
                               ra, 0
                       auipc
               00000000000000006: R RISCV CALL ext
               0000000000000006: R RISCV RELAX
                                                       *ABS*
       a: e7 80 00 00
                       jalr
                               ra
       e: 97 00 00 00
                       auipc
                               ra. 0
               0000000000000000e: R RISCV CALL ext
               000000000000000e: R_RISCV_RELAX
                                                       *ABS*
      12: e7 80 00 00
                       jalr
                               ra
      16: 97 00 00 00
                       auipc
                              ra. 0
               0000000000000016: R_RISCV_CALL ext
               000000000000016: R_RISCV_RELAX
                                                       *ABS*
      1a: e7 80 00 00
                      ialr
                               ra
```

### RISC-V linker relaxation and LLD Linker relaxation └On RISC-V

RISC-V linker relaxation and

#### 000000000000244 <foo>:

244: 41 11 addi sp, sp, -16 246: 06 e4 sd ra, 8(sp) 248: ef 00 80 01 jal 24 <ext> 24c: ef 00 40 01 jal 20 <ext> 250: ef 00 00 01 16 <ext> jal 254: ef 00 c0 00 jal 12 <ext> 258: a2 60 ld ra, 8(sp) 25a: 41 01 addi sp, sp, 16 25c: 11 a0 j 4 <ext> 25e: 00 00

unimp

L DWARF

RISC-V linker relaxation and LLD

MaskRay

traduction

Linke

on x86-64
On PowerPC6On RISC-V

DWARF

Address range

Languagespecific data area

LLD

Steps
Why is deleting byte

References

### **ELF and DWARF**

"Some time after the Elves had awakened at Cuiviénen, the Seven Fathers of the Dwarves were released from their stone chambers."

# RISC-V linker relaxation and LLD DWARF Address ranges

RISC-V linker relaxation and LLD

MaskKa

#### Introduction

#### Linker

On x86-64

On PowerPO

#### JWARI

## Address ranges .debug\_line

Languagespecific data

#### LLD

Why is deleting bytes

References

## Address ranges in DWARF

- DW\_AT\_low\_pc
- DW\_AT\_high\_pc

```
RISC-V linker relaxation and LLD
L DWARF
  Address ranges
```

```
RISC-V linker
relaxation and
```

Address ranges

```
0x0000002a ·
             DW TAG subprogram [2]
               DW_AT_low_pc [DW_FORM_addr]
                                                (0x00000000000000002 ".text")
                  # R_RISCV_64
               DW AT high pc [DW FORM data4]
                                                (0x00000040)
                  # Constant on other architectures
                  # Two relocations: R_RISCV_ADD32 and R_RISCV_SUB32
                  # Neither GCC nor Clang uses DW FORM addr (DWARF v3)
               DW AT frame base [DW FORM exprloc]
                                                        (DW OP reg8 X8)
               DW_AT_name [DW_FORM_strp]
                                                (.debug_str[0x00000020] = "foo")
               DW AT decl file [DW FORM data1] ("/tmp/c/a.c")
               DW_AT_decl_line [DW_FORM_data1] (2)
               DW_AT_external [DW_FORM_flag_present] (true)
```

\_\_debug line

RISC-V linker

MaskRay

IIItioductio

### Linker

On x86-64 On PowerP

DWAR

Address ra

.debug\_line

specific data area

#### LLD

Why is deleting byte

References

### .debug\_line

DWARF spec: "Most of the instructions in a line number program are special opcodes."

- one entry on another arch: 1 byte
- one entry on RISC-V: 54 bytes

\_\_\_.debug\_\_line

RISC-V linker relaxation and

// x86-64 Line Column File ISA Flags Address 0x00000025: 00 DW LNE set address (0x000000000000000) 0x00000030: 13 address += 0, line += 1 0 0 is stmt 0x00000031: 05 DW LNS set column (3) 0x00000033: Oa DW\_LNS\_set\_prologue\_end 0x00000034: 4b address += 4, line += 1 0x00000000000000004 3 1 0 is\_stmt prologue\_end 0x00000035: 75 address += 7, line += 1 0x0000000000000000b 0 is\_stmt 0x00000036: 75 address += 7. line += 1 0x0000000000000012 3 0 is stmt 0x00000037: 75 address += 7, line += 1 0x0000000000000019 3 0 is stmt 0x00000038: 75 address += 7. line += 1 0 is\_stmt 0x00000039: 75 address += 7, line += 1 0x00000000000000027 8 3 0 is stmt

```
RISC-V linker relaxation and LLD DWARF
```

debug line

RISC-V linker relaxation and

MaskRa

Introductio

relaxatio

On x86-64 On PowerPC

DWARF

.debug\_line

Languagespecific data area

LLD

Why is deleting byte difficult

Reference

```
// RISC-V
                                                    ISA Flags
            Address
                               Line
                                      Column File
0x00000025: 00 DW LNE set address (0x000000000000000)
0x00000030: 13 address += 0, line += 1
            0x000000000000000002
                                           0
                                                        is_stmt
0x00000031: 05 DW LNS set column (3)
0x00000033: 0a DW_LNS_set_prologue_end
0x00000034: 03 DW_LNS_advance_line (3)
0x00000036: 09 DW LNS fixed advance pc (0x0002)
0x00000039: 01 DW LNS copy
            0x000000000000000004
                                           3
                                                         is_stmt prologue_end
0x0000003a: 03 DW_LNS_advance_line (4)
0x0000003c: 09 DW LNS fixed advance pc (0x000e)
0x0000003f: 01 DW_LNS_copy
            0x0000000000000012
                                           3
                                                  1
                                                         is_stmt
0x00000040: 03 DW LNS advance line (5)
0x00000042: 09 DW LNS fixed advance pc (0x0008)
0x00000045: 01 DW_LNS_copy
            0x000000000000001a
                                    5
                                           3
                                                  1
                                                         is stmt
Relocation section ''.rela.debug line' at offset 0x7e0 contains 17 entries:
    Offset
                                                  Symbol's Value Symbol's Name + Addend
                       Info
                                        Type
00000000000000028
                 0000000400000002 R RISCV 64
                                                 00000000000000002 <null> + 0
00000000000000037
                  0000000600000022 R_RISCV_ADD16 000000000000004 <null> + 0
00000000000000037
                  0000000400000026 R_RISCV_SUB16 0000000000000000 <null> + 0
000000000000003d
                 0000000a00000022 R RISCV ADD16 000000000000012 <null> + 0
                 0000000600000026 R RISCV SUB16 000000000000004 <null> + 0
00000000000000d
                 0000000b00000022 R_RISCV_ADD16 00000000000001a <null> + 0
00000000000000043
000000000000000043
                 0000000a00000026 R RISCV SUB16 0000000000000012 <null> + 0
```

Language-specific data area

RISC-V linker relaxation and LLD

MaskRay

.....

### Linker

On x86-64 On PowerPC6

### DWARF

Address ranges
.debug\_line

Languagespecific data area

#### LLD

Why is deleting bytes

References

### .gcc\_except\_table

- Call-site table: a list of call sites that may throw an exception
- Similar to address ranges in DWARF

.byte

```
inline int comdat() {
RISC-V linker
                        trv { throw 1: }
relaxation and
                        catch (int) { return 1; }
                        return 0:
                         .section
                                         .gcc_except_table, "a", @progbits
                         .p2align
                      GCC_except_table1:
                       .Lexception0:
                         .byte 255
                                                              # @LPStart Encoding = omit
                        .bvte 155
                                                              # @TType Encoding = indirect pcrel sdata4
                         .uleb128 .Lttbase0-.Lttbaseref0
                       .Lttbaseref0:
                        .bvte 3
                                                              # Call site Encoding = udata4
                         .uleb128 .Lcst end0-.Lcst begin0
                      .Lcst_begin0:
                      # RISC-V -mrelax cannot use .uleb128.
                      # Worse, label differences are not resolved at assembly time.
Language-
                                 .Lfunc_begin1-.Lfunc_begin1 # >> Call Site 1 <<
                         .word
specific data
                         .word
                                 .Ltmp2-.Lfunc_begin1
                                                                  Call between .Lfunc_begin1 and .Ltmp2
area
                                 Ω
                                                                    has no landing pad
                         word
                                                                  On action: cleanup
                         .byte
                         .word
                                 .Ltmp2-.Lfunc_begin1
                                                              # >> Call Site 2 <<
                         .word
                                 .Ltmp3-.Ltmp2
                                                                  Call between .Ltmp2 and .Ltmp3
                         .word
                                 .Ltmp4-.Lfunc begin1
                                                                    jumps to .Ltmp4
                                                                  On action: 1
                         .byte
                         word
                                 .Ltmp3-.Lfunc begin1
                                                              # >> Call Site 3 <<
                        .word
                                 .Lfunc end1-.Ltmp3
                                                                  Call between .Ltmp3 and .Lfunc_end1
                         .word
                                                                    has no landing pad
                         .bvte
                                                                  On action: cleanup
                       .Lcst end0:
```

# >> Action Record 1 <<

Language-specific data area

RISC-V linker relaxation and LLD

Ť

#### ntroduction

### Linker relaxation

On x86-64 On PowerPC On RISC-V

#### DWARF Address rand

Language-

specific data area

#### LLD

Why is deleting byte

References

### Relocations

- .eh\_frame has relocations referencing .text.foo
- .eh\_frame has relocations referencing .gcc\_except\_table
- RISC-V -mrelax only: .gcc\_except\_table has relocations referencing .text.foo

MaskRay

Introduction

Con RISC-V

.debug\_line

specific data area

LLD
Steps
Why is deleting byt

Reference

### Relocations

- .gcc\_except\_table cannot be monolithic on RISC-V. Why?
- If .text.foo is discarded (due to --gc-sections or other means), the referencing .gcc\_except\_table breaks ELF spec
- ELF spec: "A symbol table entry with STB\_LOCAL binding that is defined relative to one of a group's sections, and that is contained in a symbol table section that is not part of the group, must be discarded if the group members are discarded. References to this symbol table entry from outside the group are not allowed."
- Teaching LLD .gcc\_except\_table works but is inelegant (against ELF spirit).

Language-specific data area

RISC-V linker relaxation and LLD

ntroduction

Linker relaxat

On x86-64
On PowerPC6
On RISC-V

Address range

Languagespecific data area

LLD

Steps
Why is deleting byte difficult

References

### SHF\_LINK\_ORDER

- Probable fix, if clang knows the linker flavor: LLD.
- SHF\_ASSOCIATED: one concern is that defining it now may restrict the design space.
- SHF\_LINK\_ORDER: supported by GNU ld and Solaris.
   Exploit/botch it, until we get unhappy and then migrate to SHF\_ASSOCIATED...

#### Introduction

Linker relaxation On x86-64 On PowerPC6 On RISC-V

# DWARF Address range .debug\_line

Languagespecific data area

### LLD

Steps
Why is deleting byt

References

### **LLD**

- LLVM Linker
- Mature COFF/ELF/wasm ports. WIP Mach-O port.
- AArch64, ARM(>=v6), PowerPC, PowerPC64, x86-32, x86-64 have production quality. MIPS seems decent too.
- Fast, portable (all-in-one), simple (ELF: 30000+ lines), great LLVM LTO integration

MaskRay

Introductio

Linker relaxation On x86-64 On PowerPC6 On RISC-V

### DWAR

Address ranges

Languagespecific data area

### LLD

Why is deleting byt difficult

References

### **RISC-V** support

### Major patches

- Chih-Mao Chen https://reviews.llvm.org/D39322 [IId] Support RISC-V
- MaskRay https://reviews.llvm.org/D63076 [ELF] [RISCV] Support PLT, GOT, copy and relative relocations
- MaskRay https://reviews.llvm.org/D63220 [ELF] [RISCV] Support GD/LD/IE/LE TLS models

```
RISC-V linker relaxation and LLD LLD
```

Steps

RISC-V linker relaxation and

MaskRay

Introduction

Linker relaxation

On ×86-64 On PowerPC6

DWARF

.debug\_line Language-

Languagespecific data area

LLD

Steps
Why is deleting byte difficult

Reference

### **Steps**

- Command line options
- Symbol table (input files, -e, -u, symbol assignments)
- LLVM LTO (bitcode ⇒ object files)
- Input sections
- Split SHF\_MERGE and .eh\_frame
- --gc-secitons: markLive
- Create synthetic sections (linker generated)
- Move .eh\_frame from inputSections to synthetic .eh\_frame
- Linker script SECTIONS
- Identical Code Folding
- Scan relocations
- Finalize synthetic sections
- Layout (addresses, thunks, SHT\_RELR, symbol assignments)
- Assign file offsets
- Write header and sections

MaskRay

Introductior

Linker relaxati

On x86-64
On PowerPC6
On RISC-V

DWARF

Address ranges .debug\_line

Languagespecific data area

LLD

Why is deleting bytes difficult

References

### riscv\_relax\_delete\_bytes is difficult in LLD

- Scan relocations
- Finalize synthetic sections
- Layout (addresses, thunks, SHT\_RELR, symbol assignments)
- Relocation scanning affects address dependent content.
- In GNU ld, (I think) the three steps are in an iterative loop
- Solution: 2-pass relocation scanning (where is the boundary?)
- finalizeSynthetic() called more than once

MaskRay

ntroductior

#### Linker relaxati

On x86-64
On PowerPC
On RISC-V

### DWARF

Address ranges

specific data area

#### LLD

Steps
Why is deleting byte

References

### References

- All Aboard, Part 3: Linker Relaxation in the RISC-V Toolchain
- Toolchain: Compiler Support for Linker Relaxation in RISC-V. Shiva Chen and Hsiangkai Wang
- What makes LLD so fast? Peter Smith