### $uartICE40-A synchronous\ receiver/transmitter\ for\ iCE40\ FPGAs$

#### Baard Nossum

July 16, 2016

# Contents

| Contents |                    |                           |    |  |  |  |
|----------|--------------------|---------------------------|----|--|--|--|
| 1        | Intr<br>1.1<br>1.2 | oduction       Features   |    |  |  |  |
| 2        | Тор                | level                     | 2  |  |  |  |
| 3        | Transmit module    |                           |    |  |  |  |
|          | 3.1                | High level implementation | 3  |  |  |  |
|          | 3.2                | Low level implementation  | 4  |  |  |  |
| 4        | Receive module     |                           |    |  |  |  |
|          | 4.1                | High level implementation | 7  |  |  |  |
|          | 4.2                | Low level implementation  |    |  |  |  |
| 5        | The dividers       |                           |    |  |  |  |
|          | 5.1                | High level implementation | 11 |  |  |  |
|          | 5.2                | Low level implementation  |    |  |  |  |

|   | All together  6.1 High level implementation |                 |
|---|---------------------------------------------|-----------------|
| 7 | Testbench 7.1 Use of the test bench         | <b>15</b><br>17 |
| 8 | ICEstick                                    |                 |
| 9 | Conclusion                                  | 23              |

### Introduction

#### 1.1 Features

- Specifically written for iCE40
- Easy to use
- Small footprint, 32 (default) or 34 logicCells
- Format is hardcoded: 8 data bits, no parity, one stop bit (8N1)
- Samples RX pin 8 (default) or 16 times per bit period

#### A note on nomenclature

In practical terms, the usart<sup>1</sup> is nearly always used asynchronously, with 8 data bits. There are still applications that relies on 1 or 2 stop bits, and odd or even parity, but a large majority of applications uses 1 stop bit, no parity. The module described in this paper should perhaps be called an art (asynchronous receiver/transmitter), but I bow to conventions and call the module an "uart".

#### 1.2 Project scope and documentation

Two verilog source code files, uartICE40 and uartICE40hl are the result of this project. The rest of the files are just there to verify that those two files are correct. The files uartICE40 and uartICE40hl should be functionally identical. While uartICE40 is written using primitives of the iCE40 architecture, the corresponding "high-level" uartICE40hl is syntetized from standard Verilog. Motivation for two different implementations is simply that it is cumbersome to understand a low level implementation that relies on explicitly instantiated LUTs. FPGA projects often have many dependencies, and files. Users of the two files above will need to move the files to relevant locations,

Documentation and code is generated using noweb.<sup>2</sup> It is a paradox that documentation of such a small and easy module extends to 23 pages.

<sup>&</sup>lt;sup>1</sup>usart: Universal, synchronous/asynchronous receiver transmitter. This implies that it can be used synchronous with an external clock. "universal" denotes that one can select the number of data bits and stop bits, and whether (odd or even) parity is to be used or not.

 $<sup>^2</sup>$ For those unfamiliar with noweb - it is a tool that allow writing of documentation and of code in the same textfile. A definite advantage is that the code that is documented is indeed the code that is generated.

# Top level

Regardless of whether the implementation is high or low level, uartICE40 has the following interface:

```
2a
        \langle module\ head\ 2a \rangle \equiv
                                                                                                  (14)
          module uartICE40
            # (parameter SUBDIV16 = 0, // Examine rx line 16 or 8 times per bit
               ADJUSTSAMPLEPOINT=0
                                       // See documentation
                ) (
                                clk, //
                  input
                                            System clock
                  input
                                bitxce, // High 1 clock cycle 8 or 16 times per bit
                                load, //
                                            Time to transmit a byte. Load transmit buffer
                  input
                  input [7:0] d, //
                                            Byte to load into transmit buffer
                  input
                                rxpin, //
                                            Connect to receive pin of uart
                                txpin, //
                                            Connect to INVERTED transmit pin of uart
                  output
                  output
                                txbusy, // Status of transmit. When high do not load
                  output
                                bytercvd, //Status receive. True 1 clock cycle only
                                            Received byte from serial receive/byte buffer
                  output [7:0] q //
```

uartICE40 top module instantiates three submodules. It does not contain any code itself. To limit typing, I use the verilog mode of emacs. Verilog source files are expanded so that the source code is usable to those programmers that do not use emacs.

```
2b \( \langle module body 2b \rangle = \\ /*AUTOWIRE*/ \\ \quarttx_m \quarttx_i \( /*AUTOINST*/ \); \\ \quarttx_m \quarttx_i \( /*AUTOINST*/ \); \\ \quartxxdiv_m \( #( \text{.ADJUSTSAMPLEPOINT}(ADJUSTSAMPLEPOINT), \\ \quartsxdiv_i \\ \( (/*AUTOINST*/ \); \\ \quare endmodule \)
```

### Transmit module

A uart transmitter is very simple. Basically we load a shift register with the byte to transfer, and shift the byte out one and one bit. Before shifting out the first (lsb) data bit, we must shift out the start bit. After the byte has been shifted out, we must shift out the stop bit. A status output tells if the transmit module is busy.

#### 3.1 High level implementation

3

The interface to the transmit module has the system clock as input. When data is to be loaded, it is given to this module on the 8-bit d input, qualified by load. This module should shift each txce clock cycle. txce is logically or'ed with load. The shift register is 10 bits: The transmit shift register only changes when we load data, or when txce is active. When this happens, we do the following:

- iCE40 FPGAs starts up with all flip-flops (FF) cleared. At power-up, I want the uart to be inactive. The easiest way to do this is probably to *invert* the pin output. But then we must compensate by inverting the data byte during load.
- If the shift register is not completely empty, or if we are loading the shift register, the transmit module is busy.
- Loading of the shift register is asynchronous to shifting, a FF is used to synchronize the shift register to txce. This give the txpin output FF.

Symplify or yosys is not able to understand that txbusy can be found out of the carry chain. This module is written this way to better explain the low level implementation in the next section.

#### 3.2 Low level implementation

The transmit part in 12 LogicCells. txpin is to be connected to a pad with *inverted* output. This way uart transmit will go to inactive during power-up. The main idea here is to have a 10-bit shift register. When all bits are shifted out, a fact we find from the carry chain, transmission is done. We also need a FF to synchronize "load" with "txce".

In addition we need a FF to record that the shift regiser is busy. The shift register is busy from the clock cycle after it is loaded, until start of transmit of the stop bit. For continuous transfer, a microcontroller is expected to hook up ~txbusy as an interrupt source. A new byte must then be output in 7/8 bit times. An example: At 12 MHz clock, 115200 bps, a new byte must be written in at most 91 clock cycles to saturate the transmit path. The layout of the low-level implementation is shown in figure 3.1. In an ideal world, the high level description would map into this use of resources, but since the world is less than ideal, we must write it ourselves.

The module head is very similar to the high level implementation. When it comes to variables, a few more are needed:

```
⟨ll uarttx module head 4a⟩≡
                                                                                                (14b)
4a
          module uarttx_m
            (
                          clk, load, loadORtxce,
             input
              input [7:0] d,
             output
                          txpin.
             output
                          txbusy
             );
             genvar
                          i:
                         c_txbusy,c_pp;
             wire
             wire [9:0] c_a,a;
             wire [10:1] cy;
        The stop bit is set when we load, and cleared when we shift. We implement ff <= load | ff*~txce
4b
        ⟨ll uarttx module code 4b⟩≡
                                                                                            (14b) 4c ⊳
              SB_LUT4 #(.LUT_INIT(16'haaaa))
              ff_i(.0(c_a[9]), .I3(1'b0), .I2(1'b0), .I1(1'b0), .I0(load));
```

A generate statement takes care of the shift register with parallel load. Zerodetection takes place in the carry chain:

```
\langle ll \ uarttx \ module \ code \ 4b \rangle + \equiv
                                                                                             (14b) ⊲4b 6a⊳
4c
              generate
                  for ( i = 0; i < 9; i = i + 1 ) begin : blk
                     if ( i == 0 ) begin
                        SB_LUT4 #(.LUT_INIT(16'h55cc))
                        shcmb(\ .0(c_a[i]),\ .I3(load),\ .I2(1'b1),\ .I1(a[i+1]),\ .I0(1'b0));\\
                        SB_CARRY shcy(.CO(cy[i+1]), .CI(1'b0), .I1(1'b1), .I0(a[i+1]));
                     end else begin
                        SB_LUT4 #(.LUT_INIT(16'h55cc))
                        shcmb(\ .0(c_a[i]),\ .I3(load),\ .I2(1'b1),\ .I1(a[i+1]),\ .I0(d[i-1]));\\
                        SB_CARRY shcy(.CO(cy[i+1]), .CI(cy[i]), .I1(1'b1), .I0(a[i+1]));
                     end
                     SB_DFFE r( .Q(a[i]), .C(clk), .E(loadORtxce), .D(c_a[i]));
                 end
```

 $SB_DFFE\ ff_r(\ .Q(a[9]),\ .C(clk),\ .E(loadORtxce),\ .D(c_a[9]));$ 

endgenerate

```
loadORtxce -----+
load
      ·----|10
                    |----(--| |---+ ff (aka a9) ff <= load | ff*~txce
           ----|I1
            ----|I2 | >
            ----|I3___| +--|CE_|
   | +----|10 |
 +------|I1 |----(--| |---+---|>o--[x]
+--(-----|I2 | | > | pp <= load*pp | ~load*txce&cy10*a0
      +---|13___|
                                     | ~load&~txce&pp
                         +--|CE_|
            cy10
                                   cy10 = cy9
         /cy\
         111
  +-----(((---|10
                    ----(--| |---+ txbusy <= load | ~load*txce*cy9 |
  | 0 --+((---|I1
       1 ---+(---|I2 | | > |
                                           ~load&~txce&txbusy
        +---|I3___| +--|CE_|
           cy9
                                    cy9 = a1 | a2 | a3 | a4 | a5 |
                                          a6 | a7 | a8 | a9
          /cy\
          111
       d7 -(((---|I0
      ff -+((---|I1 |----(--| |---+ a8 <= load&~d7 | ~load&txce&ff |
1 --+(---|I2 | | > | | ~load&~txce&a8
 1 1
   +----(---|I3___|
                         +--|CE_| | cy8 = a1 | a2 | a3 | a4 | a5 |
   1
     |cy8
                                 | a6 | a7 | a8
   ~load&~txce&a7
   :
                                    a6 <= load&~d5 | ~load&txce&a7 |
   : :
  ~load&~txce&a6
                                   a5 <= load&~d4 | ~load&txce&a6 |
          111
   | d1 -(((---|I0
                                      ~load&~txce&a5
     +----+((---|I1 |----(--| |---+ a4 <= load&~d3 | ~load&txce&a5 |
1 ---+(---|I2 | > | | ~load&~txce&a4
      ·----(---|I3___|
                         +--|CE_|
                                 | a3 <= load&~d2 | ~load&txce&a4 |
   Τ
           cy2
                                        ~load&~txce&a3
     | /cy\
                                        ~load&~txce&a2
                                   cy2 = a1 | a2
   1 1
          111
   | d0 -(((---|I0 |
     +----+((---|I1
                    |----(--| |---+ a1 <= load&~d0 | ~load&txce&a2 |
      1 ---+(---|I2 | | >
                               | | ~load&~txce&a1
                         +--|CE_| |
                                 | cy1 = a1
          /cy\
          \Pi\Pi
   ||| 0-|I0
     +----+((---|I1 |----(--| |---+ bb <= load | ~load&txce&a0 | 1 ---+(---|I2 | | > | | ~load&~txce&bb (aka a0
                                       ~load&~txce&bb (aka a0)
   +----(---|I3___|
                         +-- | CE_|
           gnd
```

Figure 3.1: The transmit module in it's low-level version

Transmit is busy from the cycle after load, until the cycle where transmission of the stop bit starts. An implication is that the unit feeding the transmitter has a rather short window to write a new byte if continuous transmission is desired. txbusy <= load | ( ~load & |a[9:1]) | (~load&~txce&txbusy) is implemented. Note that carry is transported unchanged across this LUT.

Finally we have the syncronisation stage.  $pp <= load*pp | \sim load*txce&cy10*a0 | \sim load&\sim txce&pp is implemented.$ 

# Receive module

### 4.1 High level implementation

7

The receive module consists of a receive state machine and a receive shift regiser. See page 8 for the receive state machine.

```
\langle hl\ uartrx\ module\ 7 \rangle \equiv
                                                                                            (14a)
   module uartrx_m
    # (parameter HUNT = 2'b00, GRCE = 2'b01, ARMD = 2'b10, RECV = 2'b11 )
       input
                         clk,rxce,rxpin,
       output
                         bytercvd,
       output [1:0]
                      rxst,
      output reg [7:0] q
      uartrxsm_m #(.HUNT(HUNT), .GRCE(GRCE), .ARMD(ARMD), .RECV(RECV))
      rxsm(// Inputs
           .lastbit( q[0] ),
           /*AUTOINST*/);
      always @(posedge clk)
        if ( rxce )
          q \leftarrow (rxst == ARMD) ? 8'h80 : (rxst == RECV) ? {rxpin,q[7:1]} : q;
  endmodule
```

8

Each rxce, if the state machine is in state ARMD, the shift register is initiated to 8'h80. If we are receiving, the shift register is shifted. Otherwise the shift register is held.

By initiating the shift register to 8'h80, we know a complete byte is received when a 1'b1 is shifted out of the shift register, so we need no counter for the number of received bits.

#### High level receive state machine

The states of the state machine is encoded as parameters to avoid polluting the name space. When rxce is active (8 or 16 times per bit), the state machine may change state.

```
⟨hl uartrx state machine module 8⟩≡
                                                                                          (14a)
  module uartrxsm m
    # ( parameter HUNT = 2'b00, GRCE = 2'b01, ARMD = 2'b10, RECV = 2'b11 )
     (input
                        clk,rxce,rxpin,lastbit,
                        bytercvd.
      output
      output reg [1:0] rxst
      );
     reg [1:0]
      always @(/*AS*/) begin
        casez ( {rxst,rxpin,lastbit,rxce} )
           {HUNT,3'b1??} : nxt = HUNT;
           {HUNT,3'b0?0} : nxt = HUNT;
           \{HUNT,3'b0?1\} : nxt = ARMD;
           \{ARMD,3'b??0\} : nxt = ARMD;
           {ARMD,3'b0?1} : nxt = RECV;
           \{ARMD,3'b1?1\} : nxt = HUNT; // False start bit.
           {RECV,3'b??0} : nxt = RECV;
           {RECV,3'b?01} : nxt = RECV;
           {RECV,3'b?11} : nxt = GRCE;
           {GRCE,3'b??0} : nxt = GRCE;
           {GRCE,3'b0?1} : nxt = HUNT; // Stop bit wrong, reject byte.
           {GRCE,3'b1?1} : nxt = HUNT; // Byte received
        endcase
      end
      always @(posedge clk)
       rxst <= nxt;</pre>
     assign bytercvd = (rxst == GRCE) && rxpin && rxce;
```

When hunting for a start bit (HUNT), if the rxpin is low, the state machine transitions into the armed state (ARMD). After 1/2 bit time, rxpin is resampled. If it is low, we conclude a start bit has been seen. If the input is noisy, this is likely to be a bad implementation, but easily corrected by applying a digital low-pass filter on the rxpin.

Note that after the last data bit has been sampled, the state machine goes to GRCE. The bitclock divider unit know when the receive state machine is in GRCE, and if it sees a high data bit, it will (prematurely) give a rxce, this will then lead to a quicker entry to the HUNT state. An advantage is slighly more tolerant limits on a (too fast) receive data stream, a disadvantage is that the rxpin is used in two consequtive clock cycles, hence in case of noisy input we may lose bytes. There is perhaps room for improvement here.

```
rxst msb
          other_bits
   hold
00
          hold
01
    hold
         hold
11
    shift shift
bytercvd
          ----- to INTF0
гхсе
rxpin -----|I0 | |
rxst[0] -----|I1 |--(--| |--+__ q[7]
rxst[1] -----(-+----|I2 | | > | |
         | | +---|I3__| +--CE_| |
          | | +------
          I + I
          | | +---|
          | +----|
                    | | > | |
          | | +---|_
                  __| +--CE_| |
          : : :
          II
          I I I
          +-(----|
                    |--(--| |--+__ q[1]
          | +----|
                   | | > | |
                   _| +--CE_| |
          | | +----
          | | |
          | | +---|
                    |--(--| |--+__ q[0]
                    | | > | |
                    | +--CE_|
```

Figure 4.1: Small sketch of receive shift register

#### 4.2 Low level implementation

A low level version of the state machine need only three LUTs.

```
(14b)
\langle ll \ uartrx \ state \ machine \ module \ 9 \rangle \equiv
  module uartrxsm_m
     (input
                    clk,rxce,rxpin,lastbit,
                    bytercvd,
     output
     output [1:0] rxst
     ):
     wire [1:0] nxt_rxst;
     SB_LUT4 #(.LUT_INIT(16'h5303))
     stnxt1\_i( \ .0(nxt\_rxst[1]),.I3(rxst[1]),.I2(rxst[0]),.I1(rxpin),.I0(lastbit));
     SB_LUT4 #(.LUT_INIT(16'hf300))
     {\tt stnxt0\_i( .0(nxt\_rxst[0]), .I3(rxst[1]), .I2(rxst[0]), .I1(rxpin), .I0(1'b0));}\\
     SB_DFFE r_st0( .Q(rxst[0]), .C(clk), .E(rxce), .D(nxt_rxst[0]));
     SB_DFFE r_st1( .Q(rxst[1]), .C(clk), .E(rxce), .D(nxt_rxst[1]));
```

10

```
SB_LUT4 #(.LUT_INIT(16'h0080))
bytercvd_i( .0(bytercvd), .I3(rxst[1]), .I2(rxst[0]), .I1(rxpin), .I0(rxce));
pdmodule
```

The receive state machine is assembled with the shift register, implemented in a generate loop. Total size 11 logicCells.

```
\langle \textit{ll uartrx module } 10 \rangle \equiv
                                                                                              (14b)
  module uartrx_m
      input
                    clk,rxce,rxpin,
     output
                    bytercvd,
     output [1:0] rxst,
     output [7:0] q
     );
     genvar
                     i;
     wire [7:0] c_sh;
      uartrxsm_m rxsm(// Inputs
                       .lastbit( q[0] ),
                       /*AUTOINST*/);
      generate
         for ( i = 0; i < 8; i = i + 1 ) begin : blk
            localparam a = i == 7 ? 16'hbfb0 : 16'h8f80;
            SB_LUT4 #(.LUT_INIT(a))
            sh(\ .0(c\_sh[i]),\ .I3(q[i]),\ .I2(rxst[1]),\ .I1(rxst[0]),\\
                .IO(i==7 ? rxpin:q[i+1]));
            SB\_DFFE \quad shreg(\ .Q(q[i]),\ .C(clk),\ .E(rxce),\ .D(c\_sh[i])\ );
         end
     endgenerate
  endmodule
```

### The dividers

An important input to the uart is the bitxce clock. It is used to increment a free-running 3 or 4 bit counter destined for the transmit module. It is also used to increment a 3 or 4 bit resettable counter destined for the receive module. The receive module also need a reset signal, it is placed in this module to save a LUT in the low level implementation.

When the transmission rate of the uart is close to clk/8 (or clk/16), we reset the rxce counter to 5 (or 9) rather than to 4 (or 8). This fine-adjustment places sampling of bits closer to the middle of the window in these cases.

#### 5.1 High level implementation

11

```
\langle hl \ uart \ counters \ module \ 11 \rangle \equiv
                                                                                             (14a)
  module rxtxdiv_m
    # (parameter HUNT = 2'b00, GRCE = 2'b01, ARMD = 2'b10, RECV = 2'b11,
        SUBDIV16 = 0, ADJUSTSAMPLEPOINT = 0
                   clk,bitxce,load,rxpin,
      (input
       input [1:0] rxst,
       output
                   loadORtxce,rst4,
      output reg rxce
     localparam rstval = SUBDIV16 ? (ADJUSTSAMPLEPOINT ? 4'b1001 : 4'b1000) :
                                         (ADJUSTSAMPLEPOINT ? 3'b101 : 3'b100);
     reg [2+SUBDIV16:0]
                             txcnt,rxcnt;
     always @(posedge clk) begin
         if ( bitxce ) begin
            txcnt <= txcnt + 1;</pre>
            rxcnt <= rst4 ? rstval : (rxcnt+1);</pre>
         end
         rxce <= (((rxst == ARMD) | (rxst == RECV)) & (&rxcnt & bitxce) )</pre>
           | ((rxst == HUNT | rxst == GRCE) & rxpin);
     end
     assign loadORtxce = (&txcnt & bitxce) | load;
     assign rst4 = rxst == HUNT;
  endmodule
```

#### 5.2 Low level implementation

A sketch of the implementation (in 9 or 11 logicCells) is seen in figure 5.1.

```
12
        \langle ll \ uart \ counters \ module \ 12 \rangle \equiv
                                                                                                 (14b)
          module rxtxdiv_m
            #( parameter ADJUSTSAMPLEPOINT = 0, SUBDIV16 = 0)
             (input
                           clk,bitxce,load,rxpin,
               input [1:0] rxst,
                           loadORtxce,rxce,rst4
               output
              );
              localparam rstval_lsb = ADJUSTSAMPLEPOINT ? 16'haffa : 16'h0550;
             localparam LOOPLIM = SUBDIV16 ? 4 : 3;
             wire [LOOPLIM+1:0] cy,rxcy;
             wire
                                 c_rxce;
             wire [LOOPLIM-1:0] c_txcnt,txcnt,c_rxcnt,rxcnt;
                                 i:
              assign cy[0] = 1'b0;
             generate
                 for ( j = 0; j < LOOPLIM; j = j + 1 ) begin : blk0
                    SB_LUT4 #(.LUT_INIT(16'hc33c)) i_txcnt1(.0(c_txcnt[j]),
                           .I3(cy[j]), .I2(txcnt[j]), .I1(j==0 ? bitxce:1'b0), .I0(1'b0));
                    SB_CARRY i_cy1(.CO(cy[j+1]),
                            .CI(cy[j]), .I1(txcnt[j]), .I0(j==0 ? bitxce:1'b0));
                    SB_DFF reg1( .Q(txcnt[j]), .C(clk), .D(c_txcnt[j]));
                    if ( j == LOOPLIM-1 ) begin
                       SB_LUT4 #(.LUT_INIT(16'hfaaa))
                       i_txcnt3(.0(loadORtxce),
                            .I3(cy[j+1]),.I2(bitxce), .I1(bitxce),.I0(load));
                       SB_CARRY i_cy3(.CO(rxcy[0]),
                            .CI(cy[j+1]),.I1(bitxce ), .I0(bitxce));
                \operatorname{\mathsf{end}}
             endgenerate
              generate
                 for ( j = 0; j < LOOPLIM; j = j + 1 ) begin : blk1
                    if ( j != LOOPLIM-1) begin
                       SB_LUT4 #(.LUT_INIT(j == 0 ? rstval_lsb : 16'h0550)) i_rxcnt0
                         (.0(c_rxcnt[j]), .I3(rxcy[j]), .I2(rxcnt[j]),.I1(1'b0),.I0(rst4));
                       SB_CARRY i_cy4(.CO(rxcy[j+1]),.CI(rxcy[j]),.I1(rxcnt[j]),.I0(1'b0));
                       SB_LUT4 #(.LUT_INIT(j == (LOOPLIM-1) ? 16'hcffc:16'h0550)) i_rxcntl
                         (.0(c_rxcnt[j]), .I3(rxcy[j]), .I2(rxcnt[j]),.I1(rst4),.I0(1'b0));
                       SB_CARRY i_cy4(.CO(rxcy[j+1]),.CI(rxcy[j]),.I1(rxcnt[j]),.I0(rst4));
                    end
                    SB_DFF reg4( .Q(rxcnt[j]), .C(clk), .D(c_rxcnt[j]));
                    if ( j == LOOPLIM-1 ) begin
                       SB_LUT4 #(.LUT_INIT(16'h0055)) i_rst
                         (.0(rst4), .I3(rxst[1]),
                                                       .I2(1'b0),.I1(bitxce), .I0(rxst[0]));
                       SB_CARRY i_andcy
                         (.CO(rxcy[j+2]),.CI(rxcy[j+1]),.I1(1'b0),.I0(bitxce));
                       SB_LUT4 #(.LUT_INIT(16'hfc30)) i_rxce
                         (.0(c_rxce), .I3(rxcy[j+2]),.I2(rxpin),.I1(rxst[1]),.I0(rxst[0]));
                       SB_DFF regrxce( .Q(rxce), .C(clk), .D(c_rxce));
                    end
                 end
             endgenerate
          endmodule
```

```
+----|_I3_| Note, rxstate[0] not really needed. Remove
         | rxcy & bitxce "(receive count overflow, or rst4) & bitxce"
        /cy\
   bitxce ----((-- I1 Note that carry is not entered into 0 ----(+-- I2 this LUT, but it could be, can move rxst[1]-(--- I3 rxst[1] to I2.
   /cy\
0 -(((---- I0
                                           rxcnt is an up-counter
   rst4 -+((---- I1
                                         ---| |-- rxcnt2
                    ~rst4&(rxcnt2^cy)
  rxcnt2 --(+---- I2
                    | rst4
                                         >__|
        /cy\
   rst4--(((---- I0
                    ~rst4&(rxcnt1^cy) ---| |-- rxcnt1
   0 --+((---- I1
  rxcnt1 --(+---- I2
                                          >__|
        +---- I3
       /cy\
   rst4--(((---- I0
   0 --+((---- I1
                    ~rst4&(rxcnt0^bitxce) ---| |-- rxcnt0
  rxcnt0 --(+---- I2
        +---- I3
        | bitxce
   /cy\
load -(((---- I0
bitxce -+((---- I1
bitxce --(+--- I2 (cy&bitxce) | load = loadORtxce
         +---- I3
      /cy\
                                           txcnt is a up-counter
   0 --(((---- I0
0 --+((---- I1
                         (bitxce^txcnt2^cy)---| |-- txcnt2
  txcnt2 --(+---- I2
         /cy\
   0 --(((---- I0
                         (bitxce^txcnt1^cy)---| |-- txcnt1
   0 --+((---- I1
  txcnt1 --(+---- I2
         +---- I3
       /cy\
   0 --(((---- I0
bitxce --+((---- I1
                         (bitxce^txcnt0^0) ---| |-- txcnt0
 txcnt0 --(+--- I2
        +---- I3
         - 1
         gnd
```

Figure 5.1: Approximative sketch of counters for uart control

# All together

#### 6.1 High level implementation

#### 6.2 Low level implementation

Total size is 12+11+9 = 32 logicCells when we oversample 8 times, and 12+11+11 = 34 logicCells when we oversample 16 times.

```
| 14b | \( \langle \text{../src/uartICE40.v } \) 14b \| \equiv | A small simple asynchronous transmitter/receiver For documentation see the wiki pages. */ \( \langle \text{module head } 2a \rangle \) \( \langle \text{module body } 2b \rangle \) \( \langle \text{ll uartx module head } 4a \rangle \) \( \langle \text{ll uartx module code } 4b \rangle \) \( \langle \text{ll uartx state machine module } 9 \rangle \) \( \langle \text{ll uartx module } 10 \rangle \) \( \langle \text{ll uart counters module } 12 \rangle \)
```

### **Testbench**

A previous implementation of the uart generated the x8 (or x16) bit clock internal to the module. This complicated simulation. Now that the important bitxce input is external to the uart, testing is simplified.

```
\langle ../src/tbuartICE40.v 15a \rangle \equiv
                                                                                                       15b ⊳
15a
            module tst;
               reg [31:0] cyclecounter,simtocy,tx_cyclecounter;
                           load,bytercvd_dly1;
               reg
               wire
                           rxpin;
               reg [7:0] d;
               гед
                           seenB;
                           base_clk;
               гед
                           rx_clk;
               reg
               гед
                           tx_clk;
               reg [2:0] bitxce_tx_cnt;
               reg [2:0] bitxce_rx_cnt;
               localparam char1 = 8'hc1, char2 = 8'h4e;
               localparam SIMTOCY = (1+'SUBDIV16)*4000,RXCLKSTART = 100;
               localparam subdiv16 = 'SUBDIV16; // From makefile
```

We want to instantiate two uarts, one for transmit and one for receive. We then send a character 8'hc1, followed by 8'h4e. Lets start by defining a base clock, and do some initiation:

```
\langle ../src/tbuartICE40.v 15a \rangle + \equiv
                                                                                                        ⊲ 15a 16a⊳
15b
                /*AUTOWIRE*/
                always # 20 base_clk = ~base_clk;
                initial begin
                    $dumpfile('TSTFILE);//"obj/tst.lxt"
                    $dumpvars(0,tst);
                                   tx_clk <= 0;</pre>
                    d <= 0;
                                                     simtocy = SIMTOCY;
                                                                              bitxce_rx_cnt <= 0;</pre>
                    load <= 0;
                                                                              tx_cyclecounter <= 0;</pre>
                                  rx_clk <= 0;
                                                     cyclecounter <= 0;</pre>
                    seenB <= 0; base_clk <= 0; bitxce_tx_cnt <= 0;</pre>
                end
```

We should have a result in not too many cycles:

```
\langle ../src/tbuartICE40.v 15a \rangle + \equiv
                                                                                                    ⊲ 15b 16b ⊳
16a
                always @(posedge base_clk ) begin
                   cyclecounter <= cyclecounter+1;</pre>
                   if ( cyclecounter > SIMTOCY ) begin
                       if ( simtocy == SIMTOCY )
                         $display( "Simulation went off the rails" );
                       $finish;
                   tx_clk <= ~tx_clk;</pre>
                    if ( cyclecounter > RXCLKSTART )
                     rx_clk <= ~rx_clk;</pre>
                end
          Feed the transmitting uart
         \langle ../src/tbuartICE40.v 15a \rangle + \equiv
16b
                                                                                                     ⊲ 16a 16c⊳
                always @(posedge\ tx\_clk)\ begin
                    tx_cyclecounter <= tx_cyclecounter + 1;</pre>
                   load <= ( tx_cyclecounter == 100 ||</pre>
                              tx\_cyclecounter == 100 + 8*8*10*(1+'SUBDIV16))
                     ? 1'b1 : 1'b0;
                   if ( tx_cyclecounter == 99 ) begin
                       d <= char1;</pre>
                   end else if ( tx_cyclecounter == 150 ) begin
                      d <= char2;</pre>
                   end
                end
          Examine if we have received something:
         \langle ../src/tbuartICE40.v\ 15a \rangle + \equiv
                                                                                                    ⊲16b 17a⊳
16c
                always @(posedge rx_clk) begin
                   bytercvd_dly1 <= bytercvd;</pre>
                    if ( bytercvd_dly1 ) begin
                       if ( seenB ) begin
                          if ( q != char2 ) begin
                              $display( "Something wrong2" );
                             simtocy <= cyclecounter+400;</pre>
                          end else begin
                             $display( "Success" );
                             simtocy <= cyclecounter+400;</pre>
                          end
                       end else begin
                          if ( q != char1 ) begin
                              $display( "Something is wrong" );
                             simtocy <= cyclecounter+400;</pre>
                          end else begin
                              //$display("HERE");
                              seenB <= 1;
                          end
                       end
                   end
                end
```

#### For the transmitter:

```
\langle ../src/tbuartICE40.v 15a \rangle + \equiv
                                                                                                  ⊲16c 17b⊳
17a
               wire dummy_txpin, dummy_txbusy, dummy_bytercvd;
               wire bitxce_rx, bitxce_tx, dummy_rxpin;
               wire [7:0] dummy_q;
               localparam adjsamplept = 'BITLAX;
               assign dummy_rxpin = 0;
               uartICE40
                 #( .SUBDIV16(subdiv16), .ADJUSTSAMPLEPOINT(adjsamplept))
               dut_tx
                 (// Outputs
                   .bytercvd(dummy_bytercvd),
                                                        (dummy_q[7:0]),
                   .q
                   // Inputs
                   .rxpin
                                                        (dummy_rxpin),
                   .clk
                                                        (tx_clk),
                   .bitxce
                                                        (bitxce_tx),
                   /*AUTOINST*/);
         For the receiver:
         \langle ../src/tbuartICE40.v 15a \rangle + \equiv
17b
                                                                                                  uartICE40
                 #( .SUBDIV16(subdiv16), .ADJUSTSAMPLEPOINT(adjsamplept))
               dut_rx
                 (// Outputs
                              dummy_txpin
                   .txpin(
                   .txbusy(
                              dummy_txbusy
                   // Inputs
                   .clk (rx_clk ),
                   .bitxce(bitxce_rx),
                   .load( 1'b0 ),
                   .d (0),
                   /*AUTOINST*/);
         The testbench uses a bit-serial loopback. Pads not simulated, so txpin inverted here.
         \langle .../src/tbuartICE40.v 15a \rangle + \equiv
                                                                                                 ⊲17b 17d⊳
17c
               assign rxpin = ~txpin;
         Provide the 8 or 16 times bitrate clocks:
17d
         \langle ../src/tbuartICE40.v 15a \rangle + \equiv
                                                                                                        ⊲17c
               always @(posedge tx_clk)
                 bitxce_tx_cnt <= bitxce_tx_cnt + 1;</pre>
               always @(posedge rx_clk)
                 bitxce_rx_cnt <= bitxce_rx_cnt + 1;</pre>
               assign bitxce_tx = bitxce_tx_cnt == 0 || 'BITLAX;
               assign bitxce_rx = bitxce_rx_cnt == 0 || 'BITLAX;
            endmodule
```

#### 7.1 Use of the test bench

I tested the module using the excellent iverilog/gtkwave combination, with a scruffy home-grown simulation library. No attempt is made to provide these elements to other readers. I recommend any users of uartICE40 to do their own testing, in their own environment. The testbench above could be used as a starting point.

#### **Tested**

| o variants are testea. |                       |                               |  |  |
|------------------------|-----------------------|-------------------------------|--|--|
| High-level code        | 8-times oversampling  | bitxce active each cycle      |  |  |
| High-level code        | 8-times oversampling  | bitxce active one of 8 cycles |  |  |
| High-level code        | 16-times oversampling | bitxce active each cycle      |  |  |
| High-level code        | 16-times oversampling | bitxce active one of 8 cycles |  |  |
| Low-level code         | 8-times oversampling  | bitxce active each cycle      |  |  |
| Low-level code         | 8-times oversampling  | bitxce active one of 8 cycles |  |  |
| Low-level code         | 16-times oversampling | bitxce active each cycle      |  |  |
| Low-level code         | 16-times oversampling | bitxce active one of 8 cycles |  |  |

# **ICEstick**

A top level module is needed for synthetis.

```
\langle ../src/icestickuart.v 19 \rangle \equiv
19
           /* Top level that just instantiates a UART in loopback mode in an icestick.
            * Assumtions: 12M clock. 115200 bps. 8N1 format.
            \ensuremath{^{\star}} Note: Needs retesting on hardware after code reorganization.
           /*
            * LogicCells:
            * 38 for uart proper
            st 1 for metastability removal rxpin
            * 1 for generation of constant 1'b1.
            * 40 logicCells in total
            */
           /*
            PI03_08
            [x] --| |- rxpinmeta1 -| |-| |- rxpin -> UART
                    >_|
                                      |_| >_|
            UART - txpin ->| |-|>o-[x] PI003_07
            */
           module top
             ( inout PI03_08,PI03_07,PI01_14,PI01_02,GBIN6
               );
              wire [7:0] d;
                          clk,cte1,rxpinmeta1,c_rxpinmeta1,rxpin;
              reg [3:0] bitxcecnt;
              /*AUTOWIRE*/
              \ensuremath{//} One LUT consumed to get a constant 1.
              // May get constant 1 from an unbonded pad instead.
              assign cte1 = 1'b1;
              // Clock pin
              SB_GB_IO clockpin
                ( .PACKAGE_PIN(GBIN6),
```

20 Chapter 8. ICEstick

```
.GLOBAL_BUFFER_OUTPUT(clk));
   // Transmit pin
   SB_IO #( .PIN_TYPE(6'b011111)) // OUTPUT_REGISTERED_INVERTED/INPUT_LATCH
   IO_tx
    ( .PACKAGE_PIN(PIO3_07),
       .OUTPUT_CLK(clk),
       .D_OUT_0(txpin) );
   // txbusy to LED0
   SB_IO #( .PIN_TYPE(6'b010111)) // OUTPUT_REGISTERED/INPUT_LATCH
   IO_txbusy
    ( .PACKAGE_PIN(PIO1_14),
       .OUTPUT_CLK(clk),
       .D_OUT_0(txbusy) );
   // bitxce to J2 pin 1 for debugging
   SB_IO #( .PIN_TYPE(6'b010111)) // OUTPUT_REGISTERED/INPUT_LATCH
   I0_bitxce
    ( .PACKAGE PIN(PI01 02),
       .OUTPUT_CLK(clk),
       .D_OUT_0(bitxce) );
   // Receive pin
   SB_IO #( .PIN_TYPE(6'b000000)) // NO_OUTPUT/INPUT_REGISTERED
   IO_rx
    ( .PACKAGE_PIN(PIO3_08),
       .INPUT_CLK(clk),
       .D_IN_0(rxpinmeta1) );
   // Metastability. I explicitly instantiate a LUT,
   SB_LUT4 #( .LUT_INIT(16'haaaa))
   \label{eq:cmb(.0(c_rxpinmeta1), .13(1'b0), .12(1'b0), .11(1'b0), .10(rxpinmeta1));}
   SB_DFF metareg( .Q(rxpin), .C(clk), .D(c_rxpinmeta1));
   // Prescaler : 12000000/(115200*8) = 13.02, so make a counter
   // 456789abcdef10
   always @(posedge clk)
     bitxcecnt <= bitxcecnt[3] ? 4'h4 : bitxcecnt+4'h1;</pre>
   assign bitxce = bitxcecnt[3];
   // The module proper
   uartICE40 uart
    (/*AUTOINST*/);
  // Connect the uart in loopback:
   assign load = bytercvd;
  assign d = q;
endmodule
// Local Variables:
// verilog-library-directories:("." "./fromrefdesign/")
// verilog-library-files:("../../PROJ/iCE_simlib/iCE_simlib.v" "uart.v" )
// verilog-library-extensions:(".v")
// End:
```

#### Compilation results - Synplify, low level

When using the low level implementation, the following excerpt from the "placer.log" file show the size:

```
Final Design Statistics
   Number of LUTs
                                     38
   Number of DFFs
   Number of Carrys
                                    18
   Number of RAMs
                                     0
   Number of ROMs
   Number of IOs
                                    4
   Number of GBIOs
   Number of GBs
   Number of WarmBoot
                                    0
   Number of PLLs
Device Utilization Summary
   LogicCells
                                     39/1280
                                    9/160
   PI Bs
   BRAMs
                                     0/16
   IOs and GBIOs
                                    5/96
   PLLs
                                    0/1
```

This was when compiling with Symplify. Design resouce usage is theoretically:

- 32 Uart proper
- 4 Predivider
- 1 Removal of metastability from rxpin
- 1 Generation of constant 1'b1
- 38 Total

This matches the real result.

#### Compilation results - Synplify, high level

The same excercise for the high-level implementation:

```
Design Statistics after Packing
   Number of LUTs
                                      46
   Number of DFFs
                                      34
   Number of Carrys
Device Utilization Summary after Packing
   Sequential LogicCells
       LUT and DFF
       LUT, DFF and CARRY
   Combinational LogicCells
       Only LUT
                                     12
   CARRY Only
LUT with CARRY
LogicCells
PLRs
       CARRY Only
                                     46/1280
   PLBs
                                      7/160
   BRAMs
                                      0/16
   IOs and GBIOs
                                      5/96
   PLLs
                                      0/1
I2088: Phase 3, elapsed time: 0.2 (sec)
Phase 4
```

22 Chapter 8. ICEstick

Note that no carry-chain resources are used above. The high-level implementation use LUTs to find out if the transmit buffer is empty.

### Chapter 9

# Conclusion

The low level implementation uses 32 logicCells, while the high level implementation uses 39 logicCells. This is a lot of effort (and near unreadable code) for a meagre saving of 7 logiCells. If I had been able to write a good high-level module from the very start, a lot of effort had been saved. However, the high-level module was made *after* the low-level module, and reflects the design choices of the low-level module. A conclusion must be: Think low-level, code high-level.

And this ends the documentation of a simulated and tested small asynchronous receiver/transmitter specifically written for iCE40 FPGAs.