

# CS35L36A Schematic and Layout Guidelines

#### 1 Introduction

This document describes the schematic and layout guidelines for the CS35L36A amplifier.

All layout recommendations are preliminary and may be updated in future revisions of this document.

#### 2 Schematic Reference

The schematic below corresponds to a basic configuration for the amplifier.



# 2.1 Schematic Suggestions - Component Selection

- 1. This shows one example of how to configure the 7-bit I2C address. The I2C address is set as 0x50 in this case.
- Minimum R<sub>P</sub> value is determined from the maximum VDDD level, the minimum sink current strength of their respective output, and the
  maximum low-level output voltage (V<sub>OL</sub>). Maximum R<sub>P</sub> values may be determined by how fast their associated signals must transition, taking
  into account load capacitance.
- 3. Place the 10- $\mu\text{F}$  bulk capacitor close to the LBOOST inductor.
- 4. Boost converter L<sub>BOOST</sub> inductor values of 2.2 to 1.0 μH are supported for typical use operation. However, the selected L<sub>BOOST</sub> inductor must not derate to a value of less than 0.7 μH during normal use to maintain proper loop stability.
- 5. The boost converter C<sub>BOOST</sub> capacitors are recommended to have a maximum voltage rating of at least 10 V and must not derate to a combined capacitance value of less than 3.6 μF when 10.0 VDC is applied across the capacitors. Note that ceramic capacitors can derate considerably when a DC voltage is applied to them. The total derated C<sub>BOOST</sub> capacitance at 10.0 VDC must not exceed 58 μF.
- 6. The C<sub>OUT</sub> capacitors are optional EMI suppressors that are used depending on the application requirements. It is recommended that the value of these components not exceed 2 nF, as switching losses increase linearly with increases to these capacitances.
- 7. When using a simulated speaker load of 8  $\Omega$  + 33  $\mu$ H, a Coilcraft DO5040H-333MLB inductor is used.
- Presence of capacitors on TST1 and TST2 pins impart no functionality during normal operation. They may be omitted and are completely optional.





# 3 Layout Suggestions

## 3.1 VBAT Routing

- 1. Use a power plane for VBAT delivery.
- 2. Connect VBAT to the inductor with multiple vias.
- 3. The VBAT pins (C1, C2) should drop down directly to the VBAT plane through vias.
- Use wide (~25 mil) and as short as possible traces to connect the inductor to the INB node (E1, E2, E3).





## 3.2 VBAT Decoupling

- 1. Place a 0.1 μF capacitor as close to the VBAT pins (C1, C2) as possible.
- Place a 10 μF CVBAT capacitor as close to the inductor connection to the VBAT supply as possible. Depending on the available board space, it may be placed on either side of the board.



## 3.3 VBST Routing

- 1. Place a 0.1 μF CBOOST(OUT) bypass cap as close to the VBST pins (F1, F2, F3) as possible.
- 2. Place larger CBOOST(OUT) bypass caps (22  $\mu$ F and 10  $\mu$ F) close to VBST pads.
- 3. Tie all VBST/VDDP pins together (F1 through F6) by a 5 mil wide trace and come out to a wider ~25 mil trace for the large bypass caps.





## 3.4 Speaker Routing

- 1. OUTP and OUTN traces should be as symmetrical as possible.
- 2. Bring out signals on inner layer and come up to top layer.
- 3. Maintain 30-40 mil trace width as traces go out to the SPKR pads.
- 4. Maintain distance from VBST/VDDP before bringing traces up to the top layer.
- 5. Have GND shield around output traces to avoid noise coupling.



## 3.5 VSENSE Routing

- Run 5 mil or wider VSENSE\_P and VSENSE\_N traces differentially between VSENSE\_P, VSENSE\_ N pads and the output side of the EMI filter (speaker side).
- 2. Provide GND shielding around VSENSE\_P and VSENSE\_N traces to minimize noise coupling from the Class-D outputs.
- An RC filter may be optionally added to the VSENSE\_P and VSENSE\_N lines for output EMI filtering.



## 3.6 Miscellaneous Routing

- 1. Place the FILT decoupling capacitor as close as possible to pad C6.
- 2. Place the VDDD decoupling capacitor as close as possible to pad B6.
- 3. All ground pins need to be connected to the same ground plane.





## 4 Revision History

#### Table 4-1. Revision History

| Revision | Change            |
|----------|-------------------|
| R1       | Initial revision. |
| SEP '17  |                   |

Important: Please check with your Cirrus sales representative to confirm that you are using the latest revision of this document.

### **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find the one nearest you, go to <a href="https://www.cirrus.com">www.cirrus.com</a>.

#### IMPORTANT NOTICE

"Advance" product information describes products that are in development and subject to substantial development changes. For the purposes of our terms and conditions of sale, "Preliminary" or "Advanced" data sheets are nonfinal data sheets that include, but are not limited to, data sheets marked as "Target," "Advance," "Product Preview," "Preliminary Technical Data," and/or "Preproduction." Products provided with any such data sheet are therefore subject to relevant terms and conditions associated with "Preliminary" or "Advanced" designations. The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Cirrus Logic is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Cirrus Logic products. Use of Cirrus Logic products may entail a choice between many different modes of operation, some or all of which may require action by the user, and some or all of which may be optional. Nothing in these materials should be interpreted as instructions or sugges

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, NUCLEAR SYSTEMS, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS LOGIC PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS LOGIC DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

This document is the property of Cirrus Logic and by furnishing this information, Cirrus Logic grants no license, express or implied, under any patents, mask work rights, copyrights, trade secrets or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus Logic's approval, license, warranty or endorsement thereof. Cirrus Logic gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus Logic integrated circuits or other products of Cirrus Logic, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus, the Cirrus Logic logo design, and SoundClear are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks or service marks of their respective owners.

Copyright © 2017 Cirrus Logic, Inc. All rights reserved.