# EE3220 System-on-Chip Design

**Tutorial Note 5** 

**ARM Instruction Set** 



#### I. Instruction

In this tutorial, we will learn to read official instruction set and get familiar with the basic functions of ARM target. From the instruction, learn the whole usage and functions and apply these to your applications. The objectives are shown as following:

- Learn Instruction Set Architecture (ISA)
- Learn basic instructions of ARM from official
- Learn the usage of official instruction
- Learn the instructions examples in assembly code
- From this tutorial, learn to get familiar with a new target

#### I. Instruction

- In computer science, an instruction set architecture (ISA), also called computer architecture, is an abstract model of a computer. A device that executes instructions described by that ISA, such as a central processing unit (CPU), or ARM, or other device is called an implementation.
- In general, an ISA defines the supported instructions, data types, registers, the hardware support for managing main memory, fundamental features (such as the memory consistency, addressing modes, virtual memory), and the input/output model of a family of implementations of the ISA.
- An ISA can be extended by adding instructions or other capabilities, or adding support for larger addresses and data values; an implementation of the extended ISA will still be able to execute machine code for versions of the ISA without those extensions. Machine code using those extensions will only run on implementations that support those extensions.

### **Cortex-M3 Pipeline**

- Cortex-M3 has 3-stage fetch-decode-execute pipeline
  - Similar to ARM7
  - Cortex-M3 does more in each stage to increase overall performance



#### 1. Instruction

- The original (and subsequent) Arm implementation was hardwired without microcode, like the much simpler 8-bit 6502 processor used in prior Acorn microcomputers.
- A reduced instruction set computer, or RISC, is a computer with a small, highly optimized set of instructions, rather than the more specialized set often found in other types of architecture, such as in a complex instruction set computer (CISC)
- For example, the 32-bit Arm architecture includes RISC features.

#### I. Instruction

#### Features:

- Load/store architecture.
- No support for unaligned memory accesses in the original version of the architecture. Armv6 and later, except some microcontroller versions, support unaligned accesses for half-word and single-word load/store instructions with some limitations, such as no guaranteed atomicity.
- Uniform 16  $\times$  32-bit register file (including the program counter, stack pointer and the link register).
- Fixed instruction width of 32 bits to ease decoding and pipelining, at the cost of decreased code density. Later, the Thumb instruction set added 16-bit instructions and increased code density.
- Mostly single clock-cycle execution.
- The content we discuss is applied on assembly level



## 2.ARM Programmer Model

- The state of an ARM system is determined by the content of visible registers and memory.
- A user-mode program can see I5
   32-bit general purpose registers (R0-R14), program counter (PC) and CPSR.
- Instruction set defines the operations that can change the state.

| R0  | R1  | R2  | R3  |
|-----|-----|-----|-----|
| R4  | R5  | R6  | R7  |
| R8  | R9  | R10 | R11 |
| R12 | R13 | R14 | PC  |

## 2.ARM Programmer Model

 Among these 16 registers, R13 and R14 have special functions.

| R0  | R1  | R2  | R3  |
|-----|-----|-----|-----|
| R4  | R5  | R6  | R7  |
| R8  | R9  | R10 | R11 |
| R12 | R13 | R14 | PC  |

- R13 is stack pointer (SP) as a pointer to active stack. A stack pointer is a small register that stores the address of the last program request in a stack. A stack is a specialized buffer which stores data from the top down. As new requests come in, they "push down" the older ones.
- R14 is link register used to store the return address from a subroutine. At other times, LR can be used for other purposes.

## 2.ARM Programmer Model

- Memory is a linear array from 0 to (2^32-1)
- The content with the format of word, half-word and byte can be saved in the address.
- The structure is shown on the right.



#### 3.ARM Instruction Set

#### General Rules:

- All operands are 32-bit, coming from registers or literals.
- The result, if any, is 32-bit and placed in a register (with the exception for long multiply which produces a 64-bit result) –
- 3-address format



| 1 |      | 2<br>8 |   |   |   |   |    | 2   |     |    |   |    |    |   |     |    | 3   |     |     |    |      | 1  | 8   | 7  | 6   | 5   | 4   | 3   | 2 1 0  |                                           |
|---|------|--------|---|---|---|---|----|-----|-----|----|---|----|----|---|-----|----|-----|-----|-----|----|------|----|-----|----|-----|-----|-----|-----|--------|-------------------------------------------|
|   | Cond | i      | 0 | 0 | ı | ( | Ор | coc | de  | S  |   | R  | n  |   |     | F  | Rd  |     |     |    |      |    | (   | Op | er  | and | d 2 |     |        | Data Processing /<br>PSR Transfer         |
|   | Cond |        | 0 | 0 | 0 | 0 | 0  | 0   | Α   | S  |   | R  | d  |   |     | F  | ₹n  |     |     |    | Rs   |    | Т   | 1  | 0   | 0   | 1   |     | Rm     | Multiply                                  |
|   | Cond |        | 0 | 0 | 0 | 0 | 1  | U   | Α   | S  |   | Rd | Hi |   |     | R  | dLo | )   |     | -  | Rn   |    | T   | 1  | 0   | 0   | 1   |     | Rm     | Multiply Long                             |
|   | Cond | 1      | 0 | 0 | 0 | 1 | 0  | В   | 0   | 0  |   | R  | n  |   |     | F  | ₹d  |     | 0   | 0  | 0    | (  | 0   | 1  | 0   | 0   | 1   |     | Rm     | Single Data Swap                          |
|   | Cond | 1      | 0 | 0 | 0 | 1 | 0  | 0   | 1   | 0  | 1 | 1  | 1  | 1 | 1   | 1  | 1   | 1   | 1   | 1  | 1    | 1  | 1   | 0  | 0   | 0   | 1   |     | Rn     | Branch and Exchange                       |
|   | Cond | i      | 0 | 0 | 0 | Р | U  | 0   | W   | L  |   | R  | n  |   |     | F  | Rd  | _   | 0   | 0  | 0    | (  | 0   | 1  | S   | Н   | 1   |     | Rm     | Halfword Data Transfe<br>register offset  |
|   | Cond | 1      | 0 | 0 | 0 | Р | U  | 1   | W   | L  |   | R  | n  |   |     | F  | Rd  |     |     | (  | Offs | se | t   | 1  | S   | Н   | 1   | C   | Offset | Halfword Data Transfe<br>immediate offset |
|   | Cond | 1      | 0 | 1 | ı | Р | U  | В   | W   | L  |   | R  | n  |   |     | F  | ₹d  |     |     |    |      |    |     | (  | Off | se  | t   | _   |        | Single Data Transfer                      |
|   | Cond | 1      | 0 | 1 | 1 |   |    |     |     |    |   |    |    |   |     |    |     |     |     |    |      |    |     |    |     |     | 1   |     |        | Undefined                                 |
|   | Cond |        | 1 | 0 | 0 | Р | U  | S   | W   | L  |   | R  | n  |   |     |    |     |     |     |    | Re   | gi | ste | er | Lis | t   | _   |     |        | Block Data Transfer                       |
|   | Cond | 1      | 1 | 0 | 1 | L | T  |     | _   |    | • |    |    |   |     |    |     | Off | set | t  |      |    |     |    |     |     |     |     |        | Branch                                    |
|   | Cond | 1      | 1 | 1 | 0 | Р | U  | N   | W   | L  |   | R  | n  |   |     | С  | Rd  |     |     | С  | P#   | ŧ  |     |    |     |     | Off | set |        | Coprocessor Data<br>Transfer              |
|   | Cond | 1      | 1 | 1 | 1 | 0 |    | СР  | O   | ос |   | CF | ₹n |   |     | С  | Rd  |     |     | С  | P#   | ŧ  |     |    | CP  | )   | 0   | (   | CRm    | Coprocessor Data<br>Operation             |
|   | Cond | I      | 1 | 1 | 1 | 0 | С  | Р(  | Оро | L  |   | CF | ₹n |   |     | F  | Rd  |     |     | С  | P#   | ŧ  |     |    | CP  | )   | 1   | (   | CRm    | Coprocessor Register<br>Transfer          |
|   | Cond |        | 1 | 1 | 1 | 1 | T  |     |     | _  |   |    |    |   | lgı | no | red | by  | pr  | 00 | ces  | sc | or  |    |     |     | _   |     |        | Software Interrupt                        |
| 3 | 3 2  | 2      | 2 | 2 | 2 | 2 | 2  | 2   | 2   | 2  | 1 | 1  | 1  | 1 | 1   | 1  | 1   | 1   | 1   | 1  | 9    |    | R   | 7  | 6   | 5   | 4   | 3   | 2 1 0  | _                                         |

#### 3.ARM Instruction Set

The instruction mainly contains move, arithmetic, logical, comparison and multiply instructions. All operations are shown as following:

| Operation                      |                               | Operation |                             |
|--------------------------------|-------------------------------|-----------|-----------------------------|
| Mnemonic                       | Meaning                       | Mnemonic  | Meaning                     |
| ADC                            | Add with Carry                | MVN       | Logical NOT                 |
| ADD                            | Add                           | ORR       | Logical OR                  |
| AND                            | Logical AND                   | RSB       | Reverse Subtract            |
| BAL                            | Unconditional Branch          | RSC       | Reverse Subtract with Carry |
| $B\langle cc \rangle$          | Branch on Condition           | SBC       | Subtract with Carry         |
| BIC                            | Bit Clear                     | SMLAL     | Mult Accum Signed Long      |
| BLAL                           | Unconditional Branch and Link | SMULL     | Multiply Signed Long        |
| $\mathtt{BL}\langle cc  angle$ | Conditional Branch and Link   | STM       | Store Multiple              |
| CMP                            | Compare                       | STR       | Store Register (Word)       |
| EOR                            | Exclusive OR                  | STRB      | Store Register (Byte)       |
| LDM                            | Load Multiple                 | SUB       | Subtract                    |
| LDR                            | Load Register (Word)          | SWI       | Software Interrupt          |
| LDRB                           | Load Register (Byte)          | SWP       | Swap Word Value             |
| MLA                            | Multiply Accumulate           | SWPB      | Swap Byte Value             |
| VOM                            | Move                          | TEQ       | Test Equivalence            |
| MRS                            | Load SPSR or CPSR             | TST       | Test                        |
| MSR                            | Store to SPSR or CPSR         | UMLAL     | Mult Accum Unsigned Long    |
| MUL                            | Multiply                      | UMULL     | Multiply Unsigned Long      |

## 4.0 Syntax

For general assembly instructions, the syntax is <instruction> {<cond>} {S} Rd, N General conditions are shown as following:

| Mnemonic | Condition                     | Mnemonic | Condition                 |
|----------|-------------------------------|----------|---------------------------|
| CS       | Carry $S$ et                  | CC       | Carry Clear               |
| EQ       | Equal (Zero Set)              | NE       | Not $E$ qual (Zero Clear) |
| VS       | Overflow $Set$                | VC       | Overflow $C$ lear         |
| GT       | Greater $T$ han               | LT       | Less Than                 |
| GE       | Greater Than or $E$ qual      | LE       | Less Than or Equal        |
| PL       | Plus (Positive)               | ΜI       | Minus (Negative)          |
| HI       | Higher Than                   | LO       | Lower Than (aka CC)       |
| HS       | Higher or $S$ ame (aka $CS$ ) | LS       | Lower or $S$ ame          |

## 4.1 Register Movement

```
<instruction> {<cond>} {S} Rd, N
```

• MOV: Move a 32-bit value into a register

- Rd = N
- MVN: Move the NOT of the 32-bit value into a register  $Rd = \sim N$

#### For example:

```
MOV R0, R2

PRE R0 = 5, R2 = 8

POST R0 = 5, R2 = 5
```

## 4.2 Operand Instructions

- During the instructions, operand is important in processing. Operand to ALU is routed through the Barrel shifter, it can be modified before it is used.
- Some of the operands are shown as following:

| Mnemonic | Description            | Shift        | Result                                                    |
|----------|------------------------|--------------|-----------------------------------------------------------|
| LSL      | logical shift left     | xLSL y       | $x \ll y$                                                 |
| LSR      | logical shift right    | xLSR y       | $(unsigned)x \gg y$                                       |
| ASR      | arithmetic right shift | xASR y       | $(signed)x \gg y$                                         |
| ROR      | rotate right           | xROR y       | $((\text{unsigned})x \gg y) \mid (x \ll (32 - y))$        |
| RRX      | rotate right extended  | <i>x</i> RRX | $(c \text{ flag} \ll 31) \mid ((\text{unsigned})x \gg 1)$ |

## 4.2 Operand Instructions

### For logical shift right

MOV R0, R2, LSR #2 During this process, R0 = R2 >>2 and R2 is unchanged

For example: the value is 0...0 0011 0000

Before  $R2 = 0 \times 00000030$ 

After  $R0 = 0 \times 0000000$ C,  $R2 = 0 \times 00000030$ 





#### 4.3 Arithmetic Instructions

Syntax: <Instruction> {<cond>} {S} Rd, Rn, N

| ADC | Add two 32-bit values and carry                  | Rd = Rn + N + carry         |
|-----|--------------------------------------------------|-----------------------------|
| ADD | Add two 32-bit values                            | Rd = Rn + N                 |
| RSB | Reverse subtract of two 32-bit values            | Rd = N - Rn                 |
| RSC | Reverse subtract with carry of two 32-bit values | Rd = N - Rn - !(carry flag) |
| SBC | Subtract with carry of two 32-bit values         | Rd = Rn - N - !(carry flag) |
| SUB | Subtract two 32-bit values                       | Rd = Rn - N                 |

## 4.4 Logical Instructions

Syntax: <instruction> {<cond>} {S} Rd, Rn, N

| AND | Logical bitwise AND of two 32-bit values  | Rd = Rn & N  |
|-----|-------------------------------------------|--------------|
| ORR | Logical bitwise OR of two 32-bit values   | Rd = Rn   N  |
| EOR | Logical exclusive OR of two 32-bit values | Rd = Rn ^ N  |
| BIC | Logical bit clear (AND NOT)               | Rd = Rn & ~N |



## 4.5 Comparison Instructions

• These instructions do not generate a result but set condition code bits (N Z C V) in CPSR. Often, a branch operation follows to change the program flow.

Syntax: <instruction> {<cond>} Rn, N

| CMN | Compare negated                        | Flags set as a results of Rn + N |
|-----|----------------------------------------|----------------------------------|
| CMP | compare                                | Flags set as a results of Rn - N |
| TEQ | Test for equality of two 32-bit values | Flags set as a results of Rn ^ N |
| TST | Test bits of a 32-bit value            | Flags set as a results of Rn & N |

## 4.6 Multiplication Instructions

Syntax: MLA {<cond>} {S} Rd, Rm, Rs, Rn
MUL {<cond>} {S} Rd, Rm, Rs

| MLA | Multiply and accumulate | Rd = (Rm * Rs) + Rn |
|-----|-------------------------|---------------------|
| MUL | Multiply                | Rd = Rm * Rs        |

Syntax: <instruction> {<cond>} {S} Rdlo, RdHi, Rm, Rs

| SMLAL | Signed multiply and accumulate long | [RdHi, RdLo] = [RdHi, RdLo] + (Rm * Rs) |
|-------|-------------------------------------|-----------------------------------------|
| SMULL | Signed multiply long                | [RdHi, RdLo] = (Rm * Rs)                |
| UMLAL | Unsigned multiply accumulate long   | [RdHi, RdLo] = [RdHi, RdLo] + (Rm * Rs) |
| UMULL | Unsigned multiply long              | [RdHi, RdLo] = (Rm * Rs)                |

## 4.6 Multiplication Instructions



#### 5. Conclusions

- Besides these instructions, there are many kind of instructions when you get touch to a new device with different architecture. For most important issues, please search the instructions from official website.
- For RISC device, assembly code can help comprehend the process on computer
- Follow the syntax when you process your application or calculations.
- To realize further applications, embedded instruction sets such as Thumb instructions suffer from extremely high register pressure because they have small register sets

#### 6. Reference

- Keli official <u>https://www.keil.com/support/man/docs/armasm/armasm\_dom1361289850</u> <u>039.htm</u>
- ARM Instruction set <a href="https://iitd-plos.github.io/col718/ref/arm-instructionset.pdf">https://iitd-plos.github.io/col718/ref/arm-instructionset.pdf</a>
- LR and SP https://developer.arm.com/documentation/dui0801/d/Writing-A32-T32-Assembly-Language/Register-usage-in-subroutine-calls
- https://www.csie.ntu.edu.tw/~cyy/courses/assembly/10fall/lectures/handouts/lec09\_ARMisa.pdf
- ARM official data processing instructions
- <a href="https://developer.arm.com/documentation/dui0068/b/arm-instruction-reference/arm-general-data-processing-instructions?lang=en">https://developer.arm.com/documentation/dui0068/b/arm-instruction-reference/arm-general-data-processing-instructions?lang=en</a>