1. Consider the following hypothetical processor containing three registers, namely, PC, IR and AC. Both instructions and data are 16 bits long, and memory is organized as a sequence of 16-bit words. The instruction format provides 4 bits for the opcode, which defines the operation the processor is to perform, and 12 bits for the address.



## (b) Integer format

Program counter (PC) = Address of instruction Instruction register (IR) = Instruction being executed Accumulator (AC) = Temporary storage

## (c) Internal CPU registers

0001 = Load AC from memory 0010 = Store AC to memory 0101 = Add to AC from memory

## (d) Partial list of opcodes

Given the following program fragment with three instructions stored at memory location 300, and the initial state of the registers, show the change of contents of memory and registers during the program execution. All values are in hexadecimal digits.



2. Consider a memory system with the following parameters:

Cache access time: 0.1 µs

Memory access time (time needed to load a word into the cache): 1  $\mu$ s Suppose we ignore the time required for the processor to determine whether a word is in cache or memory. What is the *hit ratio* in order to have an average time to access a word no more than 50% greater than the cache access time?

(Hit ratio: fraction of accesses that are found in the cache)

- 3. The *principle of locality* states that memory references tend to cluster. In the literature, there is a distinction between *spatial locality* and *temporal locality*. Spatial locality refers to the tendency of execution to involve a number of memory locations that are clustered while temporal locality refers to the tendency for a processor to access memory locations that have been used recently.
- a) Can you figure out strategies for exploiting spatial locality and temporal locality?
- b) Consider the following code:

```
for (i=0; i<20; i++)
for (j=0; j<10; j++)
    a[i]=a[i]*j;</pre>
```

- (i) Give one example of the spatial locality in the code.
- (ii) Give one example of the temporal locality in the code.

## Self-test

| C1     | 41  | 1 4  |         |
|--------|-----|------|---------|
| Choose | tne | best | answer. |

| Cnoos      | e the be | st answer.                                                                                           |
|------------|----------|------------------------------------------------------------------------------------------------------|
| 1. sends a |          | an external device becomes ready to be serviced by the processor the device signal to the processor. |
|            | A        | access                                                                                               |
|            | B.       | halt                                                                                                 |
|            | C.       | handler                                                                                              |
|            | D.       | interrupt                                                                                            |
| 2.         | Which    | of the following is the correct sequence of hardware events after the I/O                            |
| device     |          | an interrupt signal to the processor?                                                                |
|            | (i)      | Processor loads new PC value based on interrupt                                                      |
|            | (ii)     | Processor finishes execution of current instruction                                                  |
|            | (iii)    | Processor pushes PSW and PC onto control stack                                                       |
|            | A.       | (iii), (ii), (i)                                                                                     |
|            | В.       | (ii), (i), (iii)                                                                                     |
|            | C.       | (ii), (iii), (i)                                                                                     |
|            | D.       | None of the above                                                                                    |
| 3.         | In a un  | niprocessor system, multiprogramming increases processor efficiency by:                              |
|            | A.       | Increasing processor speed                                                                           |
|            | B.       | Taking advantage of time wasted by long wait I/O operations                                          |
|            | C.       | Disabling all interrupts except those of highest priority                                            |
|            | D.       | All of the above                                                                                     |
| 4.         | Which    | of the following are the benefit of multiprogramming?                                                |
|            | A.       | Shorter mean response time                                                                           |
|            | B.       | Higher resource utilization                                                                          |
|            | C.       | Higher throughput                                                                                    |
|            | D.       | All of the above                                                                                     |
| 5.         | Which    | of the following characteristics distinguish the various elements of a                               |
| memor      | ry hiera | rchy?                                                                                                |
|            | A.       | Cost                                                                                                 |
|            | B.       | Capacity                                                                                             |
|            | C.       | Access time                                                                                          |
| ]          | D.       | All of the above                                                                                     |
| 6.         | The un   | nit of data exchanged between cache and main memory is                                               |
|            | A.       | block size                                                                                           |
|            | B.       | map size                                                                                             |
|            | C.       | word size                                                                                            |
|            | D.       | slot size                                                                                            |